# LTC3887/LTC3887-1/ LTC3887-2 # TABLE OF CONTENTS | Features | | |-----------------------------------------------------------|----| | Applications | | | Typical Application | | | Description | | | Table of Contents | | | Absolute Maximum Ratings | 4 | | Pin Configuration | | | Order Information | 5 | | Electrical Characteristics | | | Typical Performance Characteristics | | | Pin Functions | 13 | | Block Diagram | 15 | | Operation | 16 | | Overview | 16 | | Main Control Loop | 17 | | EEPROM (NVM) | 17 | | Power Up and Initialization | 18 | | Soft-Start | 18 | | Sequencing | 19 | | EVENT-Based Sequencing | 19 | | Shutdown | 20 | | Light Load Current Operation | 20 | | Switching Frequency and Phase | 21 | | Output Voltage Sensing | 21 | | Current Sensing | 21 | | PolyPhase Load Sharing | 22 | | External/Internal Temperature Sense | | | RCONFIG (Resistor Configuration) Pins | | | Fault Detection and Handling | 24 | | Internal EEPROM with CRC Protection | | | and ECC | | | Serial Interface | | | Communication Protection | 25 | | Device Addressing | | | Responses to V <sub>OUT</sub> and I <sub>OUT</sub> Faults | | | Output Overvoltage Fault Response | | | Output Undervoltage Response | | | Peak Output Overcurrent Fault Response | | | Responses to Timing Faults | | | Responses to V <sub>IN</sub> OV Faults | 27 | | Responses to OT/UT Faults | .27 | |--------------------------------------------------------------------------|------| | Internal Overtemperature Fault/Warn | | | Response | . 27 | | External Overtemperature and Undertemperatur | re | | Fault Response | | | Responses to External Faults | . 28 | | Fault Logging | | | Bus Timeout Protection | | | Similarity Between PMBus, SMBus and I <sup>2</sup> C | | | 2-Wire Interface | . 28 | | PMBus Serial Digital Interface | | | PMBus Command Summary | | | PMBus Commands | | | *Data Format | .39 | | Applications Information | . 40 | | Current Limit Programming | .40 | | I <sub>SENSE</sub> <sup>+</sup> and I <sub>SENSE</sub> <sup>-</sup> Pins | | | Low Value Resistor Current Sensing | | | Inductor DCR Current Sensing | | | Slope Compensation and Inductor Peak Current | | | Inductor Value Calculation | .43 | | Inductor Core Selection | .44 | | Power MOSFET and Schottky Diode (Optional) | | | Selection | | | Variable Delay Time, Soft-Start and Output Voltage | | | Ramping | | | Digital Servo Mode | | | Soft Off (Sequenced Off) | | | INTV <sub>CC</sub> Regulator | | | Topside MOSFET Driver Supply (C <sub>B</sub> , D <sub>B</sub> ) (LTC3887 | | | LTC3887-2) | | | Undervoltage Lockout | | | C <sub>IN</sub> and C <sub>OUT</sub> Selection | | | Fault Conditions | | | Open-Drain Pins | | | Phase-Locked Loop and Frequency Synchronization | | | Minimum On-Time Considerations | . 51 | # TABLE OF CONTENTS | | RCONFIG (External Resistor | | |---|--------------------------------------------------------|----| | | Configuration Pins) | 51 | | | Voltage Selection | | | | Frequency and Phase Selection | | | | Using RCONFIG | 52 | | | Address Selection Using RCONFIG | 53 | | | Efficiency Considerations | 53 | | | Checking Transient Response | | | | PC Board Layout Checklist | | | | PC Board Layout Debugging | | | | Design Example | | | | Additional Design Checks | | | | Connecting the USB to the I <sup>2</sup> C/SMBus/PMBus | | | | Controller to the LTC3887 In System | 60 | | | LTpowerPlay: An Interactive GUI for | | | | Digital Power | 62 | | | PMBus Communication and Command | | | | Processing | 62 | | P | MBus Command Details | 64 | | | Addressing and Write Protect | | | | General Configuration Registers | | | | On/Off/Margin | 67 | | | PWM Config | 69 | | | Voltage | | | | Input Voltage and Limits | | | | Output Voltage and Limits | | | | Current | | | | Input Current Calibration | | | | Output Current Calibration | | | | Input Current | | | | Output Current | 76 | | lemperature | / / | |--------------------------------------|-----| | External Temperature Calibration | 77 | | External Temperature Limits | 77 | | Timing | 78 | | Timing—On Sequence/Ramp | 78 | | Timing—Off Sequence/Ramp | 79 | | Precondition for Restart | | | Fault Response | 81 | | Fault Responses All Faults | 81 | | Fault Responses Input Voltage | | | Fault Responses Output Voltage | | | Fault Responses Output Current | | | Fault Responses IC Temperature | | | Fault Responses External Temperature | | | Fault Sharing | | | Fault Sharing Propagation | 88 | | Fault Sharing Response | 89 | | Scratchpad | 90 | | Identification | 90 | | Fault Warning and Status | 91 | | Telemetry | 98 | | NVM (EEPROM) Memory Commands | 102 | | Store/Restore | 102 | | Fault Logging | 103 | | Block Memory Write/Read | 108 | | Typical Applications | 109 | | Package Description | 114 | | Revision History | 115 | | Typical Application | 116 | | Related Parts | 116 | # **ABSOLUTE MAXIMUM RATINGS** (Note 1) | V <sub>IN</sub> Voltage | 0.3V to 28V | |--------------------------------------------------------------------------|---------------| | V <sub>IN</sub> Voltage LTC3887-2 | 0.3V to 36V | | Top Gate Transient Voltage TG0, | | | TG1 LTC3887 | 5V to 34V | | Top Gate Transient Voltage PWM0, | | | PWM1 LTC3887-1 | 0.3V to 6V | | BOOST1, BOOST0, LTC3887 | 0.3V to 34V | | BOOST1, BOOST0, LTC3887-2 | 0.3V to 42V | | V <sub>CC1</sub> , V <sub>CC0</sub> LTC3887-1 | 0.3V to 6V | | Switch Transient Voltage SW1, | | | SW0 LTC3887 | 5V to 28V | | INTV <sub>CC</sub> , EXTV <sub>CC</sub> , (BOOST1 – SW1), (Boost1 – SW1) | 00ST0 – SW0), | | BG0, BG1, LTC3887, LTC3887-2 | 0.3V to 6V | # PIN CONFIGURATION # ORDER INFORMATION | LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | JUNCTION TEMPERATURE RANGE | |---------------------|---------------------|---------------|---------------------------------|----------------------------| | LTC3887EUJ#PBF | LTC3887EUJ#TRPBF | LTC3887UJ | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | | LTC3887IUJ#PBF | LTC3887IUJ#TRPBF | LTC3887UJ | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | | LTC3887EUJ-1#PBF | LTC3887EUJ-1#TRPBF | LTC3887UJ-1 | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | | LTC3887IUJ-1#PBF | LTC3887IUJ-1#TRPBF | LTC3887UJ-1 | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | | LTC3887EUJ-2#PBF | LTC3887EUJ-2#TRPBF | LTC3887UJ-2 | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | | LTC3887IUJ-2#PBF | LTC3887IUJ-2#TRPBF | LTC3887UJ-2 | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | | AUTOMOTIVE PRODUCTS | S** | | | | | LTC3887EUJ#WPBF | LTC3887EUJ#WTRPBF | LTC3887UJ | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | | LTC3887IUJ#WPBF | LTC3887IUJ#WTRPBF | LTC3887UJ | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | | LTC3887EUJ-1#WPBF | LTC3887EUJ-1#WTRPBF | LTC3887UJ-1 | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | | LTC3887IUJ-1#WPBF | LTC3887IUJ-1#WTRPBF | LTC3887UJ-1 | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | | LTC3887EUJ-2#WPBF | LTC3887EUJ-2#WTRPBF | LTC3887UJ-2 | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | | LTC3887IUJ-2#WPBF | LTC3887IUJ-2#WTRPBF | LTC3887UJ-2 | 40-Lead (6mm × 6mm) Plastic QFN | -40°C to 125°C | Contact the factory for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix. <sup>\*\*</sup>Versions of this part are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. These models are designated with a #W suffix. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models. # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ . (Note 2) $V_{IN} = 12V$ , $V_{RUNO,1} = 3.3V$ , $f_{SYNC} = 500 \text{kHz}$ (externally driven) unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------|---|------|----------------|--------------|---------------------| | Input Voltage | e | | | | | | | | V <sub>IN</sub> | Input Voltage Range LTC3887, LTC3887-1 | (Note 12) | • | 4.5 | | 24 | V | | V <sub>IN</sub> | Input Voltage Range LTC3887-2 | (Note 12) | • | 4.5 | | 34 | V | | IQ | Input Voltage Supply Current | (Note 14) | | | | | | | | Normal Operation | V <sub>RUN0,1</sub> = 3.3V, No Caps on TG and BG | | | 25 | | mA | | V | Undervoltere Leekeut Threehold | V <sub>RUN0,1</sub> = 0V | | | 3.7 | | mA<br>V | | $V_{UVLO}$ | Undervoltage Lockout Threshold when V <sub>IN</sub> > 4.3V | V <sub>INTVCC</sub> Falling<br>V <sub>INTVCC</sub> Rising | | | 3.7<br>3.95 | | V<br>V | | T <sub>INIT</sub> | Initialization Time | Time from V <sub>IN</sub> Applied Until the TON_DELAY | | | 30 | | ms | | | | Timer Starts. | | | | | | | <b>Control Loop</b> | | | | | | | | | $V_{OUTR0}$ | Full-Scale Voltage High Range | VOUT_COMMAND = 5.500V (Note 9) | • | 5.45 | | 5.55 | V | | | Set Point Accuracy (0.6V to 5V) Resolution | | • | -0.5 | 12 | 0.5 | %<br>Bits | | | LSB Step Size | | | | 1.375 | | mV | | V <sub>OUTR1</sub> | Full-Scale Voltage Low Range | VOUT_COMMAND = 2.75V (Note 9) | • | 2.7 | | 2.8 | V | | 001111 | Set Point Accuracy (0.6V to 2.5V) | _ | • | -0.5 | | 0.5 | _ % | | | Resolution | | | | 12 | | Bits | | V | LSB Step Size Line Regulation | 6V < V <sub>IN</sub> < 24V | • | | 0.6875 | ±0.02 | mV<br>%/V | | VLINEREG | Load Regulation | $\Delta V_{\text{ITH}} = 1.35V - 0.7V$ | | | 0.01 | 0.1 | /%/ V | | $V_{LOADREG}$ | Load Regulation | $\Delta V_{\text{ITH}} = 1.35V - 0.7V$<br>$\Delta V_{\text{ITH}} = 1.35V - 2.0V$ | | | -0.01<br>-0.01 | -0.1<br>-0.1 | / <sub>0</sub><br>% | | 9 <sub>m0,1</sub> | Error Amplifier g <sub>m</sub> | I <sub>TH0,1</sub> =1.22V | | | 3 | - | mmho | | I <sub>ISENSE0,1</sub> | Input Current | $V_{\text{ISENSE}} = 5.5V$ | • | | ±1 | ±3 | μA | | V <sub>SENSERINO</sub> | V <sub>SENSE</sub> Input Resistance to Ground | $0V \le V_{PIN} \le 5.5V$ | | | 41 | | kΩ | | V <sub>SENSERIN1</sub> | V <sub>SENSE</sub> Input Resistance to Ground | 0V ≤ V <sub>PIN</sub> ≤ 5.5V | | | 37 | | kΩ | | V <sub>IILIMIT</sub> | Resolution | | | | 3 | | bits | | | V <sub>ILIMMAX</sub> | Hi Range | • | 68 | 75 | 82 | mV | | | | Lo Range | • | 44 | 50 | 56 | mV | | | V <sub>ILMMIN</sub> | Hi Range<br>Lo Range | | | 37.5<br>25 | | mV<br>mV | | Gate Drivers | <br> LTC3887 | LU naliye | | | 25 | | 1117 | | TG0,1 | TG Transition Time (LTC3887/LTC3887-1) | (Note 4) | Τ | | | | | | t <sub>r</sub> | Rise Time | $C_{LOAD} = 3300 pF$ | | | 30 | | ns | | tf | Fall Time | C <sub>LOAD</sub> = 3300pF | | | 30 | | ns | | BG0,1 | BG Transition Time: | (Note 4) | | | 00 | | | | t <sub>r</sub><br>t <sub>f</sub> | Rise Time<br>Fall Time | $C_{LOAD} = 3300 pF$<br>$C_{LOAD} = 3300 pF$ | | | 30<br>30 | | ns<br>ns | | TG/BG t <sub>1D</sub> | Top Gate Off to Bottom Gate On Delay Time | (Note 4) C <sub>LOAD</sub> = 3300pF Each Driver | | | 30 | | ns | | BG/TG t <sub>2D</sub> | Bottom Gate Off to Top Gate On Delay Time | (Note 4) C <sub>LOAD</sub> = 3300pF Each Driver | | | 30 | | ns | | t <sub>ON(MIN)</sub> | Minimum On-Time (LTC3887/LTC3887-1) | (1000 1) OLOAD - 0000pi Eudii Biivoi | | | 45 | | ns | | | oltage Supervisor | | | | | | | | N | Resolution | | | | 8 | | Bits | | V <sub>RANGE0</sub> | Voltage Monitoring Range | Range Value = 0 | | 1 | | 5.6 | V | | V <sub>RANGE1</sub> | Voltage Monitoring Range | Range Value = 1 | | 0.5 | | 2.7 | V | | V <sub>OUSTPO</sub> | Threshold Programming Step | Range Value = 0 | | | 22.5 | | mV | | V <sub>OUSTP1</sub> | Threshold Programming Step | Range Value = 1 | | | 11.25 | | mV | | V <sub>THACC0</sub> | Threshold Accuracy 2V < V <sub>OUT</sub> < 5V | Range Value = 0 | • | | , | ±2 | % | | V <sub>THACC1</sub> | Threshold Accuracy 1V < V <sub>OUT</sub> < 2.5V | Range Value = 1 | • | | | ±2 | % | | t <sub>PROPOV</sub> | OV Comparator to GPIO Low Time | V <sub>OD</sub> = 10% of Threshold | | | | 35 | μs | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 2) $V_{IN} = 12V$ , $V_{RUNO,1} = 3.3V$ , $f_{SYNC} = 500 kHz$ (externally driven) unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---|----------|-----------------|------|--------------| | UV Output V | oltage Supervisor | ' | | | | | | | N | Resolution | | | | 8 | | bits | | V <sub>RANGE0</sub> | Voltage Range | High Range | | 1 | | 5.5 | V | | V <sub>RANGE1</sub> | Voltage Range | Low Range | | 0.5 | | 2.7 | V | | V <sub>OUSTPO</sub> | Step Size | Range Value = 0, High Range | | | 22 | | mV | | V <sub>OUSTP1</sub> | Step Size | Range Value = 1, Low Range | | | 11 | | mV | | V <sub>THACCO</sub> | Threshold Accuracy 2V < V <sub>OUT</sub> < 5V | Range Value = 0, High Range | • | | | ±2 | % | | V <sub>THACC1</sub> | Threshold Accuracy 1V < V <sub>OUT</sub> < 2.5V | Range Value = 1, Low Range | • | | | ±2 | % | | t <sub>PROPUV</sub> | UV Comparator to GPIO Low Time | V <sub>OD</sub> = 10% of Threshold | | | | 100 | μs | | V <sub>IN</sub> Voltage | <u> </u> | 1 00 | | | | | <u> </u> | | N | Resolution | | | | 8 | | bits | | V <sub>INRANGE</sub> | Full-Scale Voltage | | | 4.5 | | 20 | V | | V <sub>INSTP</sub> | Step Size | | | | 82 | | mV | | VINTHACC | Threshold Accuracy 9.0V < V <sub>IN</sub> < 20V | | • | | | ±2.5 | % | | V <sub>INTHACC\M</sub> | Threshold Accuracy 4.5V < V <sub>IN</sub> ≤ 9V | | • | | | ±5 | <del>%</del> | | t <sub>PROPVIN</sub> | Comparator Response Time | V <sub>OD</sub> = 10% of Threshold | | | | 100 | μs | | TNUTVIN | (VIN_ON and VIN_OFF) | 100 1070 от типовиота | | | | | μ.σ | | Output Volta | nge Readback | | | | | | | | N | Resolution | | | | 16 | | Bits | | | LSB Step Size | | | | 244 | | μV | | $V_{OFS}$ | Full-Scale Voltage | (Note 10) $V_{RUNn} = 0V$ (Note 8) | | | 8 | | V | | V <sub>OUT_TUE</sub> | Total Unadjusted Error | (Note 8) V <sub>OUTn</sub> > 0.6V | • | | | 0.5 | % | | $V_{OS}$ | Zero-Code Offset Voltage | | | | | ±500 | μV | | t <sub>CONVERT</sub> | Conversion Time | (Note 6) | | | 90 | | ms | | V <sub>IN</sub> Voltage | Readback | | | | | | | | N | Resolution | (Note 5) | | | 10 | | Bits | | $V_{IFS}$ | Full-Scale Voltage | (Note 11) | | | 38.91 | | V | | $V_{IN\_TUE}$ | Total Unadjusted Error | V <sub>VIN</sub> > 4.5V (Note 8) | | | | 0.5 | % | | | | | • | | | 2 | <u>%</u> | | tconvert | Conversion Time | (Note 6) | | | 90 | | ms | | | ent Readback | | | | | | | | N | Resolution | (Note 5) | | | 10 | | Bits | | | LSB Step Size | $0V \le V_{ISENSE}^+ - V_{ISENSE}^- < 16mV$<br>$16mV \le V_{ISENSE}^+ - V_{ISENSE}^- < 32mV$ | | | 15.625<br>31.25 | | μV<br>μV | | | | $ 32mV \le V SENSE - V SENSE < 32mV$<br>$ 32mV \le V SENSE - V SENSE < 63.9mV$ | | | 62.5 | | μV<br>μV | | | | $ V_{\text{ISENSE}} = V_{\text{ISENSE}} < 0.0000$ $ S_{\text{ISENSE}} = V_{\text{ISENSE}} < 127.9 \text{mV}$ | | | 125 | | μV | | I <sub>FS</sub> | Full-Scale Current | (Note 7) $R_{ISENSE} = 1m\Omega$ | | | ±128 | | A | | I <sub>OUT_TUE</sub> | Total Unadjusted Error | (Note 8) V <sub>ISENSE</sub> > 6mV | • | | | ±1 | % | | V <sub>OS</sub> | Zero-Code Offset Voltage | ( S S ) IOLINOL | | | | ±28 | μV | | t <sub>CONVERT</sub> | Conversion Time | (Note 6) | | | 90 | | ms | | | nt and Duty Cycle Readback | (1.010 0) | | | | l | | | D_RES | Resolution | | | | 10 | | Bits | | D_TUE | Total Unadjusted Error | 16.3% Duty Cycle | | -3 | | 3 | % | | t <sub>CONVERT</sub> | Update Rate | (Note 6) | | | 90 | | ms | | | e Readback (T0, T1, T2) | [ ( | | <u> </u> | | | 1110 | | T <sub>RES T</sub> | Resolution | | | | 0.25 | | °C | | T0,1_TUE | External TSNS TUE | $\Delta V_{TSNS} = 72 \text{mV (Note 8)}$ | • | | | ±3 | | | T2_TUE | Internal TSNS TUE | $V_{RUN0.1} = 0.0V$ , $f_{SYNC} = 0$ kHz (Note 8) | + | | ±1 | | °C | | t <sub>CONVERT_T</sub> | Update Rate | (Note 6) | | | 90 | | ms | | -CONVERT_I | | ( | | <u> </u> | | | 1110 | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 2) $V_{IN} = 12V$ , $V_{RUNO,1} = 3.3V$ , $f_{SYNC} = 500 kHz$ (externally driven) unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------|---------------------------------|------|---------------------------------| | INTV <sub>CC</sub> Regu | lator | | | | | | | | V <sub>INTVCC</sub> | Internal V <sub>CC</sub> Voltage No Load<br>(LTC3887, LTC3887-1) | 6V < V <sub>IN</sub> < 24V | | 4.8 | 5 | 5.2 | V | | V <sub>LDO_INT</sub> | INTV <sub>CC</sub> Load Regulation<br>(LTC3887, LTC3887-1) | I <sub>CC</sub> = 0mA to 50mA | | | 0.5 | ±2 | % | | V <sub>DD33</sub> Regula | itor | | | | | | | | $V_{\rm DD33}$ | Internal V <sub>DD33</sub> Voltage | 4.5V < V <sub>INTVCC</sub> | | 3.2 | 3.3 | 3.4 | V | | I <sub>LIM(VDD33)</sub> | V <sub>DD33</sub> Current Limit | $V_{DD33} = GND$ | | | 70 | | mA | | V <sub>DD33_OV</sub> | V <sub>DD33</sub> Overvoltage Threshold | | | | 3.5 | | V | | $V_{DD33\_UV}$ | V <sub>DD33</sub> Undervoltage Threshold | | | | 3.1 | | V | | V <sub>DD25</sub> Regula | itor | | | | | | | | $V_{\rm DD25}$ | Internal V <sub>DD25</sub> Voltage | | | | 2.5 | | V | | I <sub>LIM(VDD25)</sub> | V <sub>DD25</sub> Current Limit | $V_{DD25} = GND$ | | | 50 | | mA | | | d Phase-Locked Loop | , 5520 | | | | | | | f <sub>OSC</sub> | Oscillator Frequency Accuracy | 250kHz < f <sub>SYNC</sub> < 1MHz Measured Falling<br>Edge-to-Falling Edge of SYNC with SWITCH_<br>FREQUENCY = 250.0 and 1000.0 | • | | | ±7.5 | % | | V <sub>TH,SYNC</sub> | SYNC Input Threshold | V <sub>CLKIN</sub> Falling<br>V <sub>CLKIN</sub> Rising | | | 1<br>1.5 | | V | | V <sub>OL,SYNC</sub> | SYNC Low Output Voltage | I <sub>LOAD</sub> = 3mA | | | 0.2 | 0.4 | V | | ILEAKSYNC | SYNC Leakage Current in Slave Mode | $0V \le V_{PIN} \le 3.6V$ | | | | ±5 | μА | | θSYNC-θ0 | SYNC to Ch0 Phase Relationship Based on<br>the Falling Edge of Sync and Rising Edge of<br>TG0 | MFR_PWM_CONFIG_LTC3887[2:0] = 0, 2, 3<br>MFR_PWM_CONFIG_LTC3887[2:0] = 5<br>MFR_PWM_CONFIG_LTC3887[2:0] = 1<br>MFR_PWM_CONFIG_LTC3887[2:0] = 4, 6 | | | 0<br>60<br>90<br>120 | | Deg<br>Deg<br>Deg<br>Deg | | θSYNC-θ1 | SYNC to Ch1 Phase Relationship Based on<br>the Falling Edge of Sync and Rising Edge of<br>TG1 | MFR_PWM_CONFIG_LTC3887[2:0] = 3<br>MFR_PWM_CONFIG_LTC3887[2:0] = 0<br>MFR_PWM_CONFIG_LTC3887[2:0] = 2, 4, 5<br>MFR_PWM_CONFIG_LTC3887[2:0] = 1<br>MFR_PWM_CONFIG_LTC3887[2:0] = 6 | | | 120<br>180<br>240<br>270<br>300 | | Deg<br>Deg<br>Deg<br>Deg<br>Deg | | EEPROM Cha | | | | 1 | | | | | Endurance | (Note 13) | 0°C < T <sub>J</sub> < 85°C During EEPROM Write<br>Operations | • | 10,000 | | | Cycles | | Retention | (Note 13) | $T_J < T_{JMAX}$ | • | 10 | | | Years | | Mass_Write | Mass Write Operation Time | STORE_USER_ALL, 0°C < TJ < 85°C During EEPROM Write Operations | • | | 440 | 4100 | ms | | Digital Inputs | S SCL, SDA, RUNO, RUN1, GPIOO, GPIO1 | _ | | | | | | | | Input High Threshold Voltage | SCL, SDA, RUNO, RUN1, GPIOO, GPIO1 | • | | | 1.35 | V | | $V_{IL}$ | Input Low Threshold Voltage | SCL, SDA, RUNO, RUN1, GPIOO, GPIO1 | • | 8.0 | | | V | | V <sub>HYST</sub> | Input Hysteresis | SCL, SDA | | | 0.08 | | V | | $C_{PIN}$ | Input Capacitance | | | | | 10 | pF | | Digital Input | | | | , | | | | | I <sub>PUWP</sub> | Input Pull-Up Current | WP | | | 10 | | μΑ | | | Outputs SCL, SDA, GPIOO, GPIO1, ALERT, RUNG | i i | | , | | | | | $V_{0L}$ | Output Low Voltage | I <sub>SINK</sub> = 3mA | • | | | 0.4 | V | | | SHARE_CLK, WP | 1 | | | | | | | $V_{IH}$ | Input High Threshold Voltage | | | | 1.5 | 1.8 | V | | V <sub>IL</sub> | Input Low Threshold Voltage | | | 0.6 | 1 | | V | | | rent SDA, SCL, ALERT, RUNO, RUN1 | | 1 | 1 | | | | | l <sub>OL</sub> | Input Leakage Current | $0V \le V_{PIN} \le 5.5V$ | • | | | ±5 | μΑ | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 2) $V_{IN} = 12V$ , $V_{RUNO,1} = 3.3V$ , $f_{SYNC} = 500$ kHz (externally driven) unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------|----------------------------------------------------------------------------------------------|------------------------------------------|---|----------|-----------|-------|----------| | Leakage Curr | ent GPIOO, GPIO1 | | | | | | | | $I_{GL}$ | Input Leakage Current | $0V \le V_{PIN} < 3.6V$ | • | | | ±5 | μA | | Digital Filteri | ng of GPIOO, GPIO1 | | | | | | | | I <sub>FLTG</sub> | Input Digital Filtering GPIO | | | | 3 | | μs | | Digital Filteri | ng of RUNO, RUN1 | | | | | | | | I <sub>FLTR</sub> | Input Digital Filtering RUN | | | | 10 | | μs | | PMBus Interfa | nce Timing Characteristics | | | | | | | | f <sub>SMB</sub> | Serial Bus Operating Frequency | | • | 10 | | 400 | kHz | | t <sub>BUF</sub> | Bus Free Time Between Stop and Start | | • | 1.3 | | | μs | | t <sub>HD,STA</sub> | Hold time After Repeated Start Condition.<br>After this Period, the First Clock is Generated | | • | 0.6 | | | μs | | t <sub>SU,STA</sub> | Repeated Start Condition Setup Time | | • | 0.6 | | | μs | | t <sub>SU,STO</sub> | Stop Condition Setup Time | | • | 0.6 | | | μs | | t <sub>HD,DAT</sub> | Data Hold Time<br>Receiving Data<br>Transmitting Data | | • | 0<br>0.3 | | 0.9 | μs<br>μs | | t <sub>SU,DAT</sub> | Data Setup Time<br>Receiving Data | | • | 0.1 | | | μs | | t <sub>TIMEOUT_SMB</sub> | Stuck PMBus Timer Non-Block Reads<br>Stuck PMBus Timer Block Reads | Measured from the Last PMBus Start Event | | | 32<br>150 | | ms<br>ms | | t <sub>LOW</sub> | Serial Clock Low Period | | • | 1.3 | | 10000 | μs | | t <sub>HIGH</sub> | Serial Clock High Period | | • | 0.6 | | | μs | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: The LTC3887/LTC3887-1 are tested under pulsed load conditions such that $T_J \approx T_A.$ The LTC3887E/LTC3887E-1 are guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the $-40^{\circ}\text{C}$ to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3887I/LTC3887I-1 are guaranteed over the full $-40^{\circ}\text{C}$ to 125°C operating junction temperature range. $T_J$ is calculated from the ambient temperature $T_A$ and power dissipation $P_D$ according to the following formula: $$T_J = T_A + (P_D \bullet \theta_{JA})$$ The maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. **Note 3:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified. **Note 4:** Rise and fall times are measured using 10% and 90% levels. Delay times are measured using 50% levels. **Note 5:** The data format in PMBus is 5 bits exponent (signed) and 11 bits mantissa (signed). This limits the output resolution to 10 bits though the internal ADC is 16 bits and the calculations use 32-bit words. **Note 6:** The data conversion is done in round robin fashion. All inputs signals are continuously converted for a typical latency of 90ms. Unless the MFR\_ADC\_CONTROL command is utilized. **Note 7:** The IOUT\_CAL\_GAIN = $1.0m\Omega$ and MFR\_IOUT\_CAL\_GAIN\_TC = 0.0. Value as read from READ\_IOUT in amperes. **Note 8:** Part tested with PWM disabled. Evaluation in application demonstrates capability. TUE (%) = ADC Gain Error (%) + 100 • [Zero Code Offset + ADC Linearity Error]/Actual Value. **Note 9:** All $V_{OUT}$ commands assume the ADC is used to auto-zero the output to achieve the stated accuracy. LTC3887 is tested in a feedback loop that servos $V_{OUT}$ to a specified value. **Note 10:** The maximum $V_{OUT}$ voltage is 5.5V. Note 11: The maximum $V_{IN}$ voltage is 28V. **Note 12:** When $V_{IN} < 6V$ , $INTV_{CC}$ must be tied to $V_{IN}$ . **Note 13:** EEPROM endurance and retention are guaranteed by design, characterization and correlation with statistical process controls. The minimum retention specification applies for devices whose EEPROM has been cycled less than the minimum endurance specification. The RESTORE\_USER\_ALL command (EEPROM read) is valid over the entire operating junction temperature range. **Note 14:** The LTC3887-2 quiescent current ( $I_Q$ ) equals the $I_Q$ of $V_{IN}$ plus the $I_Q$ of EXTV $_{CC}$ . Rev.F 1µs/DIV $\begin{aligned} V_{IN} &= 12V \\ V_{OUT} &= 1.8V \\ I_{LOAD} &= 1A \end{aligned}$ #### SHARE-CLK Frequency vs V<sub>IN</sub> ### PIN FUNCTIONS $V_{SENSE0}$ + (Pin 1): Channel 0 Positive Voltage Sense Input. **V**<sub>SENSEO</sub><sup>-</sup> (**Pin 2**): Channel 0 Negative Voltage Sense Input. $I_{TH0}/I_{TH1}$ (Pin 5/Pin 26 ): Current Control Threshold and Error Amplifier Compensation Nodes. Each associated channel's current comparator tripping threshold increases with its $I_{TH}$ voltage. **I**SENSEO<sup>+</sup>/**I**SENSE1<sup>+</sup> (**Pins 6/Pin 3**): Current Sense Comparator Inputs. The (+) inputs to the current comparators are normally connected to DCR sensing networks or current sensing resistors. **I**SENSEO<sup>-</sup>/**I**SENSE1<sup>-</sup> (**Pin 7/Pin 4**): Current Sense Comparator Inputs. The (–) inputs are connected to the low side of the current sense element. **SYNC (Pin 8):** External Clock Synchronization Input and Open-Drain Output Pin. If an external clock is present at this pin, the switching frequency will be synchronized to the external clock. If the SYNC output is enabled, this pin will pull low at the switching frequency with a 500ns pulse to ground. A resistor pull up to 3.3V is required in the application if the LTC3887 SYNC output is enabled. **SCL (Pin 9):** Serial Bus Clock Input. Open-drain output, can hold the output low if clock stretching is enabled. A pull-up resistor to 3.3V is required in the application. **SDA (Pin 10):** Serial Bus Data Input and Output. A pull-up resistor to 3.3V is required in the application. ALERT (Pin 11): Open-Drain Digital Output. Connect the SMBALERT signal to this pin. A pull-up resistor to 3.3V is required in the application. **GPI00/GPI01 (Pin 12/Pin 13):** Digital Programmable General Purpose Inputs and Outputs. Open-drain output. A pull-up resistor to 3.3V is required in the application. **RUNO/RUN1 (Pin 14/Pin 15):** Enable Run Input and Output. Logic high on these pins enables the controller. Open-drain output holds the pin low until the LTC3887 is out of reset. A pull-up resistor to 3.3V is required in the application. **ASELO (Pin 16):** Serial Bus Address Configuration Input. Connect a $\pm 1\%$ resistor divider between the chip $V_{DD25}$ ASELO and SGND in order to select the 4LSBs of the serial bus interface address. A resistor divider on ASELO is recommended if there are more than one LTC3887s on the same board to assure the user can independently program each IC. If the pin is left open, the IC will use the value programmed in the EEPROM. Minimize capacitance when the pin is open to assure accurate detection of the pin state. **ASEL1 (Pin 17):** Serial Bus Address Configuration Input. Connect a $\pm 1\%$ resistor divider between the chip $V_{DD25}$ ASEL1 and SGND in order to select the 3MSBs of the serial bus interface address. A resistor divider on ASEL1 is recommended if there are more than 16 LTC3887s on the same board to assure the user can independently program each IC. If the pin is left open, the IC will use the value programmed in the EEPROM. Minimize capacitance when the pin is open to assure accurate detection of the pin state. ### PIN FUNCTIONS **FREQ\_CFG (Pin 20):** Frequency Select Pin. Connect a $\pm 1\%$ resistor divider between the chip $V_{DD25}$ FREQ\_CFG and GND in order to select switching frequency. If the pin is left open, the IC will use the value programmed in the EEPROM. Minimize capacitance when the pin is open to assure accurate detection of the pin state. **PHAS\_CFG (Pin 21):** Phase Select Pin. Connect a $\pm 1\%$ resistor divider between the chip $V_{DD25}$ PHAS\_CFG and GND in order to select channel phasing. If the pin is left open, the IC will use the value programmed in the EEPROM. Minimize capacitance when the pin is open to assure accurate detection of the pin state. $V_{OUTO\_CFG}/V_{OUT1\_CFG}$ (Pin 18/Pin 19): Voltage Select Pin. Connect a $\pm 1\%$ resistor divider between the chip $V_{DD25}$ $V_{OUT}n\_CFG$ and GND in order to adjust the output voltage set point. If the pin is left open, the IC will use EEPROM. Minimize capacitance when the pin is open to assure accurate detection of the pin state. $V_{DD25}$ (Pin 22): Internally Generated 2.5V power Supply Output Pin. Bypass this pin to GND with a low ESR 1 $\mu$ F capacitor. Do not load this pin with external current except for the $\pm 1\%$ resistor dividers required for the configuration pins. WP (Pin 23): Write Protect Pin Active High. An internal $10\mu A$ current source pulls the pin to $V_{DD33}$ . If WP is high, the PMBus writes are restricted. **SHARE\_CLK (Pin 24):** Share Clock, Bidirectional Open-Drain Clock Sharing Pin. Nominally 100kHz. Used to synchronize the timing between multiple LTC388Xs. Tie all SHARE\_CLK pins together. All LTC388Xs will synchronize to the fastest clock. A pull-up resistor to 3.3V is required. **V**<sub>DD33</sub> (**Pin 25**): Internally Generated 3.3V Power Supply Output Pin. Bypass this pin to GND with a low ESR $1\mu$ F capacitor. Do not load this pin with external current except for the pull-up resistors required for $\overline{\text{GPIO}}n$ , SCLK, SYNC and possibly RUNn, ALERT, SDA and SCL. **V<sub>SENSE1</sub>** (**Pin 27**): Channel 1 Voltage Sense Input. This input voltage is referenced to the GND pin. INTV<sub>CC</sub> (Pin 33): LTC3887, LTC3887-1, Internal Regulator 5V Output. The control circuits are powered from this voltage. Decouple this pin to power ground with a minimum of 4.7µF low ESR tantalum or ceramic capacitor. **EXTV<sub>CC</sub> (Pin 33):** LTC3887-2, External 5V Regulator Input. The control circuits are powered from this voltage. Decouple this pin to power ground with a minimum of 4.7μF low ESR tantalum or ceramic capacitor. **GNDSNS (Pin 34):** Ground Sense Pin. This pin is connected to the back paddle ground and can be used to detect if there is a good ground connection between the back paddle and the board. $V_{IN}$ (Pin 35): Main Input Supply. Decouple this pin to PGND with a capacitor (0.1 $\mu$ F to 1 $\mu$ F). For applications where the main input power is 5V, tie the $V_{IN}$ and $INTV_{CC}$ pins together. **BGO/BG1** (Pin 36/Pin 32): Bottom Gate Driver Outputs. These pins drive the gates of the bottom N-Channel MOSFETs between PGND and INTV $_{\rm CC}$ . BGO/BG1 are not connected on the LTC3887-1. They may be floated or tied to ground. **BOOSTO/BOOST1 (LTC3887) (Pin 37/Pin 31):** Boosted Floating Driver Supplies. The (+) terminal of the bootstrap capacitors connect to these pins. These pins swing from a diode voltage drop below INTV<sub>CC</sub> up to V<sub>IN</sub> + INTV<sub>CC</sub>. $V_{CCO}/V_{CC1}$ (LTC3887-1) (Pins 37/31): These pins should be connected to INTV<sub>CC</sub> or $V_{DD33}$ . **TG0/TG1 (LTC3887) (Pin 38/Pin 30):** Top Gate Driver Outputs. These are the outputs of floating drivers with a voltage swing equal to $INTV_{CC}$ superimposed on the switch node voltages. **PWM0/PWM1 (LTC3887-1) (Pin 38/Pin 30):** PWM Outputs. These are the three-state control outputs with a voltage swing of GND to $V_{CC}$ used to control gate drivers. The LTC3887-1 PWM pin is three-state which is required to produce discontinuous operation in some gate driver or DrMOS circuits. **SW0/SW1 (LTC3887) (Pin 39/Pin 29):** Switch Node Connections to Inductors. Voltage swings at the pins are from a Schottky diode (external) voltage drop below ground to $V_{\text{IN}}$ . In the LTC3887-1 these pins are not connected to internal circuitry. They may be floated or tied to ground. TSNS0/TSNS1 (Pin 40/Pin 28): Channel 0,1 External Diode Temperature Sense. Connect to the anode of a diode connected PNP transistor and directly connect the cathode to SGND in order to sense remote temperature. If external temperature sense elements are not installed, short pin to ground and set the UT\_FAULT\_LIMIT to -275°C, IOUT\_CAL\_GAIN\_TC set to zero and the UT\_FAULT\_RESPONSE to ignore. # **BLOCK DIAGRAM** One of two channels (CHO) shown. (LTC3887 application only) # LTC3887/LTC3887-1/ LTC3887-2 # **OPERATION** #### **OVERVIEW** The LTC3887/LTC3887-1 are a dual channel/dual phase, constant frequency, analog current mode controller for DC/DC step-down applications with a digital interface. The LTC3887 is used in applications where the gate driver is required. The LTC3887-1 is used in applications where the gate driver is external, for example a DrMOS power stage. The LTC3887-1 allows the TG pin to three-state which is required to produce discontinuous operation in some gate driver DrMOS circuits. Discontinuous operation assures the inductor current remains positive and is required to start up into a prebiased load. The LTC3887 is very similar in features to the LTC3880. The major improvements are as follows: - T<sub>INIT</sub> start-up time 30ms - t<sub>ON(MIN)</sub> reduced to 45ns to support higher step down ratios - VOUTO/VOUT1 are both programmable up to 5.5 Volts - PWM synchronization circuit, review Frequency and Phasing section for details - MFR\_ADC\_CONTROL for fast ADC sampling of one parameter. See PMBus Command Details. - PMBus compliant to version 1.2 which adds PAGE\_PLUS and SMBALERT mask. See PMBus Command Details. - Improved fault logging. See PMBus Command Details. - Share EA for channel 0/1 for 2-phase operation - Resistor configuration pins modified. There are two Address select pins, VOUTn\_CONFIG, PHAS\_CONFIG and FREQ\_CONFIG. The VOUTn\_TRIM pins were removed. The LTC3887 digital interface is compatible with PMBus which supports bus speeds of up to 400kHz. A typical application circuit is shown on the first page of this data sheet. Major features include: - Programmable Output Voltage - Programmable Input Voltage Comparator - Programmable Current Limit - Programmable Switching Frequency - Programmable OV and UV Comparators - Programmable On and Off Delay Times - Programmable Output Rise/Fall Times - Phase-Locked Loop for Synchronous, Polyphase Operation (2, 3, 4 or 6 Phases) - Input and Output Voltage/Current, Temperature and Duty Cycle Telemetry - Fully Differential Load Sense - Integrated Gate Drivers (LTC3887) - Non-Volatile Configuration Memory with ECC - Optional External Configuration Resistors for Key Operating Parameters - Optional Time-Base Interconnect for Synchronization Between Multiple Controllers - Fault Logging - WP Pin to Protect Internal Configuration - Standalone Operation After User Factory Configuration - PMBus, 400kHz Compliant Interface The PMBus interface provides access to important power management data during system operation including: - Internal Die Temperature - External System Temperature via Optional Diode Sense Elements - Average Output Current - Average PWM Duty Cycle - Average Output Voltage - Average Input Voltage - Average Input Current - Configurable, Latched and Unlatched Individual Fault and Warning Status Individual channels are accessed through the PMBus using the PAGE command, i.e., PAGE 0 or 1. Fault reporting and shutdown behavior are fully configurable. Two individual GPIO outputs are provided (GPIOO, GPIO1), both of which can be masked independently. A dedicated pin for ALERT is provided. The shutdown operation also allows all faults to be individually masked and can be operated in either unlatched (hiccup) or latched modes. Individual status commands enable fault reporting over the serial bus to identify the specific fault event. Fault or warning detection includes the following: - Output Undervoltage/Overvoltage - Input Undervoltage/Overvoltage - Input and Output Overcurrent - Internal Overtemperature - External Overtemperature - Communication, Memory or Logic (CML) Fault #### MAIN CONTROL LOOP The LTC3887 is a constant frequency, current mode stepdown controller containing two channels operating with various user-defined relative phasing. During normal operation each top MOSFET is turned on when the clock for that channel sets the RS latch, and turned off when the main current comparator, I<sub>CMP</sub>, resets the RS latch. The peak inductor current at which $I_{CMP}$ resets the RS latch is controlled by the voltage on the I<sub>TH</sub> pin which is the output of each error amplifier, EA. The EA negative terminal is equal to the V<sub>SFNSF</sub> voltage divided by 5.5 (2.75 if range = 1). The positive terminal of the EA is connected to the output of a 12-bit DAC with values ranging from 0V to 1.024V. The output voltage, through feedback of the EA, will be regulated to 5.5 times the DAC output (2.75 times if range = 1). The DAC value is calculated by the part to synthesize the users desired output voltage. The output voltage is programmed by the user either with the resistor configuration pins detailed in Table 3 or by the V<sub>OUT</sub> command (either from EEPROM or by PMBus command). Refer to the PMBus command section of the data sheet or the PMBus specification for more details. The output voltage can be modified by the user at any time with a PMBus VOUT\_COMMAND. This command will typically have a latency less than 10ms. The user is encouraged to reference the PMBus Power System Management Protocol Specification to understand how to program the LTC3887. This specification can be found at http://www.pmbus.org/specs.html. Continuing the basic operation description, the current mode controller will turn off the top gate when the peak current is reached. If the load current increases, $V_{SENSE}$ will slightly droop with respect to the DAC reference. This causes the $I_{TH}$ voltage to increase until the average inductor current matches the new load current. After the top MOSFET has turned off, the bottom MOSFET is turned on. In continuous conduction mode, the bottom MOSFET stays on until the end of the switching cycle. #### EEPROM (NVM) The LTC3887 contains internal EEPROM with Error Correction Coding (ECC) or NVM (nonvolatile memory) to store configuration settings and fault log information. EEPROM endurance retention and mass write operation time are specified in the Electrical Characteristics and Absolute Maximum Ratings sections. Write operations above $T_{ij} = 85^{\circ}C$ are possible although the Electrical Characteristics are not guaranteed and the EEPROM will be degraded. Read operations performed at temperatures between -40°C and 125°C will not degrade the EEPROM. Writing to the EEPROM above 85°C will result in a degradation of retention characteristics. The fault logging function, which is useful in debugging system problems that may occur at high temperatures, only writes to fault log EEPROM locations. If occasional writes to these registers occur above 85°C, the slight degradation in the data retention characteristics of the fault log will not take away from the usefulness of the function. It is recommended that the EEPROM not be written when the die temperature is greater than 85°C. If the die temperature exceeds 130°C, the LTC3887 will disable all EEPROM write operations. All EEPROM write operations will be re-enabled when the die temperature drops below 125°C. (The controller will also disable when the die temperature exceeds the internal overtemperature fault limit 160°C with a 10°C hysteresis). The degradation in EEPROM retention for temperatures >125°C can be approximated by calculating the dimensionless acceleration factor using the following equation: $$AF = e^{\left[\left(\frac{Ea}{k}\right) \cdot \left(\frac{1}{T_{USE} + 273} - \frac{1}{T_{STRESS} + 273}\right)\right]}$$ where: AF = acceleration factor Ea = activation energy = 1.4eV $K = 8.617 \cdot 10^{-5} \text{ eV/}^{\circ} \text{K}$ T<sub>USE</sub> = 125°C specified junction temperature T<sub>STRESS</sub> = actual junction temperature in °C Example: Calculate the effect on retention when operating at a junction temperature of 135°C for 10 hours. $T_{STRESS} = 130$ °C $T_{IISF} = 125$ °C AF= $e^{[(1.4/8.617 \cdot 10^{-5}) \cdot (1/398 - 1/403)]} = 1.66$ The equivalent operating time at $125^{\circ}C = 16.6$ hours. Thus the overall retention of the EEPROM was degraded by 6.6 hours as a result of operating at a junction temperature of 130°C for 10 hours. The effect of the overstress is negligible when compared to the overall EEPROM retention rating of 87,600 hours at a maximum junction temperature of 125°C. The integrity of the EEPROM is checked with a CRC calculation each time its data is read, such as after a power-on reset or execution of a RESTORE\_USER\_ALL command. If CRC error occurs, the MFR bit is set in the STATUS\_BYTE and STATUS\_WORD commands. The NVM CRC error bit in the STATUS\_MFR\_SPECIFIC command is set and the ALERT and RUN pins are pulled low disabling the output as a safety measure. The device will only respond at special address 0x7C or global addresses 0x5A and 0x5B. #### POWER UP AND INITIALIZATION The LTC3887 and LTC3887-1 are designed to provide standalone supply sequencing and controlled turn-on and turn-off operation. It operates from a single input supply (4.5V to 24V) while three on-chip linear regulators generate internal 2.5V, 3.3V and 5V. If $V_{IN}$ does not exceed 6V, the INTV<sub>CC</sub> and $V_{IN}$ pins must be tied together. The controller configuration is initialized by an internal threshold based UVLO where $V_{IN}$ must be approximately 4V and the 5V, 3.3V and 2.5V linear regulators must be within approximately 20% of the regulated values. The LTC3887-2 does not have an internal regulator and requires an external 5V supply. This also reduces the chip power, possibly reducing die temperature. The UVLO threshold and other linear regulators operate the same as the LTC3887 and LTC3887-1. During initialization, the external configuration resistors are identified and/or contents of the EEPROM are read into the controller's commands. The GPIOn pins are in high impedance (Hi-Z) mode. The TGn, BGn and RUNn pins are held low. (The LTC3887-1 PWM pins are three-state.) The LTC3887 will use the contents of Table 3 to Table 6 to determine the resistor defined parameters. See the Resistor Configuration section for more detail. The resistor configuration pins only control some of the preset values of the controller. The remaining values are programmed in EEPROM either at the factory or by the user. If the configuration resistors are not inserted or if the ignore RCONFIG bit is asserted (bit 6 of the MFR\_CONFIG\_ALL\_LTC3887 configuration command), the LTC3887 will use only the contents of EEPROM to determine the DC/DC characteristics. The ASELO and 1 values read at power-up or reset or after a RESTORE\_USER\_ALL command are always respected unless the pins are open. See the Applications Information section for more detail. After the part has initialized, an additional comparator monitors $V_{IN}$ . The VIN\_ON threshold must be exceeded before the output power sequencing can begin. After $V_{IN}$ is initially applied, the part will typically require 30ms to initialize and begin the TON\_DELAY timer. The readback of voltages and currents require an additional 0ms to 90ms. #### **SOFT-START** The part must enter the run state prior to soft-start. The run pins are released by the LTC3887 after the part initializes and $V_{IN}$ is greater than the VIN\_ON threshold. If multiple LTC3887s are used in an application, they all hold their respective run pins low until all devices initialize and $V_{IN}$ exceeds the VIN\_ON threshold for every device. The SHARE\_CLK pin assures all the devices connected to the signal use the same time base. The SHARE\_CLK pin is held low until the part has initialized after $V_{IN}$ is applied and $V_{IN}$ exceeds the VIN\_ON threshold. The LTC3887 can be set to turn off (or remain off) if SHARE\_CLK is low (set bit 2 of MFR\_CHAN\_CONFIG\_LTC3887 to a 1). This allows the user to assure synchronization across numerous ADI ICs even if the RUN pins can not be connected together due to board constraints. In general, if the user cares about synchronization between chips it is best to connect all the respective RUN pins together and to connect all the respective SHARE\_CLK pins together. This assures all chips begin sequencing at the same time and use the same time base. After the RUN pin releases and prior to entering a constant output voltage regulation state, the LTC3887 performs a monotonic initial ramp or "soft-start". Soft-start is performed by actively regulating the load voltage while digitally ramping the target voltage from 0V to the commanded voltage set-point. Once the LTC3887 is commanded to turn on, (after power up and initialization) the controller waits for the user specified turn-on delay (TON\_DELAY) prior to initiating this output voltage ramp. The rise time of the voltage ramp can be programmed using the TON RISE command to minimize inrush currents associated with the start-up voltage ramp. The softstart feature is disabled by setting the value of TON\_RISE to any value less than 0.25ms. The LTC3887 PWM always uses discontinuous mode during the TON RISE operation. In discontinuous mode, the bottom gate is turned off as soon as reverse current is detected in the inductor. In the LTC3887-1 this causes the TG pin to three-state. Figure 2. Event (Voltage) Based Sequencing This will allow the regulator to start up into a prebiased load. When the TON\_MAX\_FAULT\_LIMIT is reached, the part transitions to continuous mode, if so programmed. If TON\_MAX\_FAULT\_LIMIT is set to zero, there is no time limit and the part transitions to the desired conduction mode after TON\_RISE completes and V<sub>OUT</sub> has exceeded the VOUT\_UV\_FAULT\_LIMIT and IOUT\_OC is not present. Setting TON\_MAX\_FAULT\_LIMIT to a value of 0 is not recommended. This described method of start-up sequencing is time based. #### **SEQUENCING** The default mode for sequencing the outputs on and off is time based. Each output is enabled after waiting TON DELAY amount of time following either a RUN pin going high, a PMBus command to turn on or the V<sub>INI</sub> rising above a preprogrammed voltage. Off sequencing is handled in a similar way. To assure proper sequencing, make sure all ICs connect the SHARE CLK pin together and RUN pins together. If the RUN pins can not be connected together for some reason, set bit 2 of MFR\_CHAN\_CONFIG\_LTC3887 to a 1. This bit requires the SHARE CLK pin to be clocking before the power supply output can start. When the RUN pin is pulled low, the LTC3887 will hold the pin low for the MFR RESTART DELAY. The minimum MFR RESTART DELAY is TOFF DELAY + TOFF FALL + 136ms. This delay assures proper sequencing of all rails. The LTC3887 calculates this delay internally and will not process a shorter delay. However, a longer commanded MFR\_RESTART\_DELAY will be used by the part. The maximum allowed value is 65.52 seconds. #### **EVENT-BASED SEQUENCING** The $\overline{\text{GPIO}n}$ pins can be asserted when the UV threshold is exceeded for each output. It is possible to feed the $\overline{\text{GPIO}}$ pin from one output into the RUN pin of the next output in the sequence. To use the $\overline{\text{GPIO}n}$ pin for voltage based sequencing, set bit 12 of the MFR\_GPIOn\_PROPAGATE command = 1. Bit 12 is the VOUT\_UVUF which is the unfiltered VOUT\_UV comparator. Using the unfiltered VOUT\_UV fault limit is recommended because there is little appreciable time delay between the comparator crossing the UV threshold and the $\overline{\text{GPIO}}$ pin releasing This can be implemented across multiple LTC3887s. The # LTC3887/LTC3887-1/ LTC3887-2 # **OPERATION** VOUT\_UVUF has a 70 $\mu$ s filter. If the V<sub>OUT</sub> voltage bounces around the UV threshold for a long period of time it is possible for the $\overline{\text{GPIO}}$ output to toggle more than once. To minimize this problem, set the TON\_RISE time under 100ms. If a fault in the string of rails is detected, only the faulted rail and downstream rails will fault off. The rails in the string of devices in front of the faulted rail will remain on unless commanded off. #### **SHUTDOWN** The LTC3887 supports two shutdown modes. The first mode is closed-loop shutdown response, with user-defined turn-off delay (TOFF\_DELAY) and ramp down rate (TOFF\_FALL). The controller will maintain the mode of operation for TOFF\_FALL. In discontinuous conduction mode, the controller will not draw current from the load and the fall time will be set by the output capacitance and load current. The other shutdown mode occurs in response to a fault condition or loss of SHARE\_CLK (if bit 2 of MFR\_CHAN\_CONFIG\_LTC3887 is set to a 1) or $V_{IN}$ falling below the VIN\_OFF threshold or $\overline{\text{GPIO}}$ pulled low externally (if the MFR\_GPIO\_RESPONSE is set to inhibit). Under these conditions the power stage is disabled in order to stop the transfer of energy to the load as quickly as possible. The shutdown state can be entered from the soft-start or active regulation states either through user intervention (deasserting RUNn or the PMBus OPERATION command) or in response to a detected fault or an external fault via the bidirectional $\overline{\text{GPIO}}n$ pins, or loss of SHARE\_CLK (if bit 2 of MFR\_CHAN\_CONFIG\_LTC3887 is set to a 1) or $V_{IN}$ falling below the VIN\_OFF threshold. In hiccup mode, the controller responds to a fault by shutting down and entering the inactive state for a programmable delay time (MFR\_RETRY\_DELAY). This delay minimizes the duty cycle associated with autonomous retries if the fault that caused the shutdown disappears once the output is disabled. The retry delay time is determined by the longer of the MFR\_RETRY\_DELAY command or the time required for the regulated output to decay below 12.5% of the programmed value. If multiple outputs are controlled by the same $\overline{\text{GPIO}}$ pin, the decay time of the faulted output determines the retry delay. If the natural decay time of the output is too long, it is possible to remove the voltage requirement of the MFR\_RETRY\_DELAY command by asserting bit 0 of MFR\_CHAN\_CONFIG\_LTC3887. Alternatively, the controller can be configured so that it remains latched-off following a fault and clearing requires user intervention such as toggling RUN*n* or commanding the part OFF then ON. #### LIGHT LOAD CURRENT OPERATION The LTC3887 has two modes of operation including discontinuous conduction mode and forced continuous conduction mode. Mode selection is done using the MFR\_PWM\_MODE\_LTC3887 command (discontinuous conduction is always the start-up mode, forced continuous is the default running mode). If a controller is enabled for discontinuous operation, the inductor current is not allowed to reverse. The reverse current comparator, I<sub>RFV</sub>, turns off the bottom gate external MOSFET just before the inductor current reaches zero, preventing it from reversing and going negative. The LTC3887-1 three-states the TG pin to accomplish the same result. In forced continuous operation, the inductor current is allowed to reverse at light loads or under large transient conditions. The peak inductor current is determined solely by the voltage on the I<sub>TH</sub> pin. In this mode, the efficiency at light loads is lower than in discontinuous mode operation. However, continuous mode exhibits lower output ripple and less interference with audio circuitry. Forced continuous conduction mode may result in reverse inductor current, which can cause the input supply to boost. The VIN\_OV\_FAULT\_LIMIT can detect this and turn off the offending channel. However, this fault is based on an ADC read and can take up to 120ms to detect. If there is a concern about the input supply boosting, keep the part in discontinuous conduction operation. If the part is set to discontinuous mode operation, as the inductor average current increases, the controller will automatically modify the operation from discontinuous mode to continuous mode. #### SWITCHING FREQUENCY AND PHASE The switching frequency of the LTC3887's controller can be established with internal clock references or with an external time-base. The LTC3887 can be configured for an external clock input through the programmed value in EEPROM, a PMBus command or setting the SYNC output to disable with the PHAS\_CFG pin. The MFR\_PWM\_CONFIG\_LTC3887 command determines the relative phasing. The rails should be selected to be out of phase with each other. Both RUN pins must be low or both channels commanded off before the FREQUENCY and MFR\_PWM\_CONFIG\_LTC3887 commands can be written to the LTC3887. The relative phasing of all devices in a PolyPhase rail should be optimally phased. The relative phasing of each rail is 360/n where n is the number of phases in the rail. The LTC3887 will automatically accept an external SYNC input, disabling its own SYNC output if necessary, as long as the external clock frequency is greater than 1/2 of the internal PWM clock. Whether configured to drive SYNC output or not, the LTC3887 can continue PWM operation using its own internal oscillator if an external clock signal is subsequently lost. If the LTC3887 is configured as the oscillator output on SYNC, SYNC ENABLED, the switching frequency source can be selected with either external configuration resistors or through serial bus programming. The FREQ\_CFG configuration resistor pin can be used to select the FREQUENCY\_SWITCH. The PHAS\_CFG pin can be used to set the MFR\_PWM\_CONFIG\_LTC3887 and enable the SYNC output to produce the output frequency as outlined in Table 4 and Table 5. Otherwise, the FREQUENCY\_SWITCH and MFR\_PWM\_CONFIG\_LTC3887 PMBus commands can be used to select PWM switching frequency and the PWM channel phase relationship. The phase and frequency relationships are completely independent of each other providing the numerous application options for the user. If the LTC3887 is configured to drive the SYNC output by setting bit 4 of MFR\_CONFIG\_ALL\_LTC3887 to a 0 the SYNC pin will pull low at the desired clock rate, set with the FREQUENCY\_SWITCH command, with 500ns low pulse. Care must be taken in the application to assure the capacitance on SYNC is minimized to assure the pull-up resistor versus the capacitor load has a low enough time constant for the application. In addition, a phase-locked loop (PLL) is available to synchronize the internal oscillator to an external clock source that is connected to the SYNC pin. All phase relationships are between the falling edge of SYNC and the rising edge of the LTC3887 TG outputs. Multiple LTC3887s can be synchronized in order to realize PolyPhase arrays. #### **OUTPUT VOLTAGE SENSING** The channel 0 differential amplifier allows remote, differential sensing of the load voltage with $V_{SENSE0n}$ pins. The channel 1 sense pin ( $V_{SENSE1}$ ) is referenced to GND. The telemetry ADC is fully differential and makes measurements of channels 0 and 1 output voltages at the $V_{SENSE0n}$ and $V_{SENSE1}$ /GND pins, respectively. The maximum allowed sense voltage is 5.5V. #### **CURRENT SENSING** For DCR current sense applications, a resistor in series with a capacitor is placed across the inductor. In this configuration, the resistor is tied to the FET side of the inductor while the capacitor is tied to the load side of the inductor as shown in Figure 3. If the RC values are chosen such that the RC time constant matches the inductor time constant (L/DCR, where DCR is the inductor series resistance), the resultant voltage appearing across the capacitor will equal the voltage across the inductor series resistance ( $V_{DCR}$ ) and thus represent the current flowing through the inductor. The RC calculations are based on the room temperature DCR of the inductor. The RC time constant should remain constant, as a function of temperature. This assures the transient response of the circuit is the same regardless of the temperature. The DCR of the inductor has a large temperature coefficient, approximately 3900ppm/°C. The temperature coefficient of the inductor must be written to the MFR\_IOUT\_CAL\_GAIN\_TC register. The external temperature is sensed near the inductor and used to modify the internal current limit circuit to maintain an essentially constant current limit with temperature. In this application, the I<sub>SENSE</sub><sup>+</sup> pin is connected to the power stage side of the capacitor while the $I_{SENSEn}^-$ pin is placed on the load side of the capacitor. The current sensed from the input is then given by the expression $V_{DCR}/DCR$ . $V_{DCR}$ is digitized by the LTC3887's telemetry ADC with an input range of ±128mV, a noise floor of $7\mu V_{RMS}$ , and a peak-peak noise of approximately 46.5 $\mu$ V. The LTC3887 computes the inductor current using the DCR value stored in the IOUT\_CAL\_GAIN command and the temperature coefficient stored in command MFR\_IOUT\_CAL\_GAIN\_TC. The resulting current value is returned by the READ\_IOUT command. #### POLYPHASE LOAD SHARING Multiple LTC3887's can be arrayed in order to provide a balanced load-share solution by bussing the necessary pins. Figure 3. Load Sharing Connections for 3-Phase Operation illustrates the shared connections required for load sharing. If an external oscillator is not provided, the SYNC output should only be enabled on one of the LTC3887s. The other(s) should be programmed to disable the SYNC output using bit 4 of MFR\_CONFIG\_ALL\_LTC3887. Set the oscillator to the desired PWM frequency in both chips. If an external oscillator is present, the chip with the SYNC output enabled will detect the presence of the external clock and stop driving the SYNC output. The error amp of two PWM controls on the same chip can be shared by asserting bit 7 of MFR\_PWM\_CONFIG\_LTC3887. Both error amps remain in the circuit so the loop gain does not change. Do not assert this bit unless both $V_{OUT}$ pins are connected together and both ITH pins are tied together in the application. This allows remote differential voltage sensing for PolyPhase rails. #### **EXTERNAL/INTERNAL TEMPERATURE SENSE** External temperature can be best measured using a remote diode-connected PNP transistor such as the MMBT3906. The emitter should be connected to the TSNS *n* pin while the base and collector terminals of the PNP transistor must be connected and returned directly to the LTC3887's Figure 4. Temperature Sense Circuit Figure 3. Load Sharing Connections for 3-Phase Operation GND pin. Place the PNP in close proximity to the inductor to accurately measure the inductor temperature. For best noise immunity, the connections should be routed differentially and a 10nF capacitor should be placed in parallel with the diode connected PNP. Two different currents are applied to the diode (nominally $2\mu A$ and $32\mu A$ ) and the temperature is calculated from the $\Delta V_{BE}$ measurement. The external transistor temperature is digitized by the telemetry ADC, and the value is returned by the PMBus READ\_TEMPERATURE 1 (Chn) command. The READ\_TEMPERATURE\_2 command returns the junction temperature of the LTC3887 using an on-chip diode. The slope of the external temperature sensor can be modified with the temperature slope coefficient stored in MFR\_TEMP\_1\_GAIN. Typical PNPs require temperature slope adjustments slightly less than 1. The MMBT3906 has a recommended value in this command of approximately MFR\_TEMP\_1\_GAIN = 0.991 based on the ideality factor of 1.01. Simply invert the ideality factor to calculate the MFR\_TEMP\_1\_GAIN. Different manufacturers and different lots may have different ideality factors. Consult with the manufacturer to set this value. The offset of the external temperature sense can be adjusted by MFR\_TEMP\_1\_OFFSET. A value of 0 in this register sets the temperature offset to -273.15°C. If the PNP cannot be placed in direct contact with the inductor, the slope or offset can be increased to account for temperature mismatches. If the user is adjusting the slope, the intercept point is at absolute zero, -273.15°C, so small adjustments in slope can change the apparent measured temperature significantly. Another way to artificially increase the slope of the temperature term is to increase the MFR\_IOUT\_CAL\_GAIN\_TC term. This will modify the temperature slope with respect to room temperature. #### RCONFIG (RESISTOR CONFIGURATION) PINS There are six input pins utilizing 1% resistor dividers between $V_{DD25}$ and GND to select key operating parameters. The pins are ASEL0, ASEL1, FREQ\_CFG, $V_{OUT0\_CFG}$ , $V_{OUT1\_CFG}$ , PHAS\_CFG. If pins are floated, the value stored in the corresponding EEPROM command is used. If bit 6 of the MFR CONFIG ALL LTC3887 configuration command is asserted in EEPROM, the resistor inputs are ignored upon power-up except for ASEL0 and ASEL1 which are always respected. The resistor configuration pins are only measured during a power-up reset, after an MFR\_RESET or after a RESTORE USER ALL command is executed. The $V_{OUTn\_CFG}$ pin settings are described in Table 3. These pins select the output voltages for the LTC3887's analog PWM controllers. If the pin is open, the VOUT\_COMMAND command is loaded from EEPROM to determine the output voltage. The default factory EEPROM setting is to have the switcher off unless the voltage configuration pins are installed. The user may reprogram the EEPROM to the desired setting for the application. When the EEPROM configuration is loaded, it is recommended the user assert bit 6 of MFR\_CONFIG\_ALL\_LTC3887 to disable the resistor configuration pins for all subsequent reset operations. The following parameters are set as a percentage of the output voltage if the RCONFIG pins are used to determined output voltage: | VOUT_OV_FAULT_LIMIT | +10% | |------------------------|-------| | VOUT_OV_WARN | +7.5% | | VOUT_MAX | +7.5% | | VOUT_MARGIN_HIGH | | | VOUT_MARGIN_LOW | 5% | | VOUT UV WARN | 6.5% | | VOLIT LIV FALIET LIMIT | | The FREQ\_CFG pin settings are described in Table 5. This pin selects the switching frequency. The phase relationships between the two channels and SYNC pin is determined by the PHAS\_CFG pin described in Table 4. To synchronize to an external clock, the part should be put into external clock mode (SYNC output disabled but frequency set to the nominal value). If no external clock is supplied, the part will clock at the programmed frequency. If the application is multi-phase and the SYNC signal between chips is lost, the parts will not be at the same frequency increasing the ripple voltage on the output, possibly producing undesirable operation. If the SYNC signal is being generated internally and SYNC output enabled is not selected, bit 10 of MFR PADS LTC3887 will be asserted. If no frequency is selected and the external SYNC frequency is not present, a PLL FAULT will occur. If the user does not wish to see the ALERT from a PLL\_FAULT even if there is not a valid synchronization signal at power-up, the ALERT mask for PLL\_FAULT must be written. See the description on SMBALERT\_MASK for more details. If the SYNC pin is connected between multiple ICs only one of the ICs should should have the SYNC output enabled, all other ICs should be configured to SYNC output disabled. The ASELO and 1 pin settings are described in Table 6. ASLE1 selects the top three bits of the slave address for the LTC3887. If ASEL1 is floating, the three most significant bits are retrieved from the EEPROM MFR\_ADDRESS command. ASELO selects the bottom four bits of the slave address for the LTC3887. If ASELO is floating, the four LSB bits stored in EEPROM MFR\_ADDRESS command are used to determine the four LSB bits of the slave address. For more detail, refer to Table 6. Note: Per the PMBus specification, pin programmed parameters can be overridden by commands from the digital interface with the exception of ASELO and ASEL1 which are always honored. Do not set any part address to 0x0C, 0x5A, 0x5B or 0x7C because these are global addresses and all ADI PMBus parts may respond to them. #### **FAULT DETECTION AND HANDLING** A variety of fault and warning reporting and handling mechanisms are available. Fault and warning detection capabilities include: - Input OV/FAULT Protection and UV Warning - Average Input OC Warn - Output OV/UV Fault and Warn Protection - Output OC Fault and Warn Protection - Internal and External Overtemperature Fault and Warn Protection - External Undertemperature Fault Protection - CML Fault (Communication, Memory or Logic) - External Fault Detection via the Bidirectional GPIOn Pins. In addition, the LTC3887 can map any combination of fault indicators to their respective GPIOn pin using the propagate GPIOn response commands, MFR\_GPIO\_PROPAGATE\_LTC3887. Typical usage of a GPIO pin is as a driver for an external crowbar device, overtemperature alert, overvoltage alert or as an interrupt to cause a microcontroller to poll the fault commands. Alternatively, the GPIOn pins can be used as inputs to detect external faults downstream of the controller that require an immediate response. The GPIOO and/or GPIO1 pins can also be configured as power good outputs. Power good indicates the controller output is within the OV/UV fault thresholds. At power-up the pin will initially be three-state. If it is necessary to have the desired polarity on the pin at power-up in this configuration, attach a Schottky diode between the RUN pin of the propagated power good signal and the GPIO pin. The Cathode must be attached to RUN and the Anode to the GPIO pin. If the GPIO pin is set to a power good status, the MFR\_GPIO\_RESPONSE must be ignore otherwise a latched off condition exists. As described in the Soft-Start section, it is possible to control start-up through concatenated events. If $\overline{\text{GPIO}}n$ is used to drive the RUN pin of another controller, the unfiltered VOUT\_UV fault limit should be mapped to the $\overline{\text{GPIO}}$ pin. Any fault or warning event will cause the ALERT pin to assert low unless the ALERT is masked by the SMBALERT MASK command. The pin will remain asserted low until the CLEAR FAULTS command is issued, the fault bit is written to a 1, the PMBus master successfully reads the device ARA register. bias power is cycled a MFR\_RESET or RESTORE\_USER\_ALL command is issued. Channel specific faults are cleared if the RUN pins are toggled OFF/ON or the part is commanded OFF/ON via PMBus. If bit 0 of MFR\_CONFIG\_ALL\_LTC3887 is set to a 1, toggling the RUN pins OFF/ON or commanding the part OFF/ON via PMBus clears all faults. The MFR GPIO PROPAGATE LTC3887 command determines if the GPIO pins are pulled low when a fault is detected; however, the ALERT pin is always pulled low if a fault or warning is detected and the status bits are updated unless the ALERT pin is masked using the SMBALERT MASK command. Output and input fault event handling is controlled by the corresponding fault response byte as specified in Table 10 to Table 14. Shutdown recovery from these types of faults can either be autonomous or latched. For autonomous recovery, the faults are not latched, so if the fault condition is not present after the retry interval has elapsed, a new soft-start is attempted. If the fault persists, the controller will continue to retry. The retry interval is specified by the MFR\_RETRY\_DELAY command and prevents damage to the regulator components by repetitive power cycling. The MFR\_RETRY\_DELAY must be greater than 120ms. It can not exceed 83.88 seconds. Channel-to-channel fault dependencies can be created by connecting GPIOn pins together. In the event of an internal fault, one or more of the channels is configured to pull the bussed GPIOn pins low. The other channels are then configured to shut down when the $\overline{\mathsf{GPIO}}n$ pins are pulled low. For autonomous group retry, the faulted channel is configured to release the $\overline{\mathsf{GPIO}}n$ pin(s) after a retry interval, assuming the original fault has cleared. All the channels in the group then begin a soft-start sequence. If the fault response is LATCH\_OFF, the $\overline{\mbox{GPIO}}$ pin remains asserted low until either the RUN pin is toggled OFF/ON or the part is commanded OFF/ON. The toggling of the RUN either by the pin or OFF/ON command will clear faults associated with the channel. If it is desired to have all faults cleared when either RUN pin is toggled, set bit 0 of MFR CONFIG\_ALL\_LTC3887 to a 1. The status of all faults and warnings is summarized in the STATUS\_WORD and STATUS\_BYTE commands. Additional fault detection and handling capabilities are: #### Internal EEPROM with CRC Protection and ECC The LTC3887 contains internal EEPROM with Error Correction Coding (ECC) to store user configuration settings and fault log information. EEPROM endurance and retention for user space and fault log pages are specified in the Absolute Maximum Ratings and Electrical Characteristics table. The integrity of the EEPROM memory is checked with a CRC calculation each time its data is to be read, such as after a power-on reset. A CRC error will prevent the controller from leaving the OFF state. If a CRC error occurs, the CML bit is set in the STATUS\_BYTE and STATUS\_WORD commands, the appropriate bit is set in the STATUS\_MFR\_SPECIFIC command, and the ALERT and RUN pins will be pulled low. At that point the device will respond at special address 0x7C, which is only activated after an invalid CRC has been detected. The chip will also respond to global addresses 0x5A and 0x5B, but all ADI PSM chips will respond to these addresses so users must be careful when using global addresses. EEPROM repair can be attempted by writing the desired configuration to the controller and executing a STORE\_USER\_ALL command followed by a CLEAR\_FAULTS command. Contact the factory if EEPROM repair is unsuccessful. See the Applications Information section or contact the factory for details on efficient in-system EEPROM programming, including bulk EEPROM programming, which the LTC3887 also supports. #### **SERIAL INTERFACE** The LTC3887 serial interface is a PMBus compliant slave device and can operate at any frequency between 10kHz and 400kHz. The address is configurable using either the EEPROM or an external resistor divider. In addition the LTC3887 always responds to the global broadcast address of 0x5A (7 bit) or 0x5B (7 bit). Address 0x5A is not paged and is performed on both channels. 0x5B respects the page command. Because address 0x5A does not support page, it can not be used for any paged reading commands. The serial interface supports the following protocols defined in the PMBus specifications: 1) send command, 2) write byte, 3) write word, 4) group, 5) read byte, 6) read word and 7) read block 8) PAGE\_PLUS\_READ, 9) PAGE\_PLUS\_WRITE 10) SMBALERT\_MASK read, 11) SMBALERT\_MASK write. All read operations will return a valid PEC if the PMBus master requests it. If the PEC\_REQUIRED bit is set in the MFR\_CONFIG\_ALL\_LTC3887 command, the PMBus write operations will not be acted upon until a valid PEC has been received by the LTC3887. #### **Communication Protection** PEC write errors (if PEC\_REQUIRED is active), attempts to access unsupported commands, or writing invalid data to supported commands will result in a CML fault. The CML bit is set in the STATUS\_BYTE and STATUS\_WORD commands, the appropriate bit is set in the STATUS\_CML command, and the ALERT pin is pulled low. #### **DEVICE ADDRESSING** The LTC3887 offers four different types of addressing over the PMBus interface, specifically: 1) global, 2) device, 3) rail addressing and 4) alert response address (ARA). Rev. I Global addressing provides a means of the PMBus master to address all LTC3887 devices on the bus. The LTC3887 global address is fixed 0x5A (7 bit) or 0xB4 (8 bit) and cannot be disabled. Commands sent to the global address act the same as if PAGE is set to a value of 0xFF. Commands sent are written to both channels simultaneously. Global command 0x5B (7 bit) or 0xB6 (8 bit) is paged and allows channel specific command of all LTC3887 devices on the bus. Other ADI device types may respond at one or both of these global addresses; therefore do not read from global addresses. Rail addressing provides a means for the bus master to simultaneously communicate with all channels connected together to produce a single output voltage (PolyPhase). While similar to global addressing, the rail address can be dynamically assigned with the paged MFR\_RAIL\_ADDRESS command, allowing for any logical grouping of channels that might be required for reliable system control. Do not read from rail addresses because multiple ADI devices may respond. Device addressing provides the standard means of the PMBus master communicating with a single instance of an LTC3887. The value of the device address is set by a combination of the ASELO and ASEL1 configuration pins and the MFR\_ADDRESS command. When this addressing means is used, the PAGE command determines the channel being acted upon. Device addressing can be disabled by writing a value of 0x80 to the MFR\_ADDRESS. All four means of PMBus addressing require the user to employ disciplined planning to avoid addressing conflicts. Communication to LTC3887 devices at global and rail addresses should be limited to command write operations. # RESPONSES TO V<sub>OUT</sub> AND I<sub>OUT</sub> FAULTS V<sub>OUT</sub> OV and UV conditions are monitored by comparators. The OV and UV limits are set in three ways. - As a Percentage of the V<sub>OUT</sub> if Using the Resistor Configuration Pins - In EEPROM if Either Programmed at the Factory or Through the GUI - By PMBus Command The I<sub>IN</sub> and I<sub>OUT</sub> overcurrent monitors are performed by ADC readings and calculations. Thus these values are based on average currents and can have a time latency of up to 120ms. The I<sub>OUT</sub> calculation accounts for the sense resistor and the temperature coefficient of the resistor. The input current is equal to the sum of output current times the respective channel duty cycle plus the input offset current for each channel. If this calculated input current exceeds the IN\_OC\_WARN\_LIMIT the ALERT pin is pulled low and the IIN\_OC\_WARN bit is asserted in the STATUS\_INPUT register. The LTC3887 provides the ability to ignore the fault, shut down and latch off or shut down and retry indefinitely (hiccup). The retry interval is set in MFR\_RETRY\_DELAY and can be from 120ms to 83.88 seconds in 1ms increments. The shutdown for OV/UV and OC can be done immediately or after a user selectable deglitch time. #### **Output Overvoltage Fault Response** A programmable overvoltage comparator (OV) guards against transient overshoots as well as long-term overvoltages at the output. In such cases, the top MOSFET is turned off and the bottom MOSFET is turned on until the overvoltage condition is cleared *regardless of the PMBus VOUT\_OV\_FAULT\_RESPONSE command byte value.* This hardware level fault response delay is typically 2µs from the overvoltage condition to BG asserted high. Using the VOUT\_OV\_FAULT\_RESPONSE command, the user can select any of the following behaviors: - OV Pull-Down Only (OV cannot be ignored) - Shut Down (Stop Switching) Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR RETRY DELAY Either the Latch Off or Retry fault responses can be deglitched in increments of (0 to 7) • 10μs. See Table 10. #### **Output Undervoltage Response** The response to an undervoltage comparator output can be either: - Ignore - Shut Down Immediately—Latch Off Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR\_RETRY\_DELAY Either the Latch Off or Retry fault responses can be deglitched in increments of (0 to 7) • 10µs. See Table 11. #### **Peak Output Overcurrent Fault Response** Due to the current mode control algorithm, peak output current across the inductor is always limited on a cycle by cycle basis. The value of the peak current limit is specified in sense voltage in the EC table. The current limit circuit operates by limiting the $I_{TH}$ maximum voltage. If DCR sensing is used, the $I_{TH}$ maximum voltage has a temperature dependency directly proportional to the TC of the DCR of the inductor. The LTC3887 automatically monitors the external temperature sensors and modifies the maximum allowed $I_{TH}$ to compensate for this term. The overcurrent fault processing circuitry can execute the following behaviors: - Current Limit Indefinitely - Shut Down Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR\_RETRY\_DELAY The overcurrent responses can be deglitched in increments of (0 to 7) • 16ms. SeeTable 12. #### RESPONSES TO TIMING FAULTS TON\_MAX\_FAULT\_LIMIT is the time allowed for V<sub>OUT</sub> to rise and settle at start-up. The TON\_MAX\_FAULT\_LIMIT condition is predicated upon detection of the VOUT\_UV\_FAULT\_LIMIT as the output is undergoing a SOFT\_START sequence. The TON\_MAX\_FAULT\_LIMIT time is started after TON\_DELAY has been reached and a SOFT\_START sequence is started. The resolution of the TON\_MAX\_FAULT\_LIMIT is 10µs. If the VOUT\_UV\_FAULT\_LIMIT is not reached within the TON\_MAX\_FAULT\_LIMIT time, the response of this fault is determined by the value of the TON\_MAX\_FAULT\_RESPONSE command value. This response may be one of the following: - Ignore - Shut Down (Stop Switching) Immediately—Latch Off Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR\_RETRY\_DELAY This fault response is not deglitched. A value of 0 in TON\_MAX\_FAULT\_LIMIT means the fault is ignored. The TON\_MAX\_FAULT\_LIMIT should be set longer than the TON\_RISE time. It is recommended TON\_MAX\_FAULT\_LIMIT always be set to a non-zero value, otherwise the output may never come up and no flag will be set to the user. See Table 14. ### RESPONSES TO VIN OV FAULTS V<sub>IN</sub> overvoltage is measured with the ADC; therefore, the response is naturally deglitched by the 90ms typical response time of the ADC. The fault responses are: - Ignore - Shut Down Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR\_RETRY\_DELAY See Table 14. #### **RESPONSES TO OT/UT FAULTS** ### Internal Overtemperature Fault/Warn Response An internal temperature sensor protects against EEPROM damage. Above 85°C, no writes to EEPROM are recommended. Above 130°C, the internal over temperature warn threshold is exceeded and the part disables the EEPROM writes and does not re-enable until the temperature has dropped to 125°C. When the die temperature exceed 160°C the internal over temperature fault response is enabled and the PWM is disabled until the die temperature drops below 150°C. Temperature is measured by the ADC. Internal temperature limits cannot be adjusted by the user. See Table 13. # External Overtemperature and Undertemperature Fault Response Two external temperature sensors can be used to sense critical circuit elements like inductors and power MOSFETs. The OT\_FAULT\_RESPONSE and UT\_FAULT\_RESPOSE Rev. # LTC3887/LTC3887-1/ LTC3887-2 # **OPERATION** commands are used to determine the appropriate response to an overtemperature and undertemperature condition, respectively. If no external sense elements are used (not recommended) set the UT\_FAULT\_RESPONSE to ignore and set the UT\_FAULT\_LIMIT to -275°C and set the MFR\_IOUT\_CAL\_GAIN\_TC to 0. The fault responses are: - Ignore - Shut Down Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR RETRY DELAY See Table 14. #### **RESPONSES TO EXTERNAL FAULTS** When either GPIOn pin is pulled low, the OTHER bit is set in the STATUS\_WORD command, the appropriate bit is set in the STATUS\_MFR\_SPECIFC command, and the ALERT pin is pulled low. Responses are not deglitched. Each channel can be configured to ignore or shut down then retry in response to its GPIOn pin going low by modifying the MFR\_GPIO\_RESPONSE command. To avoid the ALERT pin asserting low when GPIO is pulled low, assert bit 1 of MFR\_CHAN\_CONFIG\_LTC3887, or mask the ALERT using the SMBALERT\_MASK command. #### **FAULT LOGGING** The LTC3887 has fault logging capability. Data is logged into memory in the order shown in Table 2. The data to be stored in the fault log is being continuously stored in internal volatile memory. When a fault event occurs, the recording into internal volatile memory is halted, the fault log information is available from the MFR\_FAULT\_LOG command, and the contents of the internal memory are copied into EEPROM. Fault logging is allowed at temperatures above 85°C; however, retention of 10 years is not guaranteed. When the die temperature exceeds 130°C the fault logging is delayed until the die temperature drops below 125°C. After the fault condition that created the fault log data is erased, or else the part will immediately issue another fault log. When the LTC3887 powers-up, it checks the EEPROM for a valid fault log. If a valid fault log exists in EEPROM, the "Valid Fault Log" bit in the STATUS\_MFR\_SPECIFIC command will be set and an ALERT event will be generated. Also, fault logging will be blocked until the LTC3887 has received a MFR\_FAULT\_LOG\_CLEAR command before fault logging will be re-enabled. The information is stored in EEPROM in the event of any fault that disables the controller on either channel. An external GPIOn pulling low will not trigger a fault logging event. #### **BUS TIMEOUT PROTECTION** The LTC3887 implements a timeout feature to avoid hanging the serial interface. The data packet timer begins at the first START event before the device address write byte. Data packet information must be completed within 25ms or the LTC3887 will three-state the bus and ignore the given data packet. If more time is required, assert bit 3 of MFR\_CONFIG\_ALL\_LTC3887 to allow typical bus timeouts of 255ms. Data packet information includes the device address byte write, command byte, repeat start event (if a read operation), device address byte read (if a read operation), all data bytes and the PEC byte if applicable. The LTC3887 allows longer PMBus timeouts for block read data packets. This timeout is proportional to the length of the block read. The additional block read timeout applies primarily to the MFR\_FAULT\_LOG command. In no circumstances will the timeout period be less than the $t_{\mbox{\scriptsize TIMEOUT}}$ SMB specification of 32ms (typical). The user is encouraged to use as high a clock rate as possible to maintain efficient data packet transfer between all devices sharing the serial bus interface. The LTC3887 supports the full PMBus frequency range from 10kHz to 400kHz. # SIMILARITY BETWEEN PMBUS, SMBUS AND I<sup>2</sup>C 2-WIRE INTERFACE The PMBus 2-wire interface is an incremental extension of the SMBus. SMBus is built upon I<sup>2</sup>C with some minor differences in timing, DC parameters and protocol. The PMBus/SMBus protocols are more robust than simple I<sup>2</sup>C byte commands because PMBus/SMBus provide time-outs to prevent bus errors and optional packet error checking (PEC) to ensure data integrity. In general, a master device that can be configured for I<sup>2</sup>C communication can be used for PMBus communication with little or no change to hardware or firmware. Repeat start (restart) is not supported by all I<sup>2</sup>C controllers but is required for SMBus/PMBus reads. If a general purpose I<sup>2</sup>C controller is used, check that repeat start is supported. For a description of the minor extensions and exceptions PMBus makes to SMBus, refer to PMBus Specification Part 1 Revision 1.2: Paragraph 5: Transport. For a description of the differences between SMBus and I<sup>2</sup>C, refer to System Management Bus (SMBus) Specification Version 2.0: Appendix B—Differences Between SMBus and I<sup>2</sup>C. #### PMBUS SERIAL DIGITAL INTERFACE The LTC3887 communicates with a host (master) using the standard PMBus serial bus interface. The Timing Diagram, Figure 5, shows the timing relationship of the signals on the bus. The two bus lines, SDA and SCL, must be high when the bus is not in use. External pull-up resistors or current sources are required on these lines. The LTC3887 is a slave device. The master can communicate with the LTC3887 using the following formats: - Master transmitter, slave receiver - Master receiver, slave transmitter The following PMBus protocols are supported: - Write Byte, Write Word, Send Byte, Block Write - Read Byte, Read Word, Block Read - Alert Response Address Figure 7 to Figure 23 illustrate the aforementioned PMBus protocols. All transactions support PEC (parity error check) and GCP (group command protocol). The Block Read supports 255 bytes of returned data. For this reason, the PMBus timeout may be extended when reading the fault log. Figure 6 is a key to the protocol diagrams in this section. PEC is optional. A value shown below a field in the following figures is a mandatory value for that field. The data formats implemented by PMBus are: - Master transmitter transmits to slave receiver. The transfer direction in this case is not changed. - Master reads slave immediately after the first byte. At the moment of the first acknowledgment (provided by the slave receiver) the master transmitter becomes a master receiver and the slave receiver becomes a slave transmitter. - Combined format. During a change of direction within a transfer, the master repeats both a start condition and the slave address but with the R/W bit reversed. In this case, the master receiver terminates the transfer by generating a NACK on the last byte of the transfer and a STOP condition. Figure 5. Timing Diagram Figure 6. PMBus Packet Protocol Diagram Element Key Figure 7. Quick Command Protocol Figure 8. Send Byte Protocol Figure 9. Send Byte Protocol with PEC Figure 10. Write Byte Protocol Figure 11. Write Byte Protocol with PEC Figure 12. Write Word Protocol Figure 13. Write Word Protocol with PEC Figure 14. Read Byte Protocol Figure 15. Read Byte Protocol with PEC Figure 16. Read Word Protocol Figure 17. Read Word Protocol with PEC Figure 18. Block Read Protocol Figure 19. Block Read Protocol with PEC Figure 24. Block Write - Block Read Process Call Figure 25. Block Write – Block Read Process Call with PEC Figure 22. Alert Response Address Protocol Figure 23. Alert Response Address Protocol with PEC Table 1. Data Format Terminology | PMBus<br>TERMINOLOGY | MEANING | TERMINOLOGY FOR: SPECS,<br>Gui, Application Notes | ABBREVIATIONS FOR SUMMARY COMMAND TABLE | FOR MORE DETAIL REFER TO THE DATA FORMAT SECTION OF Table 2 | |------------------------------------------|-----------------------------------|---------------------------------------------------|-----------------------------------------|-------------------------------------------------------------| | Linear | Linear | Linear_5s_11s | L11 | Page 39 | | Linear (for Voltage<br>Related Commands) | Linear | Linear_16u | L16 | Page 39 | | Direct | Direct-Manufacturer<br>Customized | DirectMfr | CF | Page 39 | | Hex | | Hex | l16 | | | ASCII | | ASCII | ASC | | | | Register Fields | Reg | Reg | | Handshaking features are included to ensure robust system communication. Please refer to the PMBus Communication and Command Processing subsection of the Applications Information section for further details. #### **PMBUS COMMANDS** The following tables list supported PMBus commands and manufacturer specific commands. A complete description of these commands can be found in the "PMBus Power System Mgt Protocol Specification — Part II — Revision 1.2". Users are encouraged to reference this specification. Exceptions or manufacturer specific implementations are listed below in Table 2. Floating point values listed in the "DEFAULT VALUE" column are either Linear 16-bit Signed (PMBus Section 8.3.1) or Linear\_5s\_11s (PMBus Section 7.1) format, whichever is appropriate for the command. All commands from 0xD0 through 0xFF not listed in this table are implicitly reserved by the manufacturer. Users should avoid blind writes within this range of commands to avoid undesired operation of the part. All commands from 0x00 through 0xCF not listed in this table are implicitly not supported by the manufacturer. Attempting to access non-supported or reserved commands may result in a CML command fault event. All output voltage settings and measurements are based on the VOUT\_ MODE setting of 0x14. This translates to an exponent of $2^{-12}$ . If PMBus commands are received faster than they are being processed, the part may become too busy to handle new commands. In these circumstances the part follows the protocols defined in the PMBus Specification v1.2, Part II, Section 10.8.7, to communicate that it is busy. The part includes handshaking features to eliminate busy errors and simplify error handling software while ensuring robust communication and system behavior. Please refer to the subsection titled PMBus Communication and Command Processing in the Applications Information section for further details. Table 2. Summary (Note: The Data Format abbreviations are detailed at the end of this table, NVM and EEPROM are the same.) | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | PAGE | |------------------|-------------|-----------------------------------------------------------------------------|-----------|-------|----------------|-------|-----|--------------------------|------------| | PAGE | 0x00 | Channel or page currently selected for any command that supports paging. | R/W Byte | N | Reg | | | 0x00 | <u>64</u> | | OPERATION | 0x01 | Operating mode control. On/off, margin high and margin low. | R/W Byte | Y | Reg | | Y | 0x40 | <u>68</u> | | ON_OFF_CONFIG | 0x02 | RUN pin and PMBus bus on/off command configuration. | R/W Byte | Υ | Reg | | Υ | 0x1E | <u>67</u> | | CLEAR_FAULTS | 0x03 | Clear any fault bits that have been set. | Send Byte | N | | | | NA | <u>91</u> | | PAGE_PLUS_WRITE | 0x05 | Write a command directly to a specified page. | W Block | N | | | | | <u>64</u> | | PAGE_PLUS_READ | 0x06 | Read a command directly from a specified page. | Block R/W | N | | | | | <u>65</u> | | WRITE_PROTECT | 0x10 | Level of protection provided by the device against accidental changes. | R/W Byte | N | Reg | | Υ | 0x00 | <u>65</u> | | STORE_USER_ALL | 0x15 | Store user operating memory to EEPROM. | Send Byte | N | | | | NA | <u>102</u> | | RESTORE_USER_ALL | 0x16 | Restore user operating memory from EEPROM. | Send Byte | N | | | | NA | <u>102</u> | | CAPABILITY | 0x19 | Summary of PMBus optional communication protocols supported by this device. | R Byte | N | Reg | | | 0xB0 | <u>90</u> | | SMBALERT_MASK | 0x1B | Mask ALERT activity. | Block R/W | Υ | Reg | | | see CMD | <u>92</u> | | VOUT_MODE | 0x20 | Output voltage format and exponent $(2^{-12})$ . | R Byte | Υ | Reg | | | 2 <sup>-12</sup><br>0x14 | <u>72</u> | | VOUT_COMMAND | 0x21 | Nominal output voltage set point. | R/W Word | Υ | L16 | V | Υ | 1.0<br>0x1000 | <u>73</u> | | VOUT_MAX | 0x24 | Upper limit on the commanded output voltage including VOUT_MARGIN_HI. | R/W Word | Υ | L16 | V | Υ | 5.6<br>0x599A | <u>72</u> | | VOUT_MARGIN_HIGH | 0x25 | Margin high output voltage set point. Must be greater than VOUT_COMMAND. | R/W Word | Y | L16 | V | Y | 1.05<br>0x10CD | <u>73</u> | | VOUT_MARGIN_LOW | 0x26 | Margin low output voltage set point. Must be less than VOUT_COMMAND. | R/W Word | Y | L16 | V | Y | 0.95<br>0x0F33 | <u>73</u> | | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE | PAGE | |----------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|-----------| | VOUT_TRANSITION_RATE | 0X27 | Rate the output changes when VOUT commanded to a new value. | R/W Word | Υ | L11 | V/ms | Y | 0.25<br>AA00 | <u>79</u> | | FREQUENCY_SWITCH | 0x33 | Switching frequency of the controller. | R/W Word | N | L11 | kHz | Υ | 350<br>0xFABC | <u>70</u> | | VIN_ON | 0x35 | Input voltage at which the unit should start power conversion. | R/W Word | N | L11 | V | Y | 6.5<br>0xCB40 | <u>71</u> | | VIN_OFF | 0x36 | Input voltage at which the unit should stop power conversion. | R/W Word | N | L11 | V | Y | 6.0<br>0xCB00 | <u>71</u> | | IOUT_CAL_GAIN | 0x38 | The ratio of the voltage at the current sense pins to the sensed current. For devices using a fixed current sense resistor, it is the resistance value in $m\Omega$ . | R/W Word | Y | L11 | mΩ | Y | 1.8<br>0xBB9A | <u>75</u> | | VOUT_OV_FAULT_LIMIT | 0x40 | Output overvoltage fault limit. | R/W Word | Υ | L16 | V | Υ | 1.1<br>0x119A | <u>72</u> | | VOUT_OV_FAULT_<br>RESPONSE | 0x41 | Action to be taken by the device when an output overvoltage fault is detected. | R/W Byte | Υ | Reg | | Υ | 0xB8 | <u>74</u> | | VOUT_OV_WARN_LIMIT | 0x42 | Output overvoltage warning limit. | R/W Word | Υ | L16 | V | Y | 1.075<br>0x1133 | <u>73</u> | | VOUT_UV_WARN_LIMIT | 0x43 | Output undervoltage warning limit. | R/W Word | Υ | L16 | V | Υ | 0.925<br>0x0ECD | <u>72</u> | | VOUT_UV_FAULT_LIMIT | 0x44 | Output undervoltage fault limit. | R/W Word | Υ | L16 | V | Y | 0.9<br>0x0E66 | <u>72</u> | | VOUT_UV_FAULT_<br>RESPONSE | 0x45 | Action to be taken by the device when an output undervoltage fault is detected. | R/W Byte | Υ | Reg | | Y | 0xB8 | <u>82</u> | | IOUT_OC_FAULT_LIMIT | 0x46 | Output overcurrent fault limit. | R/W Word | Υ | L11 | А | Y | 29.75<br>0xDBB8 | <u>76</u> | | IOUT_OC_FAULT_<br>RESPONSE | 0x47 | Action to be taken by the device when an output overcurrent fault is detected. | R/W Byte | Υ | Reg | | Υ | 0x00 | <u>85</u> | | IOUT_OC_WARN_LIMIT | 0x4A | Output overcurrent warning limit. | R/W Word | Υ | L11 | A | Y | 20.0<br>0xDA80 | <u>76</u> | | OT_FAULT_LIMIT | 0x4F | External overtemperature fault limit. | R/W Word | Υ | L11 | С | Y | 100.0<br>0xEB20 | <u>77</u> | | OT_FAULT_RESPONSE | 0x50 | Action to be taken by the device when an external overtemperature fault is detected, | R/W Byte | Υ | Reg | | Y | 0xB8 | <u>87</u> | | OT_WARN_LIMIT | 0x51 | External overtemperature warning limit. | R/W Word | Υ | L11 | С | Y | 85.0<br>0xEAA8 | <u>78</u> | | UT_FAULT_LIMIT | 0x53 | External undertemperature fault limit. | R/W Word | Υ | L11 | С | Y | -40.0<br>0xE580 | <u>78</u> | | UT_FAULT_RESPONSE | 0x54 | Action to be taken by the device when an external undertemperature fault is detected. | R/W Byte | Υ | Reg | | Y | 0xB8 | <u>87</u> | | VIN_OV_FAULT_LIMIT | 0x55 | Input supply overvoltage fault limit. | R/W Word | N | L11 | V | Υ | 15.5<br>0xD3E0 | <u>71</u> | | VIN_OV_FAULT_<br>RESPONSE | 0x56 | Action to be taken by the device when an input overvoltage fault is detected. | R/W Byte | Υ | Reg | | Υ | 0x80 | <u>81</u> | | VIN_UV_WARN_LIMIT | 0x58 | Input supply undervoltage warning limit. | R/W Word | N | L11 | V | Υ | 6.3<br>0xCB26 | <u>71</u> | | IIN_OC_WARN_LIMIT | 0x5D | Input supply overcurrent warning limit. | R/W Word | N | L11 | А | Υ | 10.0<br>0xD280 | <u>75</u> | | COMMAND NAME | CMD<br>CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | PAGE | |----------------------------|-------------|----------------------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------|------------| | TON_DELAY | 0x60 | Time from RUN and/or Operation on to output rail turn-on. | R/W Word | Υ | L11 | ms | Υ | 0.0<br>0x8000 | <u>79</u> | | TON_RISE | 0x61 | Time from when the output starts to rise until the output voltage reaches the VOUT commanded value. | R/W Word | Y | L11 | ms | Υ | 8.0<br>0xD200 | <u>79</u> | | TON_MAX_FAULT_LIMIT | 0x62 | Maximum time from the start of TON_RISE for VOUT to cross the VOUT_UV_FAULT_LIMIT. | R/W Word | Υ | L11 | ms | Y | 10.00<br>0xD280 | <u>79</u> | | TON_MAX_FAULT_<br>RESPONSE | 0x63 | Action to be taken by the device when a TON_MAX_FAULT event is detected. | R/W Byte | Υ | Reg | | Υ | 0xB8 | <u>84</u> | | TOFF_DELAY | 0x64 | Time from RUN and/or Operation off to the start of TOFF_FALL ramp. | R/W Word | Υ | L11 | ms | Y | 0.0<br>0x8000 | <u>79</u> | | TOFF_FALL | 0x65 | Time from when the output starts to fall until the output reaches zero volts. | R/W Word | Υ | L11 | ms | Υ | 8.00<br>0xD200 | <u>80</u> | | TOFF_MAX_WARN_LIMIT | 0x66 | Maximum allowed time, after TOFF_FALL completed, for the unit to decay below 12.5%. | R/W Word | Υ | L11 | ms | Υ | 150<br>0xF258 | <u>80</u> | | STATUS_BYTE | 0x78 | One byte summary of the unit's fault condition. | R/W Byte | Υ | Reg | | | NA | <u>93</u> | | STATUS_WORD | 0x79 | Two byte summary of the unit's fault condition. | R/W Word | Υ | Reg | | | NA | <u>93</u> | | STATUS_VOUT | 0x7A | Output voltage fault and warning status. | R/W Byte | Υ | Reg | | | NA | 94 | | STATUS_IOUT | 0x7B | Output current fault and warning status. | R/W Byte | Υ | Reg | | | NA | 94 | | STATUS_INPUT | 0x7C | Input supply fault and warning status. | R/W Byte | N | Reg | | | NA | 94 | | STATUS_TEMPERATURE | 0x7D | External temperature fault and warning status for READ_TEMERATURE_1. | R/W Byte | Υ | Reg | | | NA | <u>95</u> | | STATUS_CML | 0x7E | Communication and memory fault and warning status. | R/W Byte | N | Reg | | | NA | <u>95</u> | | STATUS_MFR_SPECIFIC | 0x80 | Manufacturer specific fault and state information. | R/W Byte | Υ | Reg | | | NA | <u>95</u> | | READ_VIN | 0x88 | Measured input supply voltage. | R Word | N | L11 | V | | NA | <u>99</u> | | READ_IIN | 0x89 | Measured input supply current. | R Word | N | L11 | Α | | NA | 99 | | READ_VOUT | 0x8B | Measured output voltage. | R Word | Υ | L16 | V | | NA | <u>99</u> | | READ_IOUT | 0x8C | Measured output current. | R Word | Υ | L11 | Α | | NA | <u>99</u> | | READ_TEMPERATURE_1 | 0x8D | External temperature sensor. This is the value used for all temperature related processing, including IOUT_CAL_GAIN. | R Word | Y | L11 | С | | NA | <u>99</u> | | READ_TEMPERATURE_2 | 0x8E | Internal die temperature. Does not affect any other registers. | R Word | N | L11 | С | | NA | 99 | | READ_DUTY_CYCLE | 0x94 | Duty cycle of the top gate control signal. | R Word | Υ | L11 | % | | NA | <u>100</u> | | READ_FREQUENCY | 0x95 | Measured PWM switching frequency. | R Word | N | L11 | kHz | | NA | <u>100</u> | | READ_POUT | 0x96 | Measured output power. | R Word | Υ | L11 | W | | NA | <u>100</u> | | PMBUS_REVISION | 0x98 | PMBus revision supported by this device.<br>Current revision is 1.2. | R Byte | N | Reg | | | 0x22 | <u>90</u> | | MFR_ID | 0x99 | The manufacturer ID of the LTC3887 in ASCII. | R String | N | ASC | | | LTC | <u>90</u> | | MFR_MODEL | 0x9A | Manufacturer part number in ASCII. | R String | N | ASC | | | LTC3887 | 91 | | MFR_SERIAL | 0x9E | Serial number of this specific unit. | R Block | N | CF | | | NA | 91 | | MFR_VOUT_MAX | 0xA5 | Maximum allowed output voltage including VOUT_OV_FAULT_LIMIT | R Word | Υ | L16 | V | | 5.7<br>0x5B34 | <u>74</u> | | COMMAND NAME | CMD<br>CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | PAGE | |--------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------|-----------|-------|----------------|-------|-----|------------------|------------| | USER_DATA_00 | 0xB0 | OEM RESERVED. Typically used for part serialization. | R/W Word | N | Reg | | Υ | NA | 90 | | USER_DATA_01 | 0xB1 | Manufacturer reserved for LTpowerPlay. | R/W Word | Υ | Reg | | Υ | NA | <u>90</u> | | USER_DATA_02 | 0xB2 | OEM RESERVED. Typically used for part serialization | R/W Word | N | Reg | | Υ | NA | 90 | | USER_DATA_03 | 0xB3 | A NVM word available for the user. | R/W Word | Υ | Reg | | Υ | 0x0000 | <u>90</u> | | USER_DATA_04 | 0xB4 | A NVM word available for the user. | R/W Word | N | Reg | | Υ | 0x0000 | <u>90</u> | | MFR_INFO | 0xB6 | Manufacturing Specific Information | R Word | N | Reg | | | NA | <u>98</u> | | MFR_EE_UNLOCK | 0xBD | Unlock user EEPROM for access by MFR_EE_<br>ERASE and MFR_EE_DATA commands. | R/W Byte | N | Reg | | | NA | <u>108</u> | | MFR_EE_ERASE | 0xBE | Initialize user EEPROM for bulk programming by MFR_EE_DATA. | R/W Byte | N | Reg | | | NA | <u>108</u> | | MFR_EE_DATA | 0xBF | Data transferred to and from EEPROM using sequential PMBus word reads or writes. Supports bulk programming. | R/W Word | N | Reg | | | NA | <u>108</u> | | MFR_CHAN_CONFIG_<br>LTC3887 | 0xD0 | Configuration bits that are channel specific. | R/W Byte | Υ | Reg | | Y | 0x1D | <u>66</u> | | MFR_CONFIG_ALL_<br>LTC3887 | 0xD1 | Configuration bits that are common to all pages. | R/W Byte | N | Reg | | Υ | 0x21 | <u>67</u> | | MFR_GPIO_PROPAGATE_<br>LTC3887 | 0xD2 | Configuration that determines which faults are propagated to the GPIO pins. | R/W Word | Υ | Reg | | Υ | 0x6993 | <u>89</u> | | MFR_PWM_MODE_<br>LTC3887 | 0xD4 | Configuration for the PWM engine of each channel. | R/W Byte | Υ | Reg | | Υ | 0xC1 | <u>69</u> | | MFR_GPIO_RESPONSE | 0xD5 | Action to be taken by the device when the GPIO pin is externally asserted low. | R/W Byte | Υ | Reg | | Υ | 0xC0 | <u>89</u> | | MFR_OT_FAULT_<br>RESPONSE | 0xD6 | Action to be taken by the device when an internal overtemperature fault is detected. | R Byte | N | Reg | | | 0xC0 | <u>86</u> | | MFR_IOUT_PEAK | 0xD7 | Report the maximum measured value of READ_IOUT since last MFR_CLEAR_PEAKS. | R Word | Υ | L11 | А | | NA | 100 | | MFR_ADC_CONTROL | 0xD8 | ADC telemetry parameter selected for repeated fast ADC read back. | R/W Byte | N | Reg | | | 0x00 | <u>101</u> | | MFR_ADC_TELEMETRY_<br>STATUS | 0xDA | ADC telemetry status indicating which parameter is most recently converted when the short round robin ADC loop is enabled | R/W Byte | N | Reg | | Y | NA | <u>101</u> | | MFR_RETRY_DELAY | 0xDB | Retry interval during FAULT retry mode | R/W Word | Υ | L11 | ms | Υ | 350<br>0xFABC | <u>81</u> | | MFR_RESTART_DELAY | 0xDC | Minimum time the RUN pin is held low by the LTC3887. | R/W Word | Υ | L11 | ms | Υ | 500<br>0xFBE8 | 80 | | MFR_VOUT_PEAK | 0xDD | Maximum measured value of READ_VOUT since last MFR_CLEAR_PEAKS. | R Word | Υ | L16 | V | | NA | 100 | | MFR_VIN_PEAK | 0xDE | Maximum measured value of READ_VIN since last MFR_CLEAR_PEAKS. | R Word | N | L11 | V | | NA | <u>100</u> | | MFR_TEMPERATURE_1_<br>PEAK | 0xDF | Maximum measured value of external Temperature (READ_TEMPERATURE_1) since last MFR_CLEAR_PEAKS. | R Word | Y | L11 | С | | NA | <u>100</u> | | MFR_CLEAR_PEAKS | 0xE3 | Clears all peak values. | Send Byte | N | | | | NA | <u>92</u> | | MFR_PADS | 0xE5 | Digital status of the I/O pads. | R Word | N | Reg | | | NA | <u>96</u> | | MFR_ADDRESS | 0xE6 | Sets the 7-bit I <sup>2</sup> C address byte. | R/W Byte | N | Reg | | Υ | 0x4F | <u>64</u> | ## PMBus COMMAND SUMMARY | COMMAND NAME | CMD<br>CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | PAGE | |----------------------------|-------------|--------------------------------------------------------------------------------------------------|----------------|-------|----------------|---------------|-----|------------------|------------| | MFR_SPECIAL_ID | 0xE7 | Manufacturer code representing the LTC3887. | R Word | N | Reg | | | 0x470X | <u>91</u> | | MFR_IIN_OFFSET | 0xE9 | Coefficient used to add to the input current to account for the IQ of the part. | R/W Word | Υ | L11 | А | Y | 0.050<br>0X9333 | <u>74</u> | | MFR_FAULT_LOG_STORE | 0xEA | Command a transfer of the fault log from RAM to EEPROM. | Send Byte | N | | | | NA | 104 | | MFR_FAULT_LOG_CLEAR | 0xEC | Initialize the EEPROM block reserved for fault logging. | Send Byte | N | | | | NA | 104 | | MFR_READ_IIN | 0xED | Measured input current per channel | R Word | Υ | L11 | Α | | NA | <u>99</u> | | MFR_FAULT_LOG | 0xEE | Fault log data bytes. This sequentially retrieved data is used to assemble a complete fault log. | R Block | N | Reg | Reg Y | | NA | <u>104</u> | | MFR_COMMON | 0xEF | Manufacturer status bits that are common across multiple ADI chips. | | | | | NA | <u>96</u> | | | MFR_COMPARE_USER_<br>ALL | 0xF0 | Compares current command contents with NVM. | Send Byte | N | | | | NA | 103 | | MFR_TEMPERATURE_2_<br>PEAK | 0xF4 | Peak internal die temperature since last MFR_CLEAR_PEAKS. | R Word | N | L11 | С | | NA | 100 | | MFR_PWM_CONFIG_<br>LTC3887 | 0xF5 | Set numerous parameters for the DC/DC controller including phasing. | R/W Byte | N | Reg | | Y | 0x10 | <u>70</u> | | MFR_IOUT_CAL_GAIN_TC | 0xF6 | Temperature coefficient of the current sensing element. | R/W Word | Υ | CF | | Y | 3900<br>0x0F3C | <u>75</u> | | MFR_TEMP_1_GAIN | 0xF8 | Sets the slope of the external temperature sensor. | R/W Word | Υ | CF | | Y | 1.0<br>0x4000 | 77 | | MFR_TEMP_1_OFFSET | 0xF9 | Sets the offset of the external temperature sensor with respect to –273.1°C | | | Y | 0.0<br>0x8000 | 77 | | | | MFR_RAIL_ADDRESS | 0xFA | Common address for PolyPhase outputs to adjust common parameters. | R/W Byte Y Reg | | Reg | | Υ | 0x80 | <u>64</u> | | MFR_RESET | 0xFD | Commanded reset without requiring a power down. | Send Byte | N | | | | NA | <u>68</u> | **Note 1:** Commands indicated with Y indicate that these commands are stored and restored using the STORE\_USER\_ALL and RESTORE\_USER\_ALL commands, respectively. **Note 2:** Commands with a default value of NA indicate "not applicable". Commands with a default value of FS indicate "factory set on a per part basis". **Note 3:** The LTC3887 contains additional commands not listed in this table. Reading these commands is harmless to the operation of the IC; however, the contents and meaning of these commands can change without notice. **Note 4:** Some of the unpublished commands are read-only and will generate a CML bit 6 fault if written. **Note 5:** Writing to commands not published in this table is not permitted. **Note 6:** The user should not assume compatibility of commands between different parts based upon command names. Always refer to the manufacturer's data sheet for each part for a complete definition of a command's function. ADI has made every reasonable attempt to keep command functionality compatible between parts; however, differences may occur to address product requirements. ## PMBus COMMAND SUMMARY ### \*DATA FORMAT | <i>D</i> , | | | |------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L11 | Linear_5s_11s | PMBus data field b[15:0] Value = $Y \cdot 2^N$ where N = b[15:11] is a 5-bit two's complement integer and Y = b[10:0] is an 11-bit two's complement integer Example: For b[15:0] = $0xF258 = b11110_010_0101_1000$ | | | | Value = 600 • 2 <sup>-2</sup> = 150 From "PMBus Spec Part II: Paragraph 7.1" | | L16 | Linear_16u | PMBus data field b[15:0] Value = $Y \cdot 2^N$ where $Y = b[15:0]$ is an unsigned integer and $N = Vout\_mode\_parameter$ is a 5-bit two's complement exponent that is hardwired to $-12$ decimal | | | | Example:<br>For b[15:0] = $0x4C00 = 'b0100\_1100\_0000\_0000$<br>Value = $19456 • 2^{-12} = 4.75$ | | | | From "PMBus Spec Part II: Paragraph 8.2" | | Reg | Register | PMBus data field b[15:0] or b[7:0]. | | | | Bit field meaning is defined in detailed PMBus Command Register Description. | | l16 | Integer Word | PMBus data field b[15:0] Value = Y where Y = b[15:0] is a 16 bit unsigned integer | | | | Example:<br>For b[15:0] = 0x9807 = 'b1001_1000_0000_0111<br>Value = 38919 (decimal) | | CF | Custom Format | Value is defined in detailed PMBus Command Register Description. This is often an unsigned or two's complement integer scaled by an MFR specific constant. | | ASC | ASCII Format | A variable length string of text characters conforming to ISO/IEC 8859-1 standard. | | | | | The Typical Applications on the back page is a common LTC3887 application circuit. The LTC3887 can be configured to use either DCR (inductor resistance) sensing or low value resistor sensing. The choice between the two current sensing schemes is largely a design tradeoff between cost, power consumption and accuracy. DCR sensing is popular because it saves expensive current sensing resistors and is more power efficient, especially in high current applications. The LTC3887 can nominally account for the temperature dependency of the DCR sensing element. The accuracy of the current reading and current limit are typically limited by the accuracy of the DCR resistance (accounted for in the IOUT\_CAL\_GAIN register of the LTC3887). Thus current sensing resistors provide more accurate current sensing and limiting for the application. Other external component selection are driven by the load requirement, and begins with the selection of R<sub>SENSE</sub> (if R<sub>SENSE</sub> is used) and inductor value. Next, the power MOSFETs are selected. Then the input and output capacitors are selected. Finally the current limit is selected. All of these components and ranges are required to be determined prior to calculating the external compensation components. The current limit range is required because the two ranges (25mV to 50mV vs 37.5mV to 70mV) have different EA gains set with bit 7 of the MFR PWM MODE LTC3887 command. The voltage RANGE bit also modifies the loop gain and impacts the compensation network set with bit 1 of MFR PWM MODE LTC3887. All other programmable parameters do not affect the loop gain, allowing parameters to be modified without impact to the transient response to load. ### CURRENT LIMIT PROGRAMMING The LTC3887 has two ranges of current limit programming and a total of eight levels within each range. Refer to the IOUT\_OC\_FAULT\_LIMIT section of the PMBus commands. Within each range the error amp gain is fixed, resulting in constant loop gain. The LTC3887 will account for the temperature coefficient of the DCR of the inductor and automatically update the current limit as the inductor temperature changes. The temperature coefficient of the DCR is stored in the MFR\_IOUT\_CAL\_GAIN\_TC register. For the best current limit accuracy, use the 75mV setting. The 25mV setting will allow for the use of very low DCR inductors or sense resistors, at the expense of current limit accuracy. Current limiting is on a cycle-by-cycle basis and is only a function of the peak inductor current. The average inductor current is monitored by the ADC converter and can provide a warning if too much average output current is detected. The overcurrent fault is detected when the ITH voltage hits the maximum value. The digital processor within the LTC3887 provides the ability to either ignore the fault, shut down and latch off or shut down and retry indefinitely (hiccup). Refer to the overcurrent portion of the Operation section for more detail. ### I<sub>SENSE</sub><sup>+</sup> AND I<sub>SENSE</sub><sup>-</sup> PINS The $I_{SENSE}^+$ and $I_{SENSE}^-$ pins are the inputs to the current comparators and the A/D. The common mode input voltage range of the current comparators is 0V to 5.5V. Both the SENSE pins are high impedance inputs with small base currents typically less than 1µA. When the $I_{SENSE}$ pins ramp up from 0V to 1.4V, the small base currents flow out of the SENSE pins. When the $I_{SENSE}$ pins are greater than 1.4V, the base currents flow into the $I_{SENSE}$ pins. The high impedance inputs to the current comparators allow accurate DCR sensing. Do not to float these pins during normal operation. Filter components connected to the I<sub>SENSE</sub> lines should be placed close to the IC. The positive and negative traces should be routed differentially and Kelvin connected to the current sense element, see Figure 24. A non-Kelvin connection can add parasitic inductance and capacitance to the current sense element, degrading the information at the sense terminals and making the programmed current limit perform poorly. In a PolyPhase system, poor placement of the sensing element will result in sub-optimal current sharing between power stages. If DCR sensing Figure 24. Optimal Sense Line Placement is used (Figure 25a), sense resistor R1 should be placed close to the switching node (SW) to prevent noise from coupling into sensitive small-signal nodes. The capacitor C1 should be placed close to the IC pins. This impedance difference can result in loss of accuracy in the current reading of the ADC. The current reading accuracy can be improved by matching the impedance of the two $I_{SENSE}$ inputs. To accomplish this add a series resistor between $V_{OUT}$ and $I_{SENSE}^-$ equal to R1. A capacitor of $1\mu F$ or greater should be placed in parallel with this resistor. If the peak voltage is <75mV at room temperature, R2 is not required. ### (a) Inductor DCR Current Sense Circuit (b) Resistor Current Sense Circuit Figure 25. #### LOW VALUE RESISTOR CURRENT SENSING A typical sensing circuit using a discrete resistor is shown in Figure 25b. $R_{\text{SENSE}}$ is chosen based on the required output current. The current comparator has a maximum threshold $V_{SENSE(MAX)}$ determined by the $I_{LIMIT}$ setting. The input common mode range of the current comparator is 0V to 5.5V (if $V_{IN}$ is greater than 6V). The current comparator threshold sets the peak of the inductor current, yielding a maximum average output current $I_{MAX}$ equal to the peak value less half the peak-to-peak ripple current $\Delta I_{L}$ . To calculate the sense resistor value, use the equation: $$R_{SENSE} = \frac{V_{SENSE(MAX)}}{I_{MAX} + \frac{\Delta I_L}{2}}$$ Due to possible PCB noise in the current sensing loop, the AC current sensing ripple of $\Delta V_{SENSE} = \Delta I_L \cdot R_{SENSE}$ also needs to be checked in the design to get a good signal-to-noise ratio. In general, for a reasonably good PCB layout, a 15mV minimum $\Delta V_{SENSE}$ voltage is recommended as a conservative number to start with, either for $R_{SENSE}$ or DCR sensing applications. For previous generation current mode controllers, the maximum sense voltage was high enough (e.g., 75mV for the LTC1628/LTC3728 family) that the voltage drop across the parasitic inductance of the sense resistor represented a relatively small error. In the newer higher current density solutions; however, the value of the sense resistor can be less than $1m\Omega$ and the peak sense voltage can be less than 20mV. In addition, inductor ripple currents greater than 50% with operation up to 1MHz are becoming more common. Under these conditions, the voltage drop across the sense resistor's parasitic inductance is no longer negligible. A typical sensing circuit using a discrete resistor is shown in Figure 25b. In previous generations of controllers, a small RC filter placed near the IC was commonly used to reduce the effects of the capacitive and inductive noise coupled in the sense traces on the PCB. A typical filter consists of two series $100\Omega$ resistors connected to a parallel 1000pF capacitor, resulting in a time constant of 200ns. This same RC filter with minor modifications, can be used to extract the resistive component of the current sense signal in the presence of parasitic inductance. For example, Figure 26 illustrates the voltage waveform across a $2m\Omega$ resistor with a 2010 footprint. The waveform is the superposition of a purely resistive component and a purely inductive component. It was measured using two scope probes and waveform math to obtain a differential measurement. Based on additional measurements of the inductor ripple current and the on-time and off-time of the top switch, the value of the parasitic inductance was determined to be 0.5nH using the equation: $$ESL = \frac{V_{ESL(STEP)}}{\Delta I_{L}} \bullet \frac{t_{ON} \bullet t_{OFF}}{t_{ON} + t_{OFF}}$$ (1) If the RC time constant is chosen to be close to the parasitic inductance divided by the sense resistor (L/R), the resultant waveform looks resistive, as shown in Figure 27. For applications using low maximum sense voltages, check the sense resistor manufacturer's data sheet for information about parasitic inductance. In the absence of data, measure the voltage drop directly across the sense resistor to extract the magnitude of the ESL step and use Equation 1 to determine the ESL. However, do Figure 26. Voltage Measured Directly Across R<sub>SENSE</sub> Figure 27. Voltage Measured After the R<sub>SENSE</sub> Filter not overfilter the signal. Keep the RC time constant less than or equal to the inductor time constant to maintain a sufficient ripple voltage on $V_{RSENSE}$ for optimal operation of the current loop controller. ### INDUCTOR DCR CURRENT SENSING For applications requiring the highest possible efficiency at high load currents, the LTC3887 is capable of sensing the voltage drop across the inductor DCR, as shown in Figure 25a. The DCR of the inductor represents the small amount of DC winding resistance of the copper, which can be less than $1m\Omega$ for today's low value, high current inductors. In a high current application requiring such an inductor, conduction loss through a sense resistor would cost a few points of efficiency compared to DCR sensing. If the external (R1+R3)||R2 • C1 time constant is chosen to be exactly equal to the 2 • L/DCR time constant, assuming R1 = R3, the voltage drop across the external capacitor is equal to the drop across the inductor DCR multiplied by R2/(R1+R2+R3). R2 scales the voltage across the sense terminals for applications where the DCR is greater than the target sense resistor value. The DCR value is entered as the IOUT\_CAL\_GAIN in m $\Omega$ unless R2 is required. If R2 is used, IOUT CAL GAIN = DCR • R2/(R1+R2+R3). If there is no need to attenuate the signal, R2 can be removed. To properly dimension the external filter components, the DCR of the inductor must be known. It can be measured using a good RLC meter, but the DCR tolerance is not always the same and varies with temperature. Consult the manufacturers' data sheets for detailed information. The LTC3887 will account for temperature variation if the correct parameter is entered into the MFR\_IOUT\_CAL\_GAIN\_TC register. Typically the resistance has a 3900ppm/°C coefficient. C2 can be optimized for a flat frequency response, assuming R1 = R3 by the following equation: $$C2 = [2R1 \cdot R2 \cdot C1 - L/DCR \cdot (2R1+R2)]/R1^{2}$$ Using the inductor ripple current value from the Inductor Value Calculation section, the target sense resistor value is: $$R_{SENSE(EQUIV)} = \frac{V_{SENSE(MAX)}}{I_{MAX} + \frac{\Delta I_L}{2}}$$ To ensure that the application will deliver full load current over the full operating temperature range, be sure to pick the optimum I<sub>LIMIT</sub> value accounting for errors in the DCR versus the MFR\_IOUT\_CAL\_GAIN parameter entered. Next, determine the DCR of the inductor. Where provided, use the manufacturer's maximum value, usually given at 20°C. Increase this value to account for errors in the temperature sensing element of 3°C to 5°C and any additional errors associated with the proximity of the temperature sensor element to the inductor. To scale the maximum inductor DCR to the desired sense resistor value, use the divider ratio: $$RD = \frac{R_{SENSE(EQUIV)}}{DCR_{(MAXERROR)} \text{ at } T_{L(MAX)}}$$ C1 is usually selected to be in the range of $0.047\mu F$ to $4.7\mu F$ . This forces R1||R2 to be approximately 2k. This resistance minimizes errors caused by the SENSE pin leakage currents. Adding optional elements R3 and C2 shown in Figure 25a will minimize offset errors associated with these leakage currents. The equivalent resistance (R1+R3)||R2 is scaled to the room temperature inductance and maximum DCR: $$(R1+R3)||R2 = \frac{2 \cdot L}{(DCR \text{ at } 20 \circ C) \cdot C1}$$ The sense resistor values are: R1=R3; R1= $$\frac{R1||R2}{RD}$$ ; R2= $\frac{R1 \cdot RD}{1-RD}$ The maximum power loss in R1 is related to the duty cycle, and will occur in continuous mode at the maximum input voltage: $$P_{LOSS}R1 = \frac{\left(V_{IN(MAX)} - V_{OUT}\right) \cdot V_{OUT}}{R1}$$ Ensure that R1 has a power rating higher than this value. If high efficiency is necessary at light loads, consider this power loss when deciding whether to use DCR sensing or sense resistors. Light load power loss can be modestly higher with a DCR network than with a sense resistor due to the extra switching losses incurred through R1. However, DCR sensing eliminates a sense resistor, reducing conduction losses and provides higher efficiency at heavy loads. Peak efficiency is about the same with either method. Selecting discontinuous mode will improve the converter efficiency at light loads regardless of the current sensing method. To maintain a good signal-to-noise ratio for the current sense signal, use a minimum $\Delta V_{SENSE}$ of 10mV to 15mV. For a DCR sensing application, the actual ripple voltage will be determined by the equation: $$\Delta V_{SENSE} = \frac{V_{IN} - V_{OUT}}{R1 \cdot C1} \cdot \frac{V_{OUT}}{V_{IN} \cdot f_{OSC}}$$ ## SLOPE COMPENSATION AND INDUCTOR PEAK CURRENT Slope compensation provides stability in constant frequency current mode architectures by preventing subharmonic oscillations at high duty cycles. This is accomplished internally by adding a compensation ramp to the inductor current signal at duty cycles in excess of 35%. The LTC3887 uses a patented current limit technique that counteracts the compensating ramp. This allows the maximum inductor peak current to remain unaffected throughout all duty cycles. ### INDUCTOR VALUE CALCULATION Given the desired input and output voltages, the inductor value and operating frequency, $f_{OSC}$ , directly determine the inductor peak-to-peak ripple current: $$I_{RIPPLE} = \frac{V_{OUT} (V_{IN} - V_{OUT})}{V_{IN} \cdot f_{OSC} \cdot L}$$ Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors, and output voltage ripple. Thus, highest efficiency operation is obtained at the lowest frequency with a small ripple current. Achieving this, however, requires a large inductor. A reasonable starting point is to choose a ripple current that is about 40% of $I_{OUT(MAX)}$ . Note that the largest ripple current occurs at the highest input voltage. To guarantee that the ripple current does not exceed a specified maximum, the inductor should be chosen according to: $$L \ge \frac{V_{OUT}(V_{IN} - V_{OUT})}{V_{IN} \cdot f_{OSC} \cdot I_{RIPPIF}}$$ ### INDUCTOR CORE SELECTION Once the inductor value is determined, the type of inductor must be selected. Core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance. As the inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses increase. Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core materials saturate hard, which means that the inductance collapse abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate! ## POWER MOSFET AND SCHOTTKY DIODE (OPTIONAL) SELECTION Two external power MOSFETs must be selected for each controller in the LTC3887: one N-channel MOSFET for the top (main) switch, and one N-channel MOSFET for the bottom (synchronous) switch. The peak-to-peak drive levels are set by the INTV<sub>CC</sub> voltage. This voltage is typically 5V. Consequently, logic-level threshold MOSFETs must be used in most applications. The only exception is if low input voltage is expected (V<sub>IN</sub> < 5V); then, sub-logic level threshold MOSFETs (V<sub>GS(TH)</sub> < 3V) should be used. Pay close attention to the BV<sub>DSS</sub> specification for the MOSFETs as well; most of the logic-level MOSFETs are limited to 30V or less. Selection criteria for the power MOSFETs include the onresistance, $R_{DS(ON)}$ , Miller capacitance, $C_{MILLER}$ , input voltage and maximum output current. Miller capacitance, $C_{MILLER}$ , can be approximated from the gate charge curve usually provided on the MOSFET manufacturers' data sheet. $C_{MILLER}$ is equal to the increase in gate charge along the horizontal axis while the curve is approximately flat divided by the specified change in $V_{DS}$ . This result is then multiplied by the ratio of the application applied $V_{DS}$ to the gate charge curve specified $V_{DS}$ . When the IC is operating in continuous mode the duty cycles for the top and bottom MOSFETs are given by: Main Switch Duty Cycle = $$\frac{V_{OUT}}{V_{IN}}$$ Synchronous Switch Duty Cycle = $\frac{V_{IN} - V_{OUT}}{V_{IN}}$ The MOSFET power dissipations at maximum output current are given by: $$\begin{split} P_{MAIN} = & \frac{V_{OUT}}{V_{IN}} \big(I_{MAX}\big)^2 \big(1 + \delta\big) R_{DS(ON)} + \\ & \big(V_{IN}\big)^2 \bigg(\frac{I_{MAX}}{2}\bigg) \big(R_{DR}\big) \big(C_{MILLER}\big) \bullet \\ & \bigg[\frac{1}{V_{INTVCC} - V_{TH(MIN)}} + \frac{1}{V_{TH(MIN)}}\bigg] \bullet f_{OSC} \end{split}$$ $$P_{SYNC} = \frac{V_{IN} - V_{OUT}}{V_{IN}} (I_{MAX})^2 (1+\delta) R_{DS(ON)}$$ where $\delta$ is the temperature dependency of $R_{DS(ON)}$ and $R_{DR}$ (approximately $2\Omega$ ) is the effective driver resistance at the MOSFET's Miller threshold voltage. $V_{TH(MIN)}$ is the typical MOSFET minimum threshold voltage. Both MOSFETs have I<sup>2</sup>R losses while the topside N-channel equation includes an additional term for transition losses, which are highest at high input voltages. For $V_{IN} < 20 V$ the high current efficiency generally improves with larger MOSFETs, while for $V_{IN} > 20 V$ the transition losses rapidly increase to the point that the use of a higher $R_{DS(ON)}$ device with lower $C_{MILLER}$ actually provides higher efficiency. The synchronous MOSFET losses are greatest at high input voltage when the top switch duty factor is low or during a short-circuit when the synchronous switch is on close to 100% of the period. The term $(1 + \delta)$ is generally given for a MOSFET in the form of a normalized $R_{DS(0N)}$ vs Temperature curve, but $\delta = 0.005/^{\circ}C$ can be used as an approximation for low voltage MOSFETs. The optional Schottky diodes conduct during the dead time between the conduction of the two power MOSFETs. These prevent the body diodes of the bottom MOSFETs from turning on, storing charge during the dead time and requiring a reverse recovery period that could cost as much as 3% in efficiency at high $V_{IN}$ . A 1A to 3A Schottky is generally a good compromise for both regions of operation due to the relatively small average current. Larger diodes result in additional transition losses due to their larger junction capacitance. ## VARIABLE DELAY TIME, SOFT-START AND OUTPUT VOLTAGE RAMPING The LTC3887 must enter the run state prior to soft-start. The RUN pins are released after the part initializes and $V_{IN}$ is greater than the VIN\_ON threshold. If multiple LTC3887s are used in an application, they should be configured to share the same RUN pins. They all hold their respective RUN pins low until all devices initialize and $V_{IN}$ exceeds the VIN\_ON threshold for all devices. The SHARE\_CLK pin assures all the devices connected to the signal use the same time base. After the RUN pin releases, the controller waits for the user-specified turn-on delay (TON\_DELAY) prior to initiating an output voltage ramp. Multiple LTC3887s and other ADI parts can be configured to start with variable delay times. To work correctly, all devices use the same timing clock (SHARE\_CLK) and all devices must share the RUN pin. This allows the relative delay of all parts to be synchronized. The actual variation in the delay will be dependent on the highest clock rate of the devices connected to the SHARE\_CLK pin (all Analog Devices, Inc. ICs are configured to allow the fastest SHARE\_CLK signal to control the timing of all devices). The SHARE\_CLK signal can be $\pm 10\%$ in frequency, thus the actual time delays will have some variance. Soft-start is performed by actively regulating the load voltage while digitally ramping the target voltage from 0V to the commanded voltage set point. The rise time of the voltage ramp can be programmed using the TON\_RISE command to minimize inrush currents associated with the start-up voltage ramp. The soft-start feature is disabled by setting TON\_RISE to any value less than 0.250ms. The LTC3887 will perform the necessary math internally to assure the voltage ramp is controlled to the desired slope. However, the voltage slope can not be any faster than the fundamental limits of the power stage. The shorter TON\_RISE time is set, the more jagged the TON\_RISE ramp will appear. The number of steps in the ramp is equal to TON\_RISE/0.1ms. The LTC3887 PWM will always use discontinuous mode during the TON\_RISE operation. In discontinuous mode, the bottom gate is turned off as soon as reverse current is detected in the inductor. This will allow the regulator to start up into a prebiased load. There is no tracking feature in the LTC3887; however, two outputs can be given the same TON\_RISE and TON\_DELAY times to effectively ramp up at the same time. Because the RUN pins are released at the same time and both units use the same time base, the outputs will track very closely. If the circuit is in a PolyPhase configuration, all timing parameters must be the same. The described method of start-up sequencing is time based. For concatenated events it is possible to control the RUN pin based on the GPIO pin of a different controller. The GPIO pin can be configured to release when the output voltage of the converter is greater than the VOUT UV FAULT LIMIT. It is recommended to use the unfiltered V<sub>OUT</sub> UV fault limit because there is little appreciable time delay between the converter crossing the UV threshold and the GPIO pin releasing. The unfiltered output can be enabled using the MFR\_GPIO\_PROPAGATE\_VOUT\_UVUF command. (Refer to the MFR section of the PMBus commands in this document). The unfiltered signal may have some glitching as the $V_{OUT}$ signal transitions through the comparator threshold. A small internal digital filter of 70µs has been added to minimize this problem. To minimize the risk of GPIO pins glitching, make the TON RISE times less than 100ms. If unwanted transitions still occur on GPIO, place a capacitor to ground on the $\overline{\text{GPIO}}$ pin to filter the waveform. The RC time-constant of the filter should be set sufficiently fast to assure no appreciable delay is incurred. A value of 300µs to 500µs will provide some additional filtering without significantly delaying the trigger event. ### **DIGITAL SERVO MODE** For maximum accuracy in the regulated output voltage. enable the digital servo loop by asserting bit 6 of the MFR PWM MODE LTC3887 command. In digital servo mode, the LTC3887 will adjust the regulated output voltage based on the ADC voltage reading. Every 90ms the digital servo loop will step the LSB of the DAC (nominally 1.375mV or 0.6875mV depending on the voltage range bit) until the output is at the correct ADC reading. At power-up this mode engages after TON MAX FAULT LIMIT unless the limit is set to 0 (infinite). If the TON MAX FAULT LIMIT is set to 0 (infinite), the servo begins after TON RISE is complete and VOUT has exceeded the VOUT UV FAULT LIMIT and IOUT OC is not present. This same point in time is when the output changes from discontinuous to the programmed mode as indicated in MFR\_PWM\_MODE\_LTC3887 bit 0. Refer to Figure 28 for details on the $V_{OUT}$ waveform under time based sequencing. Figure 28. Timing Controlled V<sub>OUT</sub> Rise If the TON\_MAX\_FAULT\_LIMIT is set to a value greater than 0 and the TON\_MAX\_FAULT\_RESPONSE is set to ignore 0x00, the servo begins: 1. After the TON RISE sequence is complete - After the TON\_MAX\_FAULT\_LIMIT time is reached; and - 3. After the VOUT\_UV\_FAULT\_LIMIT has been exceed or the IOUT\_OC\_FAULT\_LIMIT is not longer active. If the TON\_MAX\_FAULT\_IMIT is set to a value greater than 0 and the TON\_MAX\_FAULT\_RESPONSE is not set to ignore 0X00, the servo begins: - 1. After the TON\_RISE sequence is complete; - After the TON\_MAX\_FAULT\_LIMIT time has expired and both VOUT\_UV\_FAULT and IOUT\_OC\_FAULT are not present. The maximum rise time is limited to 1.3 seconds. In a PolyPhase configuration it is recommended only one of the control loops have the digital servo mode enabled. This will assure the various loops do not work against each other due to slight differences in the reference circuits. ### **SOFT OFF (SEQUENCED OFF)** In addition to a controlled start-up, the LTC3887 also supports controlled turn-off. The TOFF\_DELAY and TOFF\_FALL functions are shown in Figure 29. TOFF\_FALL is processed when the RUN pin goes low or if the part is commanded off. If the part faults off or GPIO is pulled low externally and the part is programmed to respond to this, the output will three-state rather than exhibiting a controlled ramp. The output will decay as a function of the load. Figure 29. TOFF DELAY and TOFF FALL The output voltage will operate as shown in Figure 29 so long as the part is in forced continuous mode and the TOFF FALL time is sufficiently slow that the power stage can achieve the desired slope. The TOFF FALL time can only be met if the power stage and controller can sink sufficient current to assure the output is a zero volts by the end of the fall time interval. If the TOFF FALL time is set shorter than the time required to discharge the load capacitance, the output will not reach the desired zero volt state. At the end of TOFF FALL, the controller will cease to sink current and V<sub>OUT</sub> will decay at the natural rate determined by the load impedance. If the controller is in discontinuous mode, the controller will not pull negative current and the output will be pulled low by the load, not the power stage. The maximum fail time is limited to 1.3 seconds. The shorter TOFF FALL time is set, the more jagged the TOFF FALL ramp will appear. The number of steps in the ramp is equal to TOFF FALL/0.1ms. ### INTV<sub>CC</sub> REGULATOR The LTC3887, LTC3887-1 features an NPN linear regulator that supplies power to INTV $_{CC}$ from the V $_{IN}$ supply. INTV $_{CC}$ powers the gate drivers, V $_{DD33}$ and much of the internal circuitry. The linear regulator produces the voltage at the INTV $_{CC}$ pin to nominally 5V when V $_{IN}$ is greater than 6.5V. The regulator can supply a peak current of 100mA and must be bypassed to ground with a minimum of 1 $\mu$ F ceramic capacitor or low ESR electrolytic capacitor. No matter what type of bulk capacitor is used, an additional 0.1 $\mu$ F ceramic capacitor placed directly adjacent to the INTV $_{CC}$ and GND pins is highly recommended. Good bypassing is needed to supply the high transient currents required by the MOSFET gate drivers and to prevent interaction between the channels. High input voltage application in which large MOSFETs are being driven at high frequencies may cause the LTC3887 die temperature to increase. The INTV<sub>CC</sub> current, of which a large percentage is due to the gate charge current, is supplied by the internal 5V linear regulator. The power through the IC is equal to $V_{IN} \bullet I_{INTVCC}$ . The gate charge current is dependent on operating frequency as discussed in the Efficiency Considerations section. The junction temperature can be estimated by using the equations in Note 2 of the Electrical Characteristics. For example, the LTC3887 $INTV_{CC}$ current is limited to less than 69mA from a 24V supply: $$T_{.1} = 70^{\circ}C + 69mA \cdot 24V \cdot 33^{\circ}C/W = 125^{\circ}C$$ Do not tie $INTV_{CC}$ on the LTC3887 or LTC3887-1 to an external supply unless $V_{IN}$ is also tied to this supply because $INTV_{CC}$ will attempt to pull the external supply high and hit current limit, significantly increasing the die temperature. Tying the EXTV<sub>CC</sub> pin to a 5V supply (LTC3887-2 only) reduces the junction temperature in the previous example from 125°C to: $T_J = 70$ °C + 69mA • 5V • 33°C/W + 2mA • 24V • 33°C/W = 83°C. For applications where $V_{IN}$ is 5V, tie the $V_{IN}$ and INTV $_{CC}$ pins together and tie the combined pins to the 5V input with a $1\Omega$ or $2.2\Omega$ resistor as shown in Figure 30. To minimize the voltage drop caused by the gate charge current, a low ESR capacitor must be connected to the $V_{IN}/INTV_{CC}$ pins. This configuration will override the INTV $_{CC}$ linear regulator and will prevent $INTV_{CC}/EXTV_{CC}$ from dropping too low and will minimize the chip power consumption. Make sure the $INTV_{CC}/EXTV_{CC}$ voltage exceeds the $R_{DS(ON)}$ test voltage for the MOSFETs which is typically 4.5V for logic level devices. The UVLO on $INTV_{CC}/EXTV_{CC}$ is set to approximately 4V. Figure 30. Setup for a 5V Input # TOPSIDE MOSFET DRIVER SUPPLY ( $C_B$ , $D_B$ ) (LTC3887, LTC3887-2) External bootstrap capacitors $C_B$ connected to the BOOST pins supply the gate drive voltages for the topside MOSFETs. Capacitor $C_B$ in the Block Diagram is charged though external diode $D_B$ from INTV $_{CC}$ when the SW pin is low. When one of the topside MOSFETs is to be turned on, the driver places the $C_B$ voltage across the gate source of the desired MOSFET. This enhances the MOSFET and turns on the topside switch. The switch node voltage, SW, Rev. I rises to $V_{IN}$ and the BOOST pin follows. With the topside MOSFET on, the boost voltage is above the input supply: $V_{BOOST} = V_{IN} + V_{INTVCC}$ . The value of the boost capacitor $C_B$ needs to be 100 times that of the total input capacitance of the topside MOSFET(s). The reverse breakdown of the external Schottky diode must be greater than $V_{IN(MAX)}$ . When adjusting the gate drive level, the final arbiter is the total input current for the regulator. If a change is made and the input current decreases, then the efficiency has improved. If there is no change in input current, then there is no change in efficiency. PWM jitter has been observed in some designs operating at higher $V_{IN}/V_{OUT}$ ratios. This jitter does not substantially affect the circuit accuracy. Referring to Figure 31, PWM jitter can be removed by inserting a series resistor with a value of $1\Omega$ to $5\Omega$ between the cathode of the diode and the BOOSTn pin. A resistor case size of 0603 or larger is recommended to reduce ESL and achieve the best results. Figure 31. Boost Circuit to Minimize PWM Jitter ### UNDERVOLTAGE LOCKOUT The LTC3887 is initialized by an internal threshold-based UVLO where $V_{IN}$ must be approximately 4V and INTV<sub>CC</sub>/EXTV<sub>CC</sub>, $V_{DD33}$ , $V_{DD25}$ must be within approximately 20% of the regulated values. In addition, $V_{DD33}$ must be within approximately 7% of the targeted value before the RUN pins and SHARE\_CLK pin are released. After the part has initialized, an additional comparator monitors $V_{IN}$ . The VIN\_ON threshold must be exceeded before the power sequencing can begin. When $V_{IN}$ drops below the VIN\_OFF threshold, the SHARE\_CLK pin will be pulled low and $V_{IN}$ must increase above the VIN\_ON threshold before the controller will restart. The normal start-up sequence will be allowed after the VIN\_ON threshold is crossed. It is possible to program the contents of the EEPROM in the application if the $V_{DD33}$ supply is externally driven. This will activate the digital portion of the LTC3887 without engaging the high voltage sections. PMBus communications are valid in this supply configuration. If $V_{IN}$ has not been applied to the LTC3887, bit 3 (NVM Not Initialized)in MFR\_COMMON will be asserted low. If this condition is detected, the part will only respond to addresses 5A and 5B. To initialize the part issue the following set of commands: global address 0x5B command 0xBD data 0x2B followed by global address 5B command 0xBD and data 0xC4. The part will now respond to the correct address. Configure the part as desired then issue a STORE\_USER\_ALL. When $V_{IN}$ is applied a MFR\_RESET command must be issued to allow the PWM to be enabled and valid ADC conversions to be read. ### **CIN AND COUT SELECTION** The selection of $C_{\text{IN}}$ is simplified by the 2-phase architecture and its impact on the worst-case RMS current drawn through the input network (battery/fuse/capacitor). It can be shown that the worst-case capacitor RMS current occurs when only one controller is operating. The controller with the highest $(V_{\text{OUT}})(I_{\text{OUT}})$ product needs to be used in the formula below to determine the maximum RMS capacitor current requirement. Increasing the output current drawn from the other controller will actually decrease the input RMS ripple current from its maximum value. The out-of-phase technique typically reduces the input capacitor's RMS ripple current by a factor of 30% to 70% when compared to a single phase power supply solution. In continuous mode, the source current of the top MOSFET is a square wave of duty cycle $(V_{OUT})/(V_{IN})$ . To prevent large voltage transients, a low ESR capacitor sized for the maximum RMS current of one channel must be used. The maximum RMS capacitor current is given by: $$C_{IN}$$ Required $I_{RMS} \approx \frac{I_{MAX}}{V_{IN}} [(V_{OUT})(V_{IN} - V_{OUT})]^{1/2}$ This formula has a maximum at $V_{IN} = 2V_{OUT}$ , where $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that capacitor manufacturers' ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor, or to choose a capacitor rated at a higher temperature than required. Several capacitors may be paralleled to meet size or height requirements in the design. Due to the high operating frequency of the LTC3887, ceramic capacitors can also be used for C<sub>IN</sub>. Always consult the manufacturer if there is any question. The benefit of the LTC3887 2-phase operation can be calculated by using the equation above for the higher power controller and then calculating the loss that would have resulted if both controller channels switched on at the same time. The total RMS power lost is lower when both controllers are operating due to the reduced overlap of current pulses required through the input capacitor's ESR. This is why the input capacitor's requirement calculated above for the worst-case controller is adequate for the dual controller design. Also, the input protection fuse resistance, battery resistance, and PC board trace resistance losses are also reduced due to the reduced peak currents in a 2-phase system. The overall benefit of a multiphase design will only be fully realized when the source impedance of the power supply/battery is included in the efficiency testing. The sources of the top MOSFETs should be placed within 1cm of each other and share a common $C_{IN}(s)$ . Separating the sources and C<sub>IN</sub> may produce undesirable voltage and current resonances at V<sub>IN</sub>. A small (0.1 $\mu$ F to 1 $\mu$ F) bypass capacitor between the chip $V_{IN}$ pin and ground, placed close to the LTC3887, is also suggested. A 2.2 $\Omega$ – 10 $\Omega$ resistor placed between $C_{IN}$ (C1) and the $V_{IN}$ pin provides further isolation between the two channels. The selection of $C_{OUT}$ is driven by the effective series resistance (ESR). Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering. The output ripple ( $\Delta V_{OUT}$ ) is approximated by: $$\Delta V_{OUT} \approx I_{RIPPLE} \left( ESR + \frac{1}{8fC_{OUT}} \right)$$ where f is the operating frequency, $C_{OUT}$ is the output capacitance and $I_{RIPPLE}$ is the ripple current in the inductor. The output ripple is highest at maximum input voltage since I<sub>RIPPLE</sub> increases with input voltage. ### **FAULT CONDITIONS** The LTC3887 $\overline{\text{GPIO}}n$ pins are configurable to indicate a variety of faults including OV/UV, OC, OT, timing faults, peak overcurrent faults. In addition the $\overline{\text{GPIO}}n$ pins can be pulled low by external sources indicating a fault in some other portion of the system. The fault response is configurable and allow the following options: - Ignore - Shut Down Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely using the Time Interval Specified in MFR RETRY DELAY Refer to the PMBus section of the data sheet and the PMBus specification for more details. The analog OV response is automatic and virtually immediate. If an OV is detected, TG goes low and BG is asserted. Fault logging is available on the LTC3887. The fault logging is configurable to automatically store data when a fault occurs that causes the unit to fault off. The header portion of the fault logging table contains peak values. It is possible to read these values at any time. This data will be useful while troubleshooting the fault. If the LTC3887 internal temperature is in excess of 85°C, writes to EEPROM (other than fault logging) are not recommended. The data will still be held in RAM, unless the 3.3V supply UVLO threshold is reached. If the die temperature exceeds 130°C all EEPROM communication is disabled until the die temperature drops below 125°C with the exception of the RESTORE\_USER\_ALL command which is valid at any temperature. #### **OPEN-DRAIN PINS** The LTC3887 has the following open-drain pins: - 3.3V Pins - 1. <u>GPIO</u>n - 2. SYNC - 3. SHARE CLK 5V Pins (5V pins operate correctly when pulled to 3.3V.) - 1. RUN*n* - 2. ALERT - 3. SCL - 4. SDA All the above pins have on-chip pull-down transistors that can sink 3mA at 0.4V. The low threshold on the pins is 0.8V; thus, plenty of margin on the digital signals with 3mA of current. For 3.3V pins, 3mA of current is a 1k resistor. Unless there are transient speed issues associated with the RC time constant of the resistor pull-up and parasitic capacitance to ground, a 10k resistor or larger is generally recommended. For high speed signals such as the SDA, SCL and SYNC, a lower value resistor may be required. The RC time constant should be set to 1/3 to 1/5 the required rise time to avoid timing issues. For a 100pF load and a 400kHz PMBus communication rate, the rise time must be less than 300ns. The resistor pull-up on the SDA and SCL pins with the time constant set to 1/3 the rise time: $$R_{PULLUP} = \frac{t_{RISE}}{3 \cdot 100pF} = 1k$$ Be careful to minimize parasitic capacitance on the SDA and SCL pins to avoid communication problems. To estimate the loading capacitance, monitor the signal in question and measure how long it takes for the desired signal to reach approximately 63% of the output value. This is one time constant. The SYNC pin has an on-chip pull-down transistor with the output held low for nominally 500ns. If the internal oscillator is set for 500kHz and the load is 100pF and a 3x time constant is required, the resistor calculation is as follows: $$R_{PULLUP} = \frac{2\mu s - 500ns}{3 \cdot 100pF} = 5k$$ The closest 1% resistor is 4.99k. If timing errors are occurring or if the SYNC frequency is not as fast as desired, monitor the waveform and determine if the RC time constant is too long for the application. If possible reduce the parasitic capacitance. If not reduce the pull up resistor sufficiently to assure proper timing. The SHARE\_CLK pull-up resistor has a similar equation with a period of 10µs and a pull-down time of 1µs. The RC time constant should be approximately 3µs or faster. ## PHASE-LOCKED LOOP AND FREQUENCY SYNCHRONIZATION The LTC3887 has a phase-locked loop (PLL) comprised of an internal voltage-controlled oscillator (VCO) and a phase detector. The PLL is locked to the falling edge of the SYNC pin. The phase relationship between channel 0, channel 1 and the falling edge of SYNC is controlled by the lower 3 bits of the MFR\_PWM\_CONFIG\_LTC3887 command. For PolyPhase applications, it is recommended all the phases be spaced evenly. Thus for a 2-phase system the signals should be 180° out of phase and a 4-phase system should be spaced 90°. The phase detector is an edge-sensitive digital type that provides a known phase shift between the external and internal oscillators. This type of phase detector does not exhibit false lock to harmonics of the external clock. The output of the phase detector is a pair of complementary current sources that charge or discharge the internal filter network. The PLL lock range is guaranteed between 250kHz and 1MHz. Nominal parts will have a range beyond this; however, operation to a wider frequency range is not guaranteed. The PLL has a lock detection circuit. If the PLL should lose lock during operation, bit 4 of the STATUS\_MFR\_ SPECIFIC command is asserted and the ALERT pin is pulled low. The fault can be cleared by writing a 1 to the bit. If the user does not wish to see the ALERT pin assert if a PLL\_FAULT, occurs, use the SMBALERT\_MASK command. If the SYNC signal is not clocking in the application, the nominal programmed frequency will control the PWM circuitry. However, if more than one chip share the SYNC pins and the signal is not clocking, the parts will not be synchronized and excess voltage ripple on the output might be present. Bit 10 of MFR\_PADS\_LTC3887 will be asserted low if this condition exists. If the frequency command is programmed to external oscillator the LTC3887 PWM engine will run at the lowest free running frequency of the PLL oscillator. This may result in excess inductor current and undesirable operation. If the PWM signal appears to be running at too high a frequency, monitor the SYNC pin. Extra transitions on the falling edge will result in the PLL trying to lock on to noise versus the intended signal. Review routing of digital control signals and minimize crosstalk to the SYNC signal to avoid this problem. Multiple LTC3887s are required to share the SYNC pin in PolyPhase configurations, for other configurations it is optional. If the SYNC pin is shared between LTC3887s, only one LTC3887 should be programmed with the SYNC output enabled. All the other LTC3887s should be programmed to disable the SYNC output. However their frequency should be programmed to the nominal desired value. ### **MINIMUM ON-TIME CONSIDERATIONS** Minimum on-time, t<sub>ON(MIN)</sub>, is the smallest time duration that the LTC3887 is capable of turning on the top MOSFET. It is determined by internal timing delays and the gate charge required to turn on the top MOSFET. Low duty cycle applications may approach this minimum on-time limit and care should be taken to ensure that: $$t_{ON(MIN)} < \frac{V_{OUT}}{V_{IN} \cdot f_{OSC}}$$ If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The output voltage will continue to be regulated, but the ripple voltage and current will increase. The minimum on-time for the LTC3887 is approximately 45ns, with reasonably good PCB layout, minimum 30% inductor current ripple and at least 10mV – 15mV ripple on the current sense signal. The minimum on-time can be affected by PCB switching noise in the voltage and current loop. As the peak current sense voltage decreases, the minimum on-time gradually increases to 130ns. This is of particular concern in forced continuous applications with low ripple current at light loads. If the duty cycle drops below the minimum on-time limit in this situation, a significant amount of cycle skipping can occur with correspondingly larger current and voltage ripple. ## RCONFIG (EXTERNAL RESISTOR CONFIGURATION PINS) The LTC3887 default EEPROM is programmed to respect the RCONFIG pins. If a user wishes the output voltage, PWM frequency and phasing and the address to be set without programming the part or purchasing specially programmed parts, the RCONFIG pins can be used to establish these parameters. The RCONFIG pins all require a resistor divider between the $V_{DD25}$ and SGND of the LTC3887. The RCONFIG pins are only monitored at initial power up and during a reset so modifying their values perhaps using an A/D after the part is powered will have no effect. 1% resistors or better must be used to assure proper operation. Noisy clock signals should not be routed near these pins. ### **Voltage Selection** When an output voltage is set using the RCONFIG pins on VOUT*n*\_CFG, the following parameters are set as a percentage of the output voltage: | <ul><li>VOUT_OV_FAULT_LIMIT</li></ul> | +10% | |-----------------------------------------|-------| | <ul><li>VOUT_OV_WARN</li></ul> | +7.5% | | <ul><li>VOUT_MAX</li></ul> | +7.5% | | <ul><li>VOUT_MARGIN_HIGH</li></ul> | +5% | | <ul><li>VOUT_MARGIN_LOW</li></ul> | -5% | | <ul><li>VOUT_UV_WARN</li></ul> | -6.5% | | <ul> <li>VOUT UV FAULT LIMIT</li> </ul> | -7% | Refer to Table 3 to set the output voltage using RCONFIG pins VOUTn\_CFG a RTOP is connected between V $_{DD25}$ and the pin and RBOTTOM is connected between the pin and SGND. 1% resistors must be used to assure proper operation. The output voltage set point is equal to: For example, if the VOUTn\_CFG pin has $R_{TOP}$ equal to 24.9k and $R_{ROTTOM}$ equal to 4.32k: $$V_{SFTPOINT} = 0.75V$$ If the output set point is 5V, the VOUTn\_CFG must have R<sub>TOP</sub> equal to 10k and R<sub>BOTTOM</sub> equal to 23.2k. If VOUT is 2.5 volts or lower, low range is used. The maximum voltage command on channel 0 or 1 is 5.5 volts including VOUT\_MARGIN\_HIGH and VOUT. When $V_{OUT}$ is set using the VOUTn\_CFG pins, the part will turn on the rail modifying the ON\_OFF\_CONFIG command, if required, to respond to PMBus commands. Table 3. VOUTn CFG | R <sub>TOP</sub> (kΩ) | R <sub>BOTTOM</sub> (kΩ) | V <sub>OUT</sub> (V) | ON/OFF | |-----------------------|--------------------------|----------------------|--------| | 0 or Open | Open | NVM | NVM | | 10 | 23.2 | 5.0 | ON | | 10 | 15.8 | 3.3 | ON | | 16.2 | 20.5 | 2.5 | ON | | 16.2 | 17.4 | 1.8 | ON | | 20 | 17.8 | 1.5 | ON | | 20 | 15 | 1.35 | ON | | 20 | 12.7 | 1.25 | ON | | 20 | 11 | 1.2 | ON | | 24.9 | 11.3 | 1.15 | ON | | 24.9 | 9.09 | 1.1 | ON | | 24.9 | 7.32 | 1.05 | ON | | 24.9 | 5.76 | 0.9 | ON | | 24.9 | 4.32 | 0.75 | ON | | 30.1 | 3.57 | 0.65 | ON | | 30.1 | 1.96 | 0.6 ON | | | Open | 0 | NVM | OFF | Table 4. PHAS CFG | $R_{TOP}(k\Omega)$ | R <sub>BOTTOM</sub> (kΩ) | $\theta_{\text{SYNC}}$ TO $\theta_{\text{O}}$ | $\theta_{\text{SYNC}}$ TO $\theta$ | SYNC DIS/EN | |--------------------|--------------------------|-----------------------------------------------|------------------------------------|-------------| | 0 or Open | Open | NVM | NVM | NVM | | 10 | 23.2 | NVM | NVM | NVM | | 10 | 15.8 | NVM | NVM | NVM | | 16.2 | 20.5 | 120 | 300 | DISABLE | | 16.2 | 17.4 | 60 | 240 | DISABLE | | 20 | 17.8 | 120 | 240 | DISABLE | | 20 | 15 | 0 | 120 | DISABLE | | 20 | 12.7 | 0 | 240 | DISABLE | | 20 | 11 | 90 | 270 | DISABLE | | 24.9 | 11.3 | 0 | 180 | DISABLE | | 24.9 | 9.09 | 120 | 300 | ENABLE | | 24.9 | 7.32 | 60 | 240 | ENABLE | | 24.9 | 5.76 | 120 | 240 | ENABLE | | 24.9 | 4.32 | 0 | 120 | ENABLE | | 30.1 | 3.57 | 0 | 240 | ENABLE | | 30.1 | 1.96 | 90 | 270 | ENABLE | | Open | 0 | 0 | 180 | ENABLE | ### Frequency and Phase Selection Using RCONFIG The frequency and phase commands are not linked either using RCONFIG pins or PMBus commands. The SYNC pins must be shared in PolyPhase configurations where multiple LTC3887s are used to produce the output. If the configuration is not PolyPhase the SYNC pins do not have to be shared. If the SYNC pins are shared between LTC3887s only one SYNC output should be enabled, all other SYNC outputs should be disabled. If the SYNC output is enabled, the oscillator frequency is present on the open-drain SYNC pin. A resistor pull-up to $V_{DD33}$ on SYNC is required. For example in a 4-phase configuration clocked at 425kHz, all of the LTC3887s must be set to the desired frequency and phase and one LTC3887 should be set to the desired frequency with the SYNC output disabled. All phasing is with respect to the falling edge of SYNC. LTC3887 chip 1 set the frequency to 425kHz with 90° and 270° phase shift with the SYNC output enabled: Frequency $R_{TOP} = 24.9k\Omega$ and $R_{BOTTOM} = 4.32k\Omega$ Phase $R_{TOP} = 20k\Omega$ and $R_{BOTTOM} = 11k\Omega$ LTC3887 chip 2 set the frequency to 425kHz with 0° and 180° phase shift and the SYNC output disabled: Frequency 24.9k $\Omega$ and R<sub>BOTTOM</sub> = 4.32k $\Omega$ Phase $R_{TOP}$ open and $R_{BOTTOM} = 0\Omega$ All configurations in frequency and phase can be achieved using the FREQ\_CFG and PHAS\_CFG pins. In the above application, if the SYNC pin connection is lost from chip 1, chip 2 will internally detect the frequency is missing and continue switching at 425kHz. However, because the SYNC pin is disconnected between the chips, the output voltage ripple will likely be higher than desired. Bit 10 of MFR\_PADS will assert low on chip 2 indicating chip 2 is providing its own internal oscillator when it is expecting an external SYNC input. Table 5. FREQ\_CFG (Phase Based on Falling Edge of SYNC) | R <sub>TOP</sub> (kΩ) | R <sub>BOTTOM</sub> (kΩ) | FREQUENCY (kHz) | |-----------------------|--------------------------|-----------------| | 0 or Open | Open | NVM | | 10 | 23.2 | NVM | | 10 | 15.8 | NVM | | 16.2 | 20.5 | NVM | | 16.2 | 17.4 | NVM | | 20 | 17.8 | NVM | | 20 | 15 | NVM | | 20 | 12.7 | NVM | | 20 | 11 | 1000 | | 24.9 | 11.3 | 750 | | 24.9 | 9.09 | 650 | | 24.9 | 7.32 | 575 | | 24.9 | 5.76 | 500 | | 24.9 | 4.32 | 425 | | 30.1 | 3.57 | 350 | | 30.1 | 1.96 | 250 | | Open | 0 | External Clock | ### **Address Selection Using RCONFIG** The LTC3887 address is selected using a combination of the address stored in EEPROM and the ASEL0 and ASLE1 pins. The MSB of ASEL is either the MSB in the EEPROM or the value decoded in ASEL1 and the LSB is the value decoded in ASEL0. This allows all available PMBus addresses to be decoded by LTC3887s on a single board with one programmed address in EEPROM. If 16 or less LTC3887s are on a board, the user need only populate resistors on ASEL 0 if all LTC3887s can share the same MSB address. If the address stored in EEPROM is 0x4F, then the part address can be set from 0x40 to 0x4F using ASELO and ASEL1. (The standard default address is 0x4F). Do not set any part address to 0x5A or 0x5B because these are global addresses and all parts will respond to them. To choose address 0x40 ASEL0 R<sub>TOP</sub> is open and $R_{BOTTOM} = 0\Omega$ ASEL1 is open To choose address 0x45 ASEL0 $R_{TOP}$ = 24.9k and $R_{BOTTOM}$ = 7.32k ASEL1 is open To choose address 0x3E ASEL0 $R_{TOP}$ = 10.0k and $R_{BOTTOM}$ = 15.8k ASEL1 $R_{TOP} = 24.9k$ and $R_{BOTTOM} = 4.32k$ Table 6. ASELn Resistor Programming | | | ASEL1 | | ASEL0 | | | | |-------------------------|-----------------------|-----------------------------|-----|-------------------------------------|-----|--|--| | $R_{TOP}$ ( $k\Omega$ ) | R <sub>BOT</sub> (kΩ) | LTC3886 DEV<br>ADDRESS BITS | | LTC3886 DEVICE<br>ADDRESS BITS[3:0] | | | | | | | BINARY | HEX | BINARY | HEX | | | | 0 or Open | Open | NVM | | NVM | | | | | 10 | 23.2 | | | 1111 | F | | | | 10 | 15.8 | | | 1110 | Е | | | | 16.2 | 20.5 | | | 1101 | D | | | | 16.2 | 17.4 | | | 1100 | С | | | | 20 | 17.8 | | | 1011 | В | | | | 20 | 15 | | | 1010 | Α | | | | 20 | 12.7 | | | 1001 | 9 | | | | 20 | 11 | | | 1000 | 8 | | | | 24.9 | 11.3 | 111 | 7 | 0111 | 7 | | | | 24.9 | 9.09 | 110 | 6 | 0110 | 6 | | | | 24.9 | 7.32 | 101 | 5 | 0101 | 5 | | | | 24.9 | 5.76 | 100 | 4 | 0100 | 4 | | | | 24.9 | 4.32 | 011 | 3 | 0011 | 3 | | | | 30.1 | 3.57 | 010 | 2 | 0010 | 2 | | | | 30.1 | 1.96 | 001 | 1 | 0001 | 1 | | | | Open | 0 | 000 | 0 | 0000 | 0 | | | ### **EFFICIENCY CONSIDERATIONS** The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as: %Efficiency = 100% - (L1 + L2 + L3 + ...) where L1, L2, etc. are the individual losses as a percentage of input power. Table 7. B<sup>1</sup>. LTC3887 MFR\_ADDRESS Command Examples Expressing Both 7- or 8-Bit Addressing | DESCRIPTION | | EVICE<br>RESS<br>8 BIT | BIT<br>7 | BIT<br>6 | BIT<br>5 | BIT<br>4 | BIT<br>3 | BIT<br>2 | BIT<br>1 | BIT<br>0 | R/W | |---------------------------|------|------------------------|----------|----------|----------|----------|----------|----------|----------|----------|-----| | Rail <sup>4</sup> | 0x5A | 0xB4 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | | Global <sup>4</sup> | 0x5B | 0xB6 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | Default | 0x4F | 0x9E | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | | Example 1 | 0x60 | 0xC0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Example 2 | 0x61 | 0xC2 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | Disabled <sup>2,3,5</sup> | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Note 1: This table can be applied to the MFR\_RAIL\_ADDRESS command as well as the MFR\_ADDRESS command. Note 2: A disabled value in one command does not disable the device, nor does it disable the Global address. Note 3: A disabled value in one command does not inhibit the device from responding to device addresses specified in other commands. Note 4: It is not recommended to write the value 0x00, 0x0C (7 bit), or 0x5A or 0x5B(7 bit) to the MFR\_ADDRESS, or the MFR\_RAIL\_ADDRESS commands. Note 5: To disable the address enter 0x80 in the MFR\_ADDRESS command. The 0x80 is greater than the 7-bit address field, disabling the address. Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC3887 circuits: 1) IC $V_{IN}$ current, 2) INTV<sub>CC</sub> regulator current, 3) $I^2R$ losses, 4) Topside MOSFET transition losses. - 1. The $V_{\text{IN}}$ current is the DC supply current given in the Electrical Characteristics table, which excludes MOSFET driver and control currents. $V_{\text{IN}}$ current typically results in a small (<0.1%) loss. - 2. INTV<sub>CC</sub> current is the sum of the MOSFET driver and control currents. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge dQ moves from INTV<sub>CC</sub> to ground. The resulting dQ/dt is a current out of INTV<sub>CC</sub> that is typically much larger than the control circuit current. In continuous mode, $I_{GATECHG} = f(Q_T + Q_B)$ , where $Q_T$ and $Q_B$ are the gate charges of the topside and bottom side MOSFETs. On the LTC3887-2, supplying EXTV<sub>CC</sub> from an output derived source will scale the $V_{\text{IN}}$ current required for the driver and control circuits by a factor of: (VEXT/V<sub>IN</sub>) • (1/Efficiency) - 3. I<sup>2</sup>R losses are predicted from the DC resistances of the fuse (if used), MOSFET, inductor, current sense resistor. In continuous mode, the average output current flows through L and R<sub>SENSF</sub>, but is "chopped" between the topside MOSFET and the synchronous MOSFET. If the two MOSFETs have approximately the same R<sub>DS(ON)</sub>, then the resistance of one MOSFET can simply be summed with the resistances of L and R<sub>SENSE</sub> to obtain $I^{2}R$ losses. For example, if each $R_{DS(ON)} = 10m\Omega$ , $R_{I} = 10 m\Omega$ , $R_{SENSE} = 5 m\Omega$ , then the total resistance is $25m\Omega$ . This results in losses ranging from 2% to 8% as the output current increases from 3A to 15A for a 5V output, or a 3% to 12% loss for a 3.3V output. Efficiency varies as the inverse square of V<sub>OUT</sub> for the same external components and output power level. The combined effects of increasingly lower output voltages and higher currents required by high performance digital systems is not doubling but quadrupling the importance of loss terms in the switching regulator system! - 4. Transition losses apply only to the topside MOSFET(s), and become significant only when operating at high input voltages (typically 15V or greater). Transition losses can be estimated from: Transition Loss = $(1.7) V_{IN}^2 I_{O(MAX)} C_{RSS} f$ Other "hidden" losses such as copper trace and internal battery resistances can account for an additional 5% to 10% efficiency degradation in portable systems. It is very important to include these "system" level losses during the design phase. The internal battery and fuse resistance losses can be minimized by making sure that $C_{IN}$ has adequate charge storage and very low ESR at the switching frequency. A 25W supply will typically require a minimum of $20\mu F$ to $40\mu F$ of capacitance having a maximum of $20m\Omega$ to $50m\Omega$ of ESR. The LTC3887 2-phase architecture typically halves this input capacitance requirement over competing solutions. Other losses including Schottky conduction losses during dead time and inductor core losses generally account for less than 2% total additional loss. ### **CHECKING TRANSIENT RESPONSE** The regulator loop response can be checked by looking at the load current transient response. Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs, V<sub>OUT</sub> shifts by an amount equal to $\Delta I_{I,OAD}$ (ESR), where ESR is the effective series resistance of C<sub>OUT</sub>. $\Delta I_{LOAD}$ also begins to charge or discharge C<sub>OLIT</sub> generating the feedback error signal that forces the regulator to adapt to the current change and return V<sub>OUT</sub> to its steady-state value. During this recovery time V<sub>OUT</sub> can be monitored for excessive overshoot or ringing, which would indicate a stability problem. The availability of the $I_{TH}$ pin not only allows optimization of control loop behavior but also provides a DC-coupled and AC-filtered closed-loop response test point. The DC step, rise time and settling at this test point truly reflects the closed loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin. The bandwidth can also be estimated by examining the rise time at the pin. The I<sub>TH</sub> external components shown in the Typical Applications circuit will provide an adequate starting point for most applications. The only two programmable parameters that affect loop gain are the voltage range, bit 1 of the MFR PWM MODE LTC3887 command and the current range, bit 7 of the MFR\_PWM\_MODE\_LTC3887 command. Be sure to establish these settings prior to compensation calculation. The I<sub>TH</sub> series R<sub>C</sub>-C<sub>C</sub> filter sets the dominant pole-zero loop compensation. The values can be modified slightly (from 0.5 to 2 times their suggested values) to optimize transient response once the final PC layout is done and the particular output capacitor type and value have been determined. The output capacitors need to be selected because the various types and values determine the loop gain and phase. An output current pulse of 20% to 80% of full-load current having a rise time of 1µs to 10µs will produce output voltage and I<sub>TH</sub> pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop. Placing a power MOSFET with a resistor to ground directly across the output capacitor and driving the gate with an appropriate signal generator is a practical way to produce to a load step. The MOSFET + R<sub>SERIES</sub> will produce output currents approximately equal to $V_{OUT}/R_{SERIES}$ . $R_{SERIES}$ values from $0.1\Omega$ to $2\Omega$ are valid depending on the current limit settings and the programmed output voltage. The initial output voltage step resulting from the step change in output current may not be within the bandwidth of the feedback loop, so this signal cannot be used to determine phase margin. This is why it is better to look at the $I_{TH}$ pin signal which is in the feedback loop and is the filtered and compensated control loop response. The gain of the loop will be increased by increasing $R_C$ and the bandwidth of the loop will be increased by decreasing $C_C$ . If $R_C$ is increased by the same factor that $C_C$ is decreased, the zero frequency will be kept the same, thereby keeping the phase shift the same in the most critical frequency range of the feedback loop. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. A second, more severe transient is caused by switching in loads with large (>1µF) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with $C_{OUT}$ , causing a rapid drop in $V_{OUT}$ . No regulator can alter its delivery of current quickly enough to prevent this sudden step change in output voltage if the load switch resistance is low and it is driven quickly. If the ratio of $C_{LOAD}$ to $C_{OUT}$ is greater than 1:50, the switch rise time should be controlled so that the load rise time is limited to approximately 25 • $C_{LOAD}$ . Thus a $10\mu F$ capacitor would require a $250\mu s$ rise time, limiting the charging current to about 200mA. ### PC BOARD LAYOUT CHECKLIST When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the IC. These items are also illustrated graphically in the layout diagram of Figure 32. Figure 33 illustrates the current waveforms present in the various branches of the 2-phase synchronous regulators operating in the continuous mode. Check the following in your layout: - 1. Are the top N-channel MOSFETs M1 and M2 located within 1 cm of each other with a common drain connection at $C_{IN}$ ? Do not attempt to split the input decoupling for the two channels as it can cause a large resonant loop. - 2. Are the signal and power grounds kept separate? The combined IC signal ground pin and the ground return of $C_{INTVCC}$ must return to the combined $C_{OUT}$ (–) terminals. The $I_{TH}$ traces should be as short as possible. The path formed by the top N-channel MOSFET, Figure 32. Recommended Printed Circuit Layout Diagram Figure 33. Branch Current Waveforms Schottky diode and the $C_{\text{IN}}$ capacitor should have short leads and PC trace lengths. The output capacitor (–) terminals should be connected as close as possible to the (–) terminals of the input capacitor by placing the capacitors next to each other and away from the Schottky loop described above. - 3. Does the LTC3887 $V_{SENSE}$ lines equal $V_{OUT}$ ? $V_{OUT0}$ is differential. $V_{OUT1}$ should reference the GND (Pin 41) to the Load 1 ground. - 4. Are the I<sub>SENSE</sub><sup>+</sup> and I<sub>SENSE</sub><sup>-</sup> leads routed together with minimum PC trace spacing? The filter capacitor between I<sub>SENSE</sub><sup>+</sup> and I<sub>SENSE</sub><sup>-</sup> should be as close as possible to the IC. Ensure accurate current sensing with Kelvin connections at the sense resistor or inductor, whichever is used for current sensing. - 5. Is the INTV<sub>CC</sub> decoupling capacitor connected close to the IC, between the INTV<sub>CC</sub> and the power ground pins? This capacitor carries the MOSFET drivers current peaks. An additional $1\mu\text{F}$ ceramic capacitor placed immediately next to the INTV<sub>CC</sub> and GND pins can help improve noise performance substantially. - 6. Keep the switching nodes (SW1, SW0), top gate nodes (TG1, TG0), and boost nodes (BOOST1, BOOST0) away from sensitive small-signal nodes, especially from the opposite channel's voltage and current sensing feedback pins. All of these nodes have very large and fast moving signals and therefore should be kept on the "output side" of the LTC3887 and occupy minimum PC trace area. If DCR sensing is used, place the top resistor (Figure 25a, R1) close to the switching node. - 7. Use a modified "star ground" technique: a low impedance, large copper area central grounding point on the same side of the PC board as the input and output capacitors with tie-ins for the bottom of the INTV<sub>CC</sub> decoupling capacitor, the bottom of the voltage feedback resistive divider and the GND pin of the IC. ### PC BOARD LAYOUT DEBUGGING Start with one controller at a time. It is helpful to use a DC-50MHz current probe to monitor the current in the inductor while testing the circuit. Monitor the output switching node (SW pin) to synchronize the oscilloscope to the internal oscillator and probe the actual output voltage as well. Check for proper performance over the operating voltage and current range expected in the application. The frequency of operation should be maintained over the input voltage range down to dropout. The duty cycle percentage should be maintained from cycle to cycle in a well-designed, low noise PCB implementation. Variation in the duty cycle at a subharmonic rate can suggest noise pickup at the current or voltage sensing inputs or inadequate loop compensation. Overcompensation of the loop can be used to tame a poor PC layout if regulator bandwidth optimization is not required. Only after each controller is checked for its individual performance should both controllers be turned on at the same time. A particularly difficult region of operation is when one controller channel is nearing its current comparator trip point when the other channel is turning on its top MOSFET. This occurs around 50% duty cycle on either channel due to the phasing of the internal clocks and may cause minor duty cycle jitter. Reduce $V_{IN}$ from its nominal level to verify operation of the regulator in dropout. Check the operation of the undervoltage lockout circuit by further lowering $V_{IN}$ while monitoring the outputs to verify operation. Investigate whether any problems exist only at higher output currents or only at higher input voltages. If problems coincide with high input voltages and low output currents, look for capacitive coupling between the BOOST, SW, TG, and possibly BG connections and the sensitive voltage and current pins. The capacitor placed across the current sensing pins needs to be placed immediately adjacent to the pins of the IC. This capacitor helps to minimize the effects of differential noise injection due to high frequency capacitive coupling. If problems are encountered with high current output loading at lower input voltages, look for inductive coupling between CIN, Schottky and the top MOSFET components to the sensitive current and voltage sensing traces. In addition, investigate common ground path voltage pickup between these components and the GND pin of the IC. Figure 34. High Efficiency Dual 500kHz 3.3V/1.8V Step-Down Converter ### **DESIGN EXAMPLE** As a design example for a two channel medium current regulator, assume $V_{IN}$ = 12V nominal, $V_{IN}$ = 20V maximum, $V_{OUT0}$ = 3.3V, $V_{OUT1}$ = 1.8V, $I_{MAX0,1}$ = 15A and f = 500kHz (see Figure 34). The regulated output is established by the VOUT\_COMMAND stored in EEPROM or placing the following resistor divider between $V_{DD25}$ the RCONFIG pin and GND: - 1. $VOUTO\_CFG$ , $R_{TOP} = 10k$ , $R_{BOTTOM} = 15.8k$ - 2. VOUT1\_CFG, $R_{TOP} = 16.2k$ , $R_{BOTTOM} = 17.4k$ The frequency and phase are set by EEPROM or by setting the resistor divider between $V_{DD25}$ FREQ\_CFG and GND and $V_{DD25}$ PHAS\_CFG and GND with: Frequency $R_{TOP}$ = 24.9k $\Omega$ and $R_{BOTTOM}$ = 5.76k $\Omega$ Phase $R_{TOP}$ = Open and $R_{BOTTOM}$ = $0\Omega$ The address is set to XF where X is the MSB stored in EEPROM. The following parameters are set as a percentage of the output voltage if the resistor configuration pins are used to determined output voltage: | VOUT_OV_FAULT_L | IMIT+10% | |-----------------|----------| | ■ VOUT_OV_WARN | +7.5% | | VOLIT MAX | +7.5% | | ■ VOUT_MARGIN_HIGH | +5% | |---------------------------------------|-----| | <ul><li>VOUT_MARGIN_LOW</li></ul> | 5% | | ■ VOUT UV WARN | | | <ul><li>VOUT_UV_FAULT_LIMIT</li></ul> | 7% | All other user defined parameters must be programmed into the EEPROM. The GUI can be utilized to quickly set up the part with the desired operating parameters. The inductance values are based on a 35% maximum ripple current assumption (5.25A for each channel). The highest value of ripple current occurs at the maximum input voltage: $$L = \frac{V_{OUT}}{f \cdot \Delta I_{L(MAX)}} \left[ 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right]$$ Channel 0 will require $1.05\mu H$ and channel 1 will require $0.624\mu H$ . The nearest standard values are $1\mu H$ and $0.68\mu H$ respectively. At the nominal input the ripple will be: $$\Delta I_{L(NOM)} = \frac{V_{OUT}}{f \cdot L} \left[ 1 - \frac{V_{OUT}}{V_{IN(NOM)}} \right]$$ Channel 0 will have 4.79A (32%) ripple, and channel 1 will have 5.5A (30%) ripple. The peak inductor current will be the maximum DC value plus one-half the ripple current or 17.39A for channel 0 and 17.75A for channel 1. The minimum on time occurs on channel 1 at the maximum $V_{IN}$ , and should not be less than 45ns: $$t_{ON(MIN)} = \frac{V_{OUT}}{V_{IN(MAX)} \cdot f} = \frac{1.8V}{20V(500kHz)} = 180ns$$ The Vishay IHLP4040DZ-11 $1\mu$ H (2.3m $\Omega$ DCR<sub>TYP</sub> at 25°C) channel 0 and the Vishay IHLP4040DZ-11 0.56 $\mu$ H (1.61m $\Omega$ DCR<sub>TYP</sub> at 25°C) channel 1 are chosen. Assuming the temperature measurement of the inductor temperature is accurate and C1 is set to $0.2\mu F$ , $R_D$ is infinite and removed from the equations. $$R0 = \frac{L}{(DCR \text{ at } 25^{\circ}C) \cdot C1} = \frac{1 \mu H}{2.3 m\Omega \cdot 0.22 \mu F} = 2k$$ The maximum power loss in R0 is related to the duty cycle, and will occur in continuous mode at the maximum input voltage: $$P_{LOSS}R0 = \frac{\left(V_{IN(MAX)} - V_{OUT}\right) \cdot V_{OUT}}{R1}$$ $$= \frac{(20 - 3.3) \cdot 3.3}{2k} = 27.55 \text{mW}$$ The respective values for channel 1 are R1 = 2k, R2 is open and $P_{LOSS}R1 = 20.73mW$ . The current limit will be set 20% higher than the peak value to assure variation in components and noise in the system do not limit the average current. $$V_{\text{ILIMIT}} = I_{\text{PEAK}} \bullet R_{\text{DCR(MAX)}} = 17.39 \text{A} \bullet 2.5 \text{m}\Omega = 43 \text{mV}$$ The closest $V_{\rm ILIMIT}$ setting is 42.9mV or 46.4mV. The values are entered with the IOUT\_OC\_FAULT\_LIMIT command. Based on expected variation and measurement in the lab across the sense capacitor the user can determine the optimal setting. For channel 1 the $V_{\rm ILIMT}$ value is 28.6mV. The closest value is 28.6mV. The power dissipation on the top side MOSFET can be easily estimated. Choose a INFINEON BSC050NE2LS topside MOSFET. $R_{DS(ON)} = 5.7 m\Omega$ , $C_{MILLER} = 35 pF$ . At maximum input voltage with T estimated = $50^{\circ}$ C and a bottom side MOSFET a INFINEON BSC010NE2LSI, $R_{DS(ON)} = 1.1 m\Omega$ : $$P_{MAIN} = \frac{3.3V}{20V} \bullet (17.39)^2 \bullet \left[ 1 + (0.005)(50^{\circ}C - 25^{\circ}C) \right]$$ $$\bullet 0.0057\Omega + (20V)^2 (8.695A) \bullet \left( \frac{1}{5 - 2.3} + \frac{1}{2.3} \right)$$ $$(35pF)(500kHz) = 0.369W$$ The loss in the bottom side MOSFET is: $$P_{SYNC} = \frac{(20V - 3.3V)}{20V} \bullet (17.39A)^{2} \bullet$$ $$[1 + (0.005)(50^{\circ}C - 25^{\circ}C)] \bullet 0.0011\Omega$$ $$= 0.312W$$ Both MOSFETS have $I^2R$ losses while the $P_{MAIN}$ equation includes an additional term for transition losses, which are highest at high input voltages. C<sub>IN</sub> is chosen for an RMS current rating of: $$C_{IN}$$ Required $I_{RMS} = \frac{17.39}{20} [(3.3) \cdot (20 - 3.3)]^{1/2}$ = 6.5A at temperature assuming only channel 0 or 1 is on. $C_{OUT}$ is chosen with an ESR of $0.006\Omega$ for low output ripple. The output ripple in continuous mode will be highest at the maximum input voltage. The output voltage ripple due to ESR is $$V_{ORIPPIF} = R(\Delta I_I) = 0.006\Omega \bullet 5.5A = 33mV.$$ ### ADDITIONAL DESIGN CHECKS - Tie GPI00 and GPI01 together and pull up to V<sub>DD33</sub> with a 10k resistor. - Tie RUNO and RUN1 together and pull up to V<sub>DD33</sub> with a 10k resistor. - If there are other ADI PSM parts, connect the RUN pins between chips and connect the GPIO pins between chips. - Be sure all PMBus pins have resistor pull up to V<sub>DD33</sub> and connect these inputs across all ADI PSM parts in the application. - Tie SHARE\_CLK high with a 4.99k resistor to V<sub>DD33</sub> and share between all ADI PSM parts in the application. - Be sure a unique address for each chip can be decoded with the ASELO and ASEL1 pins. Refer to Table 6. - For maximum flexibility, allow board space for R<sub>TOP</sub> and R<sub>BOTTOM</sub> for any parameter that is set with resistors such as ASELO and ASEL1. # CONNECTING THE USB TO THE I<sup>2</sup>C/SMBus/PMBus CONTROLLER TO THE LTC3887 IN SYSTEM The ADI USB to I<sup>2</sup>C/SMBus/PMBus controller can be interfaced to the LTC3887 on the user's board for programming, telemetry and system debug. The controller, when used in conjunction with LTpowerPlay, provides a powerful way to debug an entire power system. Faults are quickly diagnosed using telemetry, fault status registers and the fault log. The final configuration can be quickly developed and stored to the LTC3887 EEPROM. Figure 35 illustrates the application schematic for powering, programming and communication with one or more LTC3887s via the ADI I $^2$ C/SMBus/PMBus controller regardless of whether or not system power is present. If system power is not present the dongle will power the LTC3887 through the V<sub>DD33</sub> supply pin. To initialize the part when V<sub>IN</sub> is not applied and the V<sub>DD33</sub> pin is powered use global address 5B command 0xBD data 0x2B followed by address 5B command 0xBD data 0x24. The part can now be communicated with, and the project file updated. To write the updated project file to the EEPROM issue a STORE\_USER\_ALL command. When V<sub>IN</sub> is applied, a MFR\_RESET must be issued to allow the PWM to be enabled and valid ADCs to be read. Because of the controllers limited current sourcing capability, only the LTC3887s, their associated pull-up resistors and the $I^2C$ pull-up resistors should be powered from the ORed 3.3V supply from the ADI dongle DC1613A. In addition any device sharing the $I^2C$ bus connections with the LTC3887 should not have body diodes between the SDA/SCL pins and their respective $V_{DD}$ node because this will interfere with bus communication in the absence of system power. If $V_{IN}$ is applied to the board, the dongle will not supply power to the LTC3887s on the board. It is recommended the RUN pins be held low or no voltage configuration resistors inserted to avoid providing power to the load until the part is fully configured. The ADI controller I<sup>2</sup>C connections are opto-isolated from the PC USB using ADI dongle DC1613A. The 3.3V from the controller and the LTC3887 $V_{DD33}$ pin must be driven to each LTC3887 with a separate PFET. If $V_{IN}$ is not applied, the $V_{DD33}$ pins can be in parallel because the on-chip LDO is off. The DC1613A 3.3V current limit is 100mA but typical $V_{DD33}$ currents are under 15mA. The $V_{DD33}$ does back drive the $INTV_{CC}/EXTV_{CC}$ pin. Normally this is not an issue if $V_{IN}$ is open. Figure 35. ADI Controller Connection Figure 36. ## LTpowerPlay: AN INTERACTIVE GUI FOR DIGITAL POWER LTpowerPlay is a powerful Windows-based development environment that supports Analog Devices, Inc. digital power ICs including the LTC3887. The software supports a variety of different tasks. LTpowerPlay can be used to evaluate Analog Devices, Inc. ICs by connecting to a demo board or the user application. LTpowerPlay can also be used in an offline mode (with no hardware present) in order to build multiple IC configuration files that can be saved and re-loaded at a later time. LTpowerPlay provides unprecedented diagnostic and debug features. It becomes a valuable diagnostic tool during board bring-up to program or tweak the power system or to diagnose power issues when bring up rails. LTpowerPlay utilizes the Analog Devices, Inc. USB-to-I<sup>2</sup>C/SMBus/PMBus controller to communication with one of the many potential targets including the DC1590B-A/B demo board, the DC1709A socketed programming board, or a customer target system. The software also provides an automatic update feature to keep the revisions current with the latest set of device drivers and documentation. A great deal of context sensitive help is available with LTpowerPlay along with several tutorial demos. Complete information is available at LTpowerPlay. ## PMBus COMMUNICATION AND COMMAND PROCESSING The LTC3887 have a one deep buffer to hold the last data written for each supported command prior to processing as shown in Figure 37; Write Command Data Processing. When the part receives a new command from the bus, it copies the data into the Write Command Data Buffer, indicates to the internal processor that this command data needs to be fetched, and converts the command to its internal format so that it can be executed. Figure 37. Write Command Data Processing Two distinct parallel blocks manage command buffering and command processing (fetch, convert, and execute) to ensure the last data written to any command is never lost. Command data buffering handles incoming PMBus writes by storing the command data to the Write Command Data Buffer and marking these commands for future processing. The internal processor runs in parallel and handles the sometimes slower task of fetching, converting and executing commands marked for processing. Some computationally intensive commands (e.g., timing parameters, temperatures, voltages and currents) have internal processor execution times that may be long relative to PMBus timing. If the part is busy processing a command, and new command(s) arrive, execution may be delayed or processed in a different order than received. The part indicates when internal calculations are in process via bit 5 of MFR\_COMMON ('calculations not pending'). When the part is busy calculating, bit 5 is cleared. When this bit is set, the part is ready for another command. An example polling loop is provided in Figure 37 which ensures that commands are processed in order while simplifying error handling routines. When the part receives a new command while it is busy, it will communicate this condition using standard PMBus protocol. Depending on part configuration it may either NACK the command or return all ones (0xFF) for reads. It may also generate a BUSY fault and ALERT notification, or stretch the SCL clock low. For more information refer to PMBus Specification v1.2, Part II, Section 10.8.7 and SMBus v2.0 section 4.3.3. Clock stretching can be enabled by asserting bit 1 of MFR\_CONFIG\_ALL\_LTC3887. Clock stretching will only occur if enabled and the bus communication speed exceeds 100kHz. PMBus busy protocols are well accepted standards, but can make writing system level software somewhat complex. The part provides three 'hand shaking' status bits which reduce complexity while enabling robust system level communication. The three hand shaking status bits are in the MFR COMMON register. When the part is busy executing an internal operation, it will clear bit 6 of MFR COMMON ('chip not busy'). When the part is busy specifically because it is in a transitional VOUT state (margining hi/lo, power off/on, moving to a new output voltage set point. etc.) it will clear bit 4 of MFR COMMON ('output not in transition'). When internal calculations are in process. the part will clear bit 5 of MFR\_COMMON ('calculations not pending'). These three status bits can be polled with a PMBus read byte of the MFR COMMON register until all three bits are set. A command immediately following the status bits being set will be accepted without NACKing or generating a BUSY fault/ALERT notification. The part can NACK commands for other reasons, however, as required by the PMBus spec (for instance, an invalid command or data). An example of a robust command write algorithm for the VOUT\_COMMAND register is provided in Figure 38. ``` // wait until bits 6, 5, and 4 of MFR_COMMON are all set do { mfrCommonValue = PMBUS_READ_BYTE(0xEF); partReady = (mfrCommonValue & 0x68) == 0x68; }while(!partReady) ``` // now the part is ready to receive the next command PMBUS\_WRITE\_WORD(0x21, 0x2000); //write VOUT\_COMMAND to 2V Figure 38. Example of a Command Write of VOUT\_COMMAND It is recommended that all command writes (write byte, write word, etc.) be preceded with a polling loop to avoid the extra complexity of dealing with busy behavior and unwanted ALERT notification. A simple way to achieve this is to create a SAFE\_WRITE\_BYTE() and SAFE\_WRITE\_WORD() subroutine. The above polling mechanism allows your software to remain clean and simple while robustly communicating with the part. For a detailed discussion of these topics and other special cases please refer to the application note section located at www.linear.com/designtools/app\_notes. When communicating using bus speeds at or below 100kHz, the polling mechanism shown here provides a simple solution that ensures robust communication without clock stretching. At bus speeds in excess of 100kHz, it is strongly recommended that the part be configured to enable clock stretching. This requires a PMBus master that supports clock stretching. System software that detects and properly recovers from the standard PMBus NACK/BUSY faults as described in the PMBus Specification v1.2, Part II, Section 10.8.7 is required to communicate. The LTC3887 is not recommended in applications with bus speeds in excess of 400kHz. ### ADDRESSING AND WRITE PROTECT | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value | |------------------|-------------|------------------------------------------------------------------------------------------|----------------------|-------|----------------|-------|-----|------------------| | PAGE | 0x00 | Channel (page) presently selected for any paged command. | R/W Byte | N | Reg | | | 0x00 | | PAGE_PLUS_WRITE | 0x05 | Write a command directly to a specified page. | W Block | N | | | | | | PAGE_PLUS_READ | 0x06 | Read a command directly from a specified page. | Block R/W<br>Process | N | | | | | | WRITE_PROTECT | 0x10 | Protect the device against unintended PMBus modifications. | R/W Byte | N | Reg | | • | 0x00 | | MFR_ADDRESS | 0xE6 | Specify right-justified 7-bit device address. | R/W Byte | N | Reg | | • | 0x4F | | MFR_RAIL_ADDRESS | 0xFA | Specify unique right-justified 7-bit address for channels comprising a PolyPhase output. | R/W Byte | Y | Reg | | • | 0x80 | Related commands: MFR COMMON. ### **PAGE** The PAGE command provides the ability to configure, control and monitor both PWM channels through only one physical address, either the MFR\_ADDRESS or GLOBAL device address. Each PAGE contains the operating commands for one PWM channel. Pages 0x00 and 0x01 correspond to channel 0 and channel 1, respectively, in this device. Setting PAGE to 0xFF applies any following paged commands to both outputs. With PAGE set to 0xFF the LTC3887 will respond to read commands as if PAGE were set to 0x00 (channel 0 results). This command has one data byte. ### PAGE\_PLUS\_WRITE The PAGE\_PLUS\_WRITE command provides a way to set the page within a device, send a command and then send the data for the command, all in one communication packet. Commands allowed by the present write protection level may be sent with PAGE\_PLUS\_WRITE. The value stored in the PAGE command is not affected by PAGE\_PLUS\_WRITE. If PAGE\_PLUS\_WRITE is used to send a non-paged command, the Page Number byte is ignored. This command uses Write Block protocol. An example of the PAGE\_PLUS\_WRITE command with PEC sending a command that has two data bytes is shown in Figure 39. Figure 39. Example of PAGE\_PLUS\_WRITE ### PAGE PLUS READ The PAGE\_PLUS\_READ command provides the ability to set the page within a device, send a command and then read the data returned by the command, all in one communication packet. The value stored in the PAGE command is not affected by PAGE\_PLUS\_READ. If PAGE\_PLUS\_READ is used to access data from a non-paged command, the Page Number byte is ignored. This command uses Block Write – Block Read Process Call protocol. An example of the PAGE\_PLUS\_READ command with PEC is shown in Figure 40. NOTE: PAGE\_PLUS commands cannot be nested. A PAGE\_PLUS command cannot be used to read or write another PAGE\_PLUS command. If this is attempted, the LTC3887 will NACK the entire PAGE\_PLUS packet and issue a CML fault for Invalid/Unsupported Data. Figure 40. Example of PAGE\_PLUS\_READ ### WRITE PROTECT The WRITE\_PROTECT command is used to control writing to the LTC3887 device. This command does not indicate the status of the WP pin which is defined in the MFR\_COMMON command. The WP pin takes precedence over the value of this command. | BYTE | MEANING | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x80 | Disable all writes except to the WRITE_PROTECT, PAGE, MFR_<br>EE_UNLOCK and STORE_USER_ALL command | | 0x40 | Disable all writes except to the WRITE_PROTECT, PAGE, MFR_EE_UNLOCK, MFR_CLEAR_PEAKS, STORE_USER_ALL, OPERATION and CLEAR_FAULTS command. individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS registers. | | 0x20 | Disable all writes except to the WRITE_PROTECT, OPERATION, MFR_EE_UNLOCK, MFR_CLEAR_PEAKS, CLEAR_FAULTS, PAGE, ON_OFF_CONFIG, VOUT_COMMAND and STORE_USER_ALL. Individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS registers. | | 0x10 | Reserved, must be 0 | | 0x08 | Reserved, must be 0 | | 0x04 | Reserved, must be 0 | | 0x02 | Reserved, must be 0 | | 0x01 | Reserved, must be 0 | When WRITE\_PROTECT is set to 0x00, writes to all commands are enabled. This command has one data byte. If WP pin is high, PAGE, OPERATION, MFR\_CLEAR\_PEAKS, MFR\_EE\_UNLOCK and CLEAR\_FAULTS commands are supported. Individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS registers. ### MFR\_ADDRESS The MFR\_ADDRESS command byte sets the 7 bits of the PMBus slave address for this device. Setting this command to a value of 0x80 disables device addressing. The GLOBAL device address, 0x5A and 0x5B, cannot be deactivated. If RCONFIG is set to ignore, the ASEL0 and ASEL1 pins are still used to determine the LSB and MSB respectively of the channel address. If the ASEL1 pin is open, the LTC3887 will use the three MSBs of the MFR\_ADDRESS stored in EEPROM. If the ASEL0 pin is open, the LTC3887 will use the four LSBs of the MFR\_ADDRESS stored in EEPROM. This command has one data byte. ### MFR\_RAIL\_ADDRESS The MFR\_RAIL\_ADDRESS command enables direct device address access to the PAGE activated channel. The value of this command should be common to all devices attached to a single power supply rail. The user should only perform command writes to this address. If a read is performed from this address and the rail devices do not respond with EXACTLY the same value, the LTC3887 will detect bus contention and set a CML communications fault. Setting this command to a value of 0x80 disables rail device addressing for the channel. This command has one data byte. ### **GENERAL CONFIGURATION REGISTERS** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |-------------------------|----------|--------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | MFR_CHAN_CONFIG_LTC3887 | 0xD0 | Configuration bits that are channel specific. | R/W Byte | Υ | Reg | | Υ | 0x1D | | MFR_CONFIG_ALL_LTC3887 | 0xD1 | Configuration bits that are common to all pages. | R/W Byte | N | Reg | | Υ | 0x21 | ### MFR CHAN CONFIG LTC3887 General purpose configuration command common to multiple ADI products. | BIT | MEANING | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved | | 6 | Reserved | | 5 | Reserved | | 4 | Disable RUN Low. When asserted the RUN pin is not pulsed low if commanded OFF | | 3 | Enable Short Cycle. | | 2 | SHARE_CLOCK control, if SHARE_CLOCK is held low, the output is disabled | | 1 | No GPIO ALERT, ALERT is not pulled low if GPIO is pulled low externally. Assert this bit if either POWER_GOOD or VOUT_UVUF are propagated on GPIO | | 0 | Disables the VOUT decay value requirement for MFR_RETRY_TIME processing. When this bit is set to a 0, the output must decay to less than 12.5% of the programmed value for any action that turns off the rail including a fault, an OFF/ON command, or a toggle of RUN from high to low to high. | This command has one data byte. Bit[3]:A Short Cycle event occurs whenever the PWM channel is turned OFF and commanded back ON before the TOFF\_DELAY plus TOFF\_FALL time has elapsed. If a Short Cycle event occurs and the bit is set to a 1 (enabled), the output rail will IMMEDIATE\_OFF and restart with a 120ms delay. If the Short Cycle event occurs and this bit is set to a 0, the TOFF\_DELAY plus TOFF\_FALL times will be honored as a normal sequence off event, and the part will restart after an additional 120ms delay. ### MFR CONFIG ALL LTC3887 General purpose configuration command common to multiple ADI products | BIT | MEANING | |-----|-------------------------------------------------------------------------------------------------------------------------------| | 7 | Enable Fault Logging | | 6 | Ignore Resistor Configuration Pins | | 5 | Disable CML fault for Quick Command message | | 4 | Disable SYNC out | | 3 | Enable 255ms Time Out | | 2 | A valid PEC required for PMBus writes to be accepted. If this bit is not set, the part will accept commands with invalid PEC. | | 1 | Enable the use of PMBus clock stretching | | 0 | Enables a low to high transition on either RUN pin to issue a CLEAR_FAULTS command | This command has one data byte. ### ON/OFF/MARGIN | COMMAND NAME | CMD<br>CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE | |---------------|-------------|-------------------------------------------------------------|-----------|-------|----------------|-------|-----|------------------| | ON_OFF_CONFIG | 0x02 | RUN pin and PMBus bus on/off command configuration. | R/W Byte | Υ | Reg | | Υ | 0x1E | | OPERATION | 0x01 | Operating mode control. On/off, margin high and margin low. | R/W Byte | Υ | Reg | | Y | 0x40 | | MFR_RESET | 0xFD | Commanded reset without requiring a power-down. | Send Byte | N | | | | NA | ### ON OFF CONFIG The ON\_OFF\_CONFIG command configures the combination of RUN*n* pin input and serial bus commands needed to turn the unit on and off. This includes how the unit responds when power is applied. **Table 8. Supported Values** | VALUE | MEANING | |-------|--------------------------------------------------------------------------------------------------------------------------------------| | 0x1F | OPERATION value and RUN <i>n</i> pin must both command the device to start/run. Device executes immediate off when commanded off. | | 0x1E | OPERATION value and RUN <i>n</i> pin must both command the device to start/run. Device uses TOFF_ command values when commanded off. | | 0x17 | RUNn pin control with immediate off when commanded off. OPERATION on/off control ignored. | | 0x16 | RUN <i>n</i> pin control using TOFF_ command values when commanded off. OPERATION on/off control ignored. | Note: A high on the RUN pin is always required to start power conversion. Power conversion will always stop with a low on RUN. Programming an unsupported ON\_OFF\_CONFIG value will generate a CML fault and the command will be ignored. This command has one data byte. ### **OPERATION** The OPERATION command is used to turn the unit on and off in conjunction with the input from the RUNn pins. It is also used to cause the unit to set the output voltage to the upper or lower MARGIN VOLTAGEs. The unit stays in the commanded operating mode until a subsequent OPERATION command or change in the state of the RUNn pin instructs the device to change to another mode. If the part is stored in the MARGIN\_LOW/HIGH state, the next RESET or POWER\_ON cycle will ramp to that state. If the OPERATION command is modified, for example ON is changed to MARGIN\_LOW, the output will move at a fixed slope set by the VOUT\_TRANSITION\_RATE. The default operation command is sequence off. If $V_{IN}$ is applied to a default part and the VOUT\_CONFIG resistor configuration pins are not installed, the outputs will be commanded off. If the voltage resistor configuration pins are installed, the output operation will be set to on and the part will regulate at the resistor configured output voltage. Margin High (Ignore Faults) and Margin Low (Ignore Faults) operations are not supported by the LTC3887. The part defaults to the Sequence Off state. This command has one data byte. Table 9. OPERATION Command Detail Register OPERATION Data Contents When On Off Config Use PMBus Enables Operation Control | SYMBOL | Action | Value | |----------|----------------------|-------| | BITS | | | | | Turn off immediately | 0x00 | | | Turn on | 0x80 | | FUNCTION | Margin Low | 0x98 | | | Margin High | 0xA8 | | | Sequence off | 0x40 | ## OPERATION Data Contents When On\_Off\_Config is Configured Such That OPERATION Command Is Not Used to Command Channel On or Off | SYMBOL | Action | Value | |----------|-------------------|-------| | BITS | | | | FUNCTION | Output at Nominal | 0x80 | | | Margin Low | 0x98 | | | Margin High | 0xA8 | Note: Attempts to write a reserved value will cause a CML fault. ### MFR RESET This command provides a means by which the user can perform a reset of the LTC3887. This write-only command has no data bytes. 68 ### **PWM CONFIG** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value | |----------------------------|----------|---------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | MFR_PWM_MODE_<br>LTC3887 | 0xD4 | Configuration for the PWM engine of each channel. | R/W Byte | Y | Reg | | Υ | 0xC1 | | MFR_PWM_CONFIG_<br>LTC3887 | 0xF5 | Set numerous parameters for the DC/DC controller including phasing. | R/W Byte | N | Reg | | Υ | 0x10 | | FREQUENCY_SWITCH | 0x33 | Switching frequency of the controller. | R/W Word | N | L11 | kHz | Υ | 350<br>0xFABC | ### MFR\_PWM\_MODE\_LTC3887 The MFR\_PWM\_MODE\_LTC3887 command allows the user to program the PWM controller to use, discontinuous (pulse-skipping mode), or forced continuous conduction mode. Bits 7 and 1 of this command affect the loop gain of the respective channels which may require modifications to the external compensation network. | BIT | MEANING | |-----|-------------------------------------| | 7 | Range of I <sub>LIMIT</sub> | | | 0 – Low Current Range | | | 1 – High Current Range | | 6 | Enable Servo Mode | | 5 | Reserved | | 4 | Reserved | | 3 | Reserved | | 2 | Reserved | | 1 | Voltage Range | | | 0 - Hi Voltage Range 5.5 volts max | | | 1 - Lo Voltage Range 2.75 volts max | | 0 | PWM Mode | | | 0 - Discontinuous Mode | | | 1 - Continuous Mode | Whenever the channel is ramping on, the PWM mode will be discontinuous, regardless of the value of this command. Bit [7] of this command determines if the part is in high range or low range of the IOUT\_OC\_FAULT\_LIMIT command. Changing this bit value changes the PWM loop gain and compensation. Changing this bit value whenever an output is active may have detrimental system results. Bit [6] The LTC3887 will not servo while the part is OFF, ramping on or ramping off. When set to a one, the output servo is enabled. The output set point DAC will be slowly adjusted to minimize the difference between the READ\_VOUT\_ADC and the VOUT\_COMMAND (or the appropriate margined value). Bit [1] of this command determines if the part is in high range or low voltage range. Changing this bit value changes the PWM loop gain and compensation. The respective channel must be off to modify this bit. This command has one data byte. ### MFR\_PWM\_CONFIG\_LTC3887 The MFR\_PWM\_CONFIG\_LTC3887 command sets the switching frequency phase offset with respect to the falling edge of the SYNC signal. The part must be in the OFF state to process this command. Either the RUN pins must be low or the part must be commanded off. If the part is in the RUN state and this command is written, the command will be ignored and a BUSY fault will be asserted. Bit 7 allows remote differential voltage sensing for PolyPhase rail applications. | BIT | MEANING | | | | | | | | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--|--|--|--|--|--| | 7 | EA Connection | EA Connection | | | | | | | | | 0 – Independent EA and Channel Outputs | | | | | | | | | | 1 – EA1 uses EA0 input f | or PolyPhase operation | | | | | | | | 6 | Reserved. | | | | | | | | | 5 | Reserved | | | | | | | | | 4 | Share Clock Enable : If this bit is 1, the SHARE_CLK pin will not be released until $V_{\rm IN} > {\rm VIN\_ON}$ . The SHARE_CLK pin will be pulled low when $V_{\rm IN} < {\rm VIN\_OFF}$ . If this bit is 0, the SHARE_CLK pin will not be pulled low when VIN < VIN_OFF except for the initial application of VIN. | | | | | | | | | 3 | Reserved | | | | | | | | | BIT [2:0] | CHANNEL 0 (DEGREES) | CHANNEL 1 (DEGREES) | | | | | | | | 000b | 0 | 180 | | | | | | | | 001b | 90 | 270 | | | | | | | | 010b | 0 | 240 | | | | | | | | 011b | 0 120 | | | | | | | | | 100b | 120 | 120 240 | | | | | | | | 101b | 60 | 240 | | | | | | | | 110b | 120 | 300 | | | | | | | Do not assert Bit [7] unless it is a PolyPhase application and both $V_{OUT}$ pins are tied together and both ITH pins are tied together. This command has one data byte. ### FREQUENCY\_SWITCH The FREQUENCY\_SWITCH command sets the switching frequency, in kHz, of a PMBus device. ### Supported Frequencies: | VALUE [15:0] | RESULTING FREQUENCY (TYP) | |--------------|---------------------------| | 0x0000 | External Oscillator | | 0xF3E8 | 250kHz | | 0xFABC | 350kHz | | 0xFB52 | 425kHz | | 0xFBE8 | 500kHz | | 0x023F | 575kHz | | 0x028A | 650kHz | | 0x02EE | 750kHz | | 0x03E8 | 1000kHz | The part must be in the OFF state to process this command. Either the RUN pins must be low or the part must be commanded off. If the part is in the RUN state and this command is written, the command will be ignored and a BUSY fault will be asserted. When the part is commanded off and the frequency is changed, a PLL\_UNLOCK status may be detected as the PLL locks onto the new frequency. This command has two data bytes and is formatted in Linear\_5s\_11s format. ### VOLTAGE ### **Input Voltage and Limits** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE | |---------------------|----------|----------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | VIN_OV_FAULT_ LIMIT | 0x55 | Input supply overvoltage fault limit. | R/W Word | N | L11 | V | Υ | 15.5<br>0xD3E0 | | VIN_UV_WARN_LIMIT | 0x58 | Input supply undervoltage warning limit. | R/W Word | N | L11 | V | Υ | 6.3<br>0xCB26 | | VIN_ON | 0x35 | Input voltage at which the unit should start power conversion. | R/W Word | N | L11 | V | Υ | 6.5<br>0xCB40 | | VIN_OFF | 0x36 | Input voltage at which the unit should stop power conversion. | R/W Word | N | L11 | V | Υ | 6.0<br>0xCB00 | ### VIN OV FAULT LIMIT The VIN\_OV\_FAULT\_LIMIT command sets the value of the measured input voltage, in volts, that causes an input overvoltage fault. The fault is detected with the A/D converter resulting in latency up to 120ms. This command has two data bytes and is formatted in Linear\_5s\_11s format. ### VIN UV WARN LIMIT The VIN\_UV\_WARN\_LIMIT command sets the value of the input voltage that causes an input undervoltage warning. The warning is detected with the A/D converter resulting in latency up to 120ms. This command has two data bytes and is formatted in Linear 5s 11s format. ### VIN\_ON The VIN ON command sets the input voltage, in volts, at which the unit should start power conversion. This command has two data bytes and is formatted in Linear\_5s\_11s format. ### VIN OFF The VIN OFF command sets the input voltage, in volts, at which the unit should stop power conversion. This command has two data bytes and is formatted in Linear 5s 11s format. ### **Output Voltage and Limits** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |----------------------|----------|--------------------------------------------------------------------------|----------|-------|----------------|-------|-----|--------------------------| | VOUT_MODE | 0x20 | Output voltage format and exponent (2 <sup>-12</sup> ). | R Byte | Y | Reg | | | 2 <sup>-12</sup><br>0x14 | | VOUT_MAX | 0x24 | Upper limit on the commanded output voltage including VOUT_MARGIN_HIGH. | R/W Word | Y | L16 | V | Y | 5.6<br>0x599A | | VOUT_OV_FAULT_ LIMIT | 0x40 | Output overvoltage fault limit. | R/W Word | Y | L16 | V | Υ | 1.1<br>0x119A | | VOUT_OV_WARN_ LIMIT | 0x42 | Output overvoltage warning limit. | R/W Word | Υ | L16 | V | Υ | 1.075<br>0x1133 | | VOUT_MARGIN_HIGH | 0x25 | Margin high output voltage set point. Must be greater than VOUT_COMMAND. | R/W Word | Y | L16 | V | Υ | 1.05<br>0x10CD | | VOUT_COMMAND | 0x21 | Nominal output voltage set point. | R/W Word | Y | L16 | V | Υ | 1.0<br>0x1000 | | VOUT_MARGIN_LOW | 0x26 | Margin low output voltage set point. Must be less than VOUT_COMMAND. | R/W Word | Y | L16 | V | Υ | 0.95<br>0x0F33 | | VOUT_UV_WARN_ LIMIT | 0x43 | Output undervoltage warning limit. | R/W Word | Y | L16 | V | Y | 0.925<br>0x0ECD | | VOUT_UV_FAULT_ LIMIT | 0x44 | Output undervoltage fault limit. | R/W Word | Y | L16 | V | Υ | 0.9<br>0x0E66 | | MFR_VOUT_MAX | 0xA5 | Maximum allowed output voltage including VOUT_OV_FAULT_LIMIT. | R Word | Υ | L16 | V | | 5.7<br>0x5B33 | ### **VOUT\_MODE** The data byte for VOUT\_MODE command, used for commanding and reading output voltage, consists of a 3-bit mode (only linear format is supported) and a 5-bit parameter representing the exponent used in output voltage Read/Write commands. This read-only command has one data byte. ### VOUT\_MAX The VOUT\_MAX command sets an upper limit on any voltage, including VOUT\_MARGIN\_HIGH, the unit can command regardless of any other commands or combinations. The maximum allowed value of this command is 5.7 volts. The maximum output voltage the LTC3887 can produce is 5.5 volts including VOUT\_MARGIN\_HIGH. However, the VOUT\_OV\_FAULT\_LIMIT can be commanded as high as 5.7 volts. This command has two data bytes and is formatted in Linear\_16u format. ### VOUT\_OV\_FAULT\_LIMIT The VOUT\_OV\_FAULT\_LIMIT command sets the value of the output voltage measured at the sense pins, in volts, which causes an output overvoltage fault. If the VOUT\_OV\_FAULT\_LIMIT is modified and the switcher is active, allow 10ms after the command is modified to assure the new value is being honored. The part indicates if it is busy making a calculation. Monitor bits 5 and 6 of MFR\_COMMON. Either bit is low if the part is busy. If this wait time is not met, and the VOUT\_COMMAND is modified above the old overvoltage limit, an OV condition might temporarily be detected resulting in undesirable behavior and possible damage to the switcher. If VOUT\_OV\_FAULT\_RESPONSE is set to OV\_PULLDOWN, the GPIO pin will not assert if VOUT\_OV\_FAULT is propagated. The LTC3887 will pull the TG low and assert the BG bit as soon as the overvoltage condition is detected. This command has two data bytes and is formatted in Linear\_16u format. ### **VOUT OV WARN LIMIT** The VOUT\_OV\_WARN\_LIMIT command sets the value of the output voltage measured at the sense pins, in volts, which causes an output voltage high warning. The READ\_VOUT value will be used to determine if this limit has been exceeded. In response to the VOUT\_OV\_WARN\_LIMIT being exceeded, the device: - Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Sets the VOUT bit in the STATUS WORD - Sets the VOUT Overvoltage Warning bit in the STATUS VOUT command - Notifies the host by asserting ALERT pin, unless masked. This condition is detected by the ADC so the response time may be up to 120ms. This command has two data bytes and is formatted in Linear\_16u format. ### VOUT\_MARGIN\_HIGH The VOUT\_MARGIN\_HIGH command loads the unit with the voltage to which the output is to be changed, in volts, when the OPERATION command is set to "Margin High". The value must be greater than VOUT\_COMMAND. The maximum guaranteed value on VOUT\_MARGIN\_HIGH is 5.5 volts. This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition. This command has two data bytes and is formatted in Linear\_16u format. ### **VOUT COMMAND** The VOUT\_COMMAND consists of two bytes and is used to set the output voltage, in volts. The maximum guaranteed value on VOUT is 5.5 volts. This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition. This command has two data bytes and is formatted in Linear\_16u format. ### **VOUT MARGIN LOW** The VOUT\_MARGIN\_LOW command loads the unit with the voltage to which the output is to be changed, in volts, when the OPERATION command is set to "Margin Low". The value must be less than VOUT\_COMMAND. This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition. This command has two data bytes and is formatted in Linear\_16u format. Rev. I #### **VOUT UV WARN LIMIT** The VOUT\_UV\_ WARN\_LIMIT command reads the value of the output voltage measured at the sense pins, in volts, which causes an output voltage low warning. In response to the VOUT UV WARN LIMIT being exceeded, the device: - Sets the NONE OF THE ABOVE bit in the STATUS BYTE - Sets the VOUT bit in the STATUS\_WORD - Sets the VOUT Undervoltage Warning bit in the STATUS\_VOUT command - Notifies the host by asserting ALERT pin, unless masked. This condition is detected by the ADC so the response time may be up to 120ms. This command has two data bytes and is formatted in Linear 16u format. #### VOUT\_UV\_FAULT\_LIMIT The VOUT\_UV\_FAULT\_LIMIT command reads the value of the output voltage measured at the sense pins, in volts, which causes an output undervoltage fault. This command has two data bytes and is formatted in Linear\_16u format. #### MFR\_VOUT\_MAX The MFR\_VOUT\_MAX command is the maximum output voltage in volts for each channel including VOUT\_OV\_FAULT\_LIMIT. If the output voltages are set to high range (Bit 1 of MFR\_PWM\_MODE\_LTC3887 set to a 0) MFR\_VOUT\_MAX for channel 0 and 1 is 5.7V. If the output voltages are set to low range (Bit 1 of MFR\_PWM\_MODE\_LTC3887 set to a 1) the MFR\_VOUT\_MAX for both channels is 2.75V. Entering VOUT\_COMMAND values greater than this will result in a CML fault and the output voltage setting will be clamped to the maximum level. This read-only command has 2 data bytes and is formatted in Linear\_16u format. #### CURRENT #### **Input Current Calibration** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |----------------|----------|---------------------------------------------------------------------------------|-------------|-------|----------------|-------|-----|------------------| | MFR_IIN_OFFSET | | Coefficient used to add to the input current to account for the IQ of the part. | R/W<br>Word | Υ | L11 | А | Y | 0.050<br>0x9333 | #### MFR IIN OFFSET The MFR\_IIN\_OFFSET command allows the user to set an input current representing the quiescent current of each channel. For accurate results at low output current, the part should be in continuous conduction mode. This command has 2 data bytes and is formatted in Linear\_5s\_11s format. #### **Output Current Calibration** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |----------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | IOUT_CAL_GAIN | 0x38 | The ratio of the voltage at the current sense pins to the sensed current. For devices using a fixed current sense resistor, it is the resistance value in $m\Omega.$ | R/W Word | Y | L11 | mΩ | Υ | 1.8<br>0xBB9A | | MFR_IOUT_CAL_GAIN_TC | 0xF6 | Temperature coefficient of the current sensing element. | R/W Word | Y | CF | | Υ | 3900<br>0x0F3C | #### **IOUT CAL GAIN** The IOUT\_CAL\_GAIN command is used to set the resistance value of the current sense resistor in milliohms. (see also MFR\_IOUT\_CAL\_GAIN\_TC). This command has two data bytes and is formatted in Linear\_5s\_11s format. #### MFR IOUT CAL GAIN TC The MFR\_IOUT\_CAL\_GAIN\_TC command allows the user to program the temperature coefficient of the IOUT\_CAL\_GAIN sense resistor or inductor DCR in ppm/°C. This command has two data bytes and is formatted in 16-bit 2's complement integer ppm. N = -32768 to $32767 \cdot 10^{-6}$ . Nominal temperature is 27°C. The IOUT\_CAL\_GAIN is multiplied by: [1.0 + MFR\_IOUT\_CAL\_GAIN\_TC • (READ\_TEMPERATURE\_1-27)]. DCR sensing will have a typical value of 3900. The IOUT\_CAL\_GAIN and MFR\_IOUT\_CAL\_GAIN\_TC impact all current parameters including: READ\_IOUT, READ\_IIN, IOUT\_OC\_FAULT\_LIMIT and IOUT\_OC\_WARN\_LIMIT. ### **Input Current** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE | |-------------------|----------|----------------------------------|----------|-------|----------------|-------|-----|------------------| | IIN_OC_WARN_LIMIT | 0x5D | Input overcurrent warning limit. | R/W Word | N | L11 | А | Y | 10.0<br>0xD280 | #### IIN\_OC\_WARN\_LIMIT The IIN\_OC\_WARN\_LIMIT command sets the value of the input current, in amperes, that causes a warning indicating the input current is high. The READ\_IIN value will be used to determine if this limit has been exceeded. In response to the IIN\_OC\_WARN\_LIMIT being exceeded, the device: - Sets the OTHER bit in the STATUS\_BYTE - Sets the INPUT bit in the upper byte of the STATUS\_WORD - Sets the IIN Overcurrent Warning bit in the STATUS\_INPUT command, and - Notifies the host by asserting ALERT pin, unless masked This condition is detected by the ADC so the response time may be up to 120ms. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### **Output Current** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |---------------------|----------|-----------------------------------|----------|-------|----------------|-------|-----|------------------| | IOUT_OC_FAULT_LIMIT | 0x46 | Output overcurrent fault limit. | R/W Word | Y | L11 | А | Υ | 29.75<br>0xDBB8 | | IOUT_OC_WARN_LIMIT | 0x4A | Output overcurrent warning limit. | R/W Word | Y | L11 | А | Y | 20.0<br>0xDA80 | #### IOUT\_OC\_FAULT\_LIMIT The IOUT\_OC\_FAULT\_LIMIT command sets the value of the peak output current limit, in amperes. When the controller is in current limit, the overcurrent detector will indicate an overcurrent fault condition. The programmed overcurrent fault limit value is rounded up to the nearest one of the following set of discrete values: | 25mV/IOUT_CAL_GAIN | Low Range (1.5x Nominal Loop Gain) | |----------------------|------------------------------------| | 28.6mV/IOUT_CAL_GAIN | MFR_PWM_MODE_LTC3887 [7]=0 | | 32.1mV/IOUT_CAL_GAIN | | | 35.7mV/IOUT_CAL_GAIN | | | 39.3mV/IOUT_CAL_GAIN | | | 42.9mV/IOUT_CAL_GAIN | | | 46.4mV/IOUT_CAL_GAIN | | | 50mV/IOUT_CAL_GAIN | | | 37.5mV/IOUT_CAL_GAIN | High Range (Nominal Loop Gain) | | 42.9mV/IOUT_CAL_GAIN | MFR_PWM_MODE_LTC3887 [7]=1 | | 48.2mV/IOUT_CAL_GAIN | | | 53.6mV/IOUT_CAL_GAIN | | | 58.9mV/IOUT_CAL_GAIN | | | 64.3mV/IOUT_CAL_GAIN | | | 69.6mV/IOUT_CAL_GAIN | | | 75 MUCHT ON CAIN | | | 75mV/IOUT_CAL_GAIN | | Note: This is the peak of the current waveform. The READ\_IOUT command returns the average current. The peak output current limits are adjusted with temperature based on the MFR\_IOUT\_CAL\_GAIN\_TC using the equation: IOUT\_OC\_FAULT\_LIMIT = IOUT\_CAL\_GAIN • (1 + MFR\_IOUT\_CAL\_GAIN\_TC • (READ\_TEMPERTURE\_1-27.0)). The LTpowerPlay GUI automatically convert the voltages to currents. The I<sub>OUT</sub> range is set with bit 7 of the MFR\_PWM\_MODE\_LTC3887 command. The IOUT\_OC\_FAULT\_LIMIT is ignored during TON\_RISE and TOFF\_FALL. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### IOUT\_OC\_WARN\_LIMIT This command sets the value of the output current that causes an output overcurrent warning in amperes. The READ IOUT value will be used to determine if this limit has been exceeded. In response to the IOUT\_OC\_WARN\_LIMIT being exceeded, the device: Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Sets the IOUT bit in the STATUS WORD - Sets the IOUT Overcurrent Warning bit in the STATUS\_IOUT command, and - Notifies the host by asserting ALERT pin, unless masked. This condition is detected by the ADC so the response time may be up to 120ms. The IOUT\_OC\_FAULT\_LIMIT is ignored during TON\_RISE and TOFF\_FALL. This command has two data bytes and is formatted in Linear\_5s\_11s format #### **TEMPERATURE** #### **External Temperature Calibration** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE | |-------------------|----------|------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | MFR_TEMP_1_GAIN | 0xF8 | Sets the slope of the external temperature sensor. | R/W Word | Υ | CF | | Υ | 1<br>0x4000 | | MFR_TEMP_1_0FFSET | 0xF9 | Sets the offset of the external temperature sensor with respect to –273.1°C. | R/W Word | Υ | L11 | С | Y | 0<br>0x8000 | #### MFR TEMP 1 GAIN The MFR\_TEMP\_1\_GAIN command will modify the slope of the external temperature sensor to account for non-idealities in the element and errors associated with the remote sensing of the temperature in the inductor. This command has two data bytes and is formatted in 16-bit 2's complement integer. N = 8192 to 32767. The effective adjustment is $N \cdot 2^{-14}$ . The nominal value is 1. #### MFR TEMP 1 OFFSET The MFR\_TEMP\_1\_OFFSET command will modify the offset of the external temperature sensor to account for non-idealities in the element and errors associated with the remote sensing of the temperature in the inductor. This command has two data bytes and is formatted in Linear\_5s\_11s format. The part starts the calculation with a value of -273.15 so the default adjustment value is zero. #### **External Temperature Limits** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value | |----------------|----------|-----------------------------------------|----------|-------|----------------|-------|-----|------------------| | OT_FAULT_LIMIT | 0x4F | External overtemperature fault limit. | R/W Word | Y | L11 | С | Υ | 100.0<br>0xEB20 | | OT_WARN_LIMIT | 0x51 | External overtemperature warning limit. | R/W Word | Υ | L11 | С | Υ | 85.0<br>0xEAA8 | | UT_FAULT_LIMIT | 0x53 | External undertemperature fault limit. | R/W Word | Υ | L11 | С | Υ | -40.0<br>0xE580 | #### OT FAULT LIMIT The OT\_FAULT\_LIMIT command sets the value of the external sense temperature, in degrees Celsius, which causes an overtemperature fault. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded. This condition is detected by the ADC so the response time may be up to 120ms. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### OT\_WARN\_LIMIT The OT\_WARN\_LIMIT command sets the value of the external sense temperature, in degrees Celsius, which causes an overtemperature warning. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded. In response to the OT\_WARN\_LIMIT being exceeded, the device: - Sets the TEMPERATURE bit in the STATUS BYTE - Sets the Overtemperature Warning bit in the STATUS\_TEMPERATURE command, and - Notifies the host by asserting ALERT pin, unless masked. This condition is detected by the ADC so the response time may be up to 120ms. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### UT FAULT LIMIT The UT\_FAULT\_LIMIT command sets the value of the external sense temperature, in degrees Celsius, which causes an undertemperature fault. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded. Note: If the temp sensors are not installed, the UT\_FAULT\_LIMIT can be set to -275°C and UT\_FAULT\_LIMIT response set to ignore to avoid ALERT being asserted. This condition is detected by the ADC so the response time may be up to 120ms. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### **TIMING** ### Timing—On Sequence/Ramp | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |----------------------|----------|-----------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | TON_DELAY | 0x60 | Time from RUN and/or Operation on to output rail turn-on. | R/W Word | Y | L11 | ms | Y | 0.0<br>0x8000 | | TON_RISE | 0x61 | Time from when the output starts to rise until the output voltage reaches the VOUT commanded value. | R/W Word | Y | L11 | ms | Y | 8.0<br>0xD200 | | TON_MAX_FAULT_LIMIT | 0x62 | Maximum time from the start of TON_RISE for VOUT to cross the VOUT_UV_FAULT_LIMIT. | R/W Word | Y | L11 | ms | Υ | 10.0<br>0xD280 | | VOUT_TRANSITION_RATE | 0x27 | Rate the output changes when VOUT commanded to a new value. | R/W Word | Y | L11 | V/ms | Υ | 0.25<br>0xAA00 | #### TON DELAY The TON\_DELAY command sets the time, in milliseconds, from when a start condition is received until the output voltage starts to rise. Values from 0ms to 83 seconds are valid. This command has two data bytes and is formatted in Linear 5s 11s format. #### TON\_RISE The TON\_RISE command sets the time, in milliseconds, from the time the output starts to rise to the time the output enters the regulation band. Values from 0 to 1.3 seconds are valid. The part will be in discontinuous mode during TON\_RISE events. If TON\_RISE is less than 0.25ms, the LTC3887 digital slope will be bypassed. The output voltage transition will be controlled by the analog performance of the PWM switcher. The maximum allowed slope is 4V/ms. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### TON\_MAX\_FAULT\_LIMIT The TON\_MAX\_FAULT\_LIMIT command sets the value, in milliseconds, on how long the unit can attempt to power up the output without reaching the output undervoltage fault limit. A data value of 0ms means that there is no limit and that the unit can attempt to bring up the output voltage indefinitely. The maximum limit is 83 seconds. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### **VOUT TRANSITION RATE** When a PMBus device receives either a VOUT\_COMMAND or OPERATION (Margin High, Margin Low) that causes the output voltage to change this command set the rate in V/ms at which the output voltage changes. This commanded rate of change does not apply when the unit is commanded on or off. Values of greater than 0.1V/ms are recommended. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### Timing—Off Sequence/Ramp | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value | |---------------------|----------|-------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | TOFF_DELAY | 0x64 | Time from RUN and/or Operation off to the start of TOFF_FALL ramp. | R/W Word | | L11 | ms | Y | 0.0<br>0x8000 | | TOFF_FALL | 0x65 | Time from when the output starts to fall until the output reaches zero volts. | R/W Word | Υ | L11 | ms | Y | 8.0<br>0xD200 | | TOFF_MAX_WARN_LIMIT | 0x66 | Maximum allowed time, after TOFF_FALL completed, for the unit to decay below 12.5%. | R/W Word | Υ | L11 | ms | Υ | 150<br>0xF258 | #### TOFF DELAY The TOFF\_DELAY command sets the time, in milliseconds, from when a stop condition is received until the output voltage starts to fall. Values from 0 to 83 seconds are valid. ## LTC3887/LTC3887-1/ LTC3887-2 ## PMBus COMMAND DETAILS This command is excluded from fault events. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### TOFF FALL The TOFF\_FALL command sets the time, in milliseconds, from the end of the turn-off delay time until the output voltage is commanded to zero. It is the ramp time of the $V_{OUT}$ DAC. When the $V_{OUT}$ DAC is zero, the part will three-state. The part will maintain the mode of operation programmed. For defined TOFF\_FALL times, the user should set the part to continuous conduction mode. Loading the max value indicates the part will ramp down at the slowest possible rate. The minimum supported fall time is 0.25ms. A value less than 0.25ms will result in a 0.25ms ramp. The maximum fall time is 1.3 seconds. The maximum allowed slope is 4V/ms. In discontinuous conduction mode, the controller will not draw current from the load and the fall time will be set by the output capacitance and load current. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### TOFF\_MAX\_WARN\_LIMIT The TOFF\_MAX\_WARN\_LIMIT command sets the value, in milliseconds, on how long the unit can attempt to turn off the output until a warning is asserted. The output is considered off when the $V_{OUT}$ voltage is less than 12.5% of the programmed VOUT\_COMMAND value. The calculation begins after TOFF\_FALL is complete. TOFF\_MAX\_WARN is not enabled in VOUT\_DECAY is disabled. A data value of 0ms means that there is no limit and that the unit can attempt to turn off the output voltage indefinitely. Other than 0, values from 120ms to 524 seconds are valid. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### **Precondition for Restart** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE | |--------------------|----------|---------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | MFR_RESTART_ DELAY | 0xDC | Delay from actual RUN active edge to virtual RUN active edge. | R/W Word | Υ | L11 | ms | Y | 500<br>0xFBE8 | #### MFR RESTART DELAY This command specifies the minimum RUN off time in milliseconds. This device will pull the RUN pin low for this length of time once a falling edge of RUN has been detected. The minimum recommended value is 136ms. Note: The restart delay is different than the retry delay. The restart delay pulls run low for the specified time, after which a standard start-up sequence is initiated. The minimum restart delay should be equal to TOFF\_DELAY + TOFF\_FALL + 136ms. Valid values are from 136ms to 65.52 seconds in 16ms increments. To assure a minimum off time, set the MFR\_RESTART\_DELAY 16ms longer than the desired time. The output rail can be off longer than the MFR\_RESTART\_DELAY after the RUN pin is pulled high if the output decay bit 1 is enabled in MFR\_CHAN\_CONFIG\_LTC3887 and the output takes a long time to decay below 12.5% of the programmed value. This command has two data bytes and is formatted in Linear 5s 11s format. 80 #### **FAULT RESPONSE** #### **Fault Responses All Faults** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value | |------------------|----------|-----------------------------------------|----------|-------|----------------|-------|-----|------------------| | MFR_RETRY_ DELAY | 0xDB | Retry interval during FAULT retry mode. | R/W Word | Y | L11 | ms | Y | 350<br>0xFABC | ### MFR\_RETRY\_DELAY This command sets the time in milliseconds between restarts if the fault response is to retry the controller at specified intervals. This command value is used for all fault responses that require retry. The retry time starts once the fault has been detected by the offending channel. Valid values are from 120ms to 83.88 seconds in 1ms increments. Note: The retry delay time is determined by the longer of the MFR\_RETRY\_DELAY command or the time required for the regulated output to decay below 12.5% of the programmed value. If the natural decay time of the output is too long, it is possible to remove the voltage requirement of the MFR\_RETRY\_DELAY command by asserting bit 0 of MFR\_CHAN\_CONFIG\_LTC3887. This command has two data bytes and is formatted in Linear\_5s\_11s format. #### Fault Responses Input Voltage | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |-----------------------|----------|--------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | VIN_OV_FAULT_RESPONSE | 0x56 | Action to be taken by the device when an input supply overvoltage fault is detected. | R/W Byte | Υ | Reg | | Υ | 0x80 | #### VIN\_OV\_FAULT\_RESPONSE The VIN\_OV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an input over-voltage fault. The data byte is in the format given in Table 14. The device also: - Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Set the INPUT bit in the upper byte of the STATUS WORD - Sets the VIN Overvoltage Fault bit in the STATUS\_INPUT command, and - Notifies the host by asserting ALERT pin, unless masked. This command has one data byte. ### **Fault Responses Output Voltage** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value | |----------------------------|----------|---------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | VOUT_OV_FAULT_RESPONSE | 0x41 | Action to be taken by the device when an output overvoltage fault is detected. | R/W Byte | Υ | Reg | | Υ | 0xB8 | | VOUT_UV_FAULT_RESPONSE | 0x45 | Action to be taken by the device when an output undervoltage fault is detected. | R/W Byte | Y | Reg | | Y | 0xB8 | | TON_MAX_FAULT_<br>RESPONSE | 0x63 | Action to be taken by the device when a TON_MAX_FAULT event is detected. | R/W Byte | Υ | Reg | | Y | 0xB8 | #### VOUT\_OV\_FAULT\_RESPONSE The VOUT\_OV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output overvoltage fault. The data byte is in the format given in Table 10. The device also: - Sets the VOUT OV bit in the STATUS BYTE - Sets the VOUT bit in the STATUS\_WORD - Sets the VOUT Overvoltage Fault bit in the STATUS\_VOUT command - Notifies the host by asserting ALERT pin, unless masked. The only value recognized for this command are: 0x80—The device shuts down (disables the output) and the unit does not attempt to retry. The output remains disabled until the fault is cleared (PMBus, Part II, Section 10.7). 0xB8-The device shuts down (disables the output) and device attempts retry continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. 0x4n The device shuts down and the unit does not attempt to retry. The output remains disabled until the part is commanded OFF then ON or the RUN pin is asserted low then high or RESET through the command or removal of VIN. The OV fault must remain active for a period of $n \cdot 10\mu s$ , where n is a value from 0 to 7. 0x78+n The device shuts down and the unit attempts to retry continuously until either the fault condition is cleared or the part is commanded OFF then ON or the RUN pin is asserted low then high or RESET through the command or removal of VIN. The OV fault must remain active for a period of n • 10µs, where n is a value from 0 to 7. Any other value will result in a CML fault and the write will be ignored. This command has one data byte. Table 10. VOUT\_OV\_FAULT\_RESPONSE Data Byte Contents | BITS | DESCRIPTION | VALUE | MEANING | | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:6 | Response For all values of bits [7:6], the LTC3887: | 00 | Part performs OV pull down only (i.e., turns off the top MOSFET and turns on lower MOSFET while V <sub>OUT</sub> is > VOUT_OV_FAULT) | | | | | Sets the corresponding fault bit in the status commands and Notifies the host by asserting ALERT pin, unless masked. The fault bit, once set, is cleared only when one or more of the following events occurs: The device receives a CLEAR_FAULTS command. The output is commanded through the RUNn pin, the OPERATION command, or the combined action of the RUNn pin and OPERATION command, to turn off and then to turn back on, or | 10 | The PMBus device continues operation for the delay time specified by bits [2:0] and the delay time unit specified for that particular fault. If the fault condition is still present at the end of the delay time, the unit responds as programmed in the Retry Setting (bits [5:3]). The device shuts down immediately (disables the output) and responds according to the retry setting in bits [5:3]. Not supported. Writing this value will generate a CML fault. | | | | 5:3 | Bias power is removed and reapplied to the LTC3887. Retry Setting | 000-110 | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed. | | | | | | 111 | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN <i>n</i> pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. | | | | 2:0 | Delay Time | XXX | The delay time in 10µs increments. This delay time determines how long the controller continues operating after a fault is detected. Only valid for deglitched off state | | | #### **VOUT\_UV\_FAULT\_RESPONSE** The VOUT\_UV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output undervoltage fault. The data byte is in the format given in Table 11. The device also: - Sets the VOUT bit in the STATUS\_WORD - Sets the VOUT undervoltage fault bit in the STATUS\_VOUT command - Notifies the host by asserting ALERT pin, unless masked. The UV fault and warn are masked until the following criteria are achieved: - 1) The TON\_MAX\_FAULT\_LIMIT has been reached - 2) The TON\_DELAY sequence has completed - 3) The TON\_RISE sequence has completed - 4) The VOUT\_UV\_FAULT\_LIMIT threshold has been reached - 5) The IOUT\_OC\_FAULT\_LIMIT is not present The UV fault and warn are masked whenever the channel is not active. The UV fault and warn are masked during TON\_RISE and TOFF\_FALL sequencing. This command has one data byte. Rev. Table 11. VOUT\_UV\_FAULT\_RESPONSE Data Byte Contents | BITS | DESCRIPTION | VALUE | MEANING | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Response For all values of bits [7:6], the LTC3887: | 00 | The PMBus device continues operation without interruption. (Ignores the fault functionally) | | | Sets the corresponding fault bit in the status commands and Notifies the host by asserting ALERT pin, unless masked. The fault bit, once set, is cleared only when one or more of the following events occurs: | 01 | The PMBus device continues operation for the delay time specified by bits [2:0] and the delay time unit specified for that particular fault. If the fault condition is still present at the end of the delay time, the unit responds as programmed in the Retry Setting (bits [5:3]). | | | The device receives a CLEAR_FAULTS command the output is commanded through the RUNn pin, the | 10 | The device shuts down (disables the output) and responds according to the retry setting in bits [5:3]. | | | OPERATION command, or the combined action of the RUN <i>n</i> pin and OPERATION command, to turn off and then to turn back on, or • Bias power is removed and reapplied to the LTC3887 | 11 | Not supported. Writing this value will generate a CML fault. | | 5:3 | Retry Setting | | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed. | | | | 111 | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN <i>n</i> pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. | | 2:0 | Delay Time | XXX | The delay time in $10\mu s$ increments. This delay time determines how long the controller continues operating after a fault is detected. Only valid for deglitched off state. | #### TON\_MAX\_FAULT\_RESPONSE The TON\_MAX\_FAULT\_RESPONSE command instructs the device on what action to take in response to a TON\_MAX fault. The data byte is in the format given in Table 4. The device also: - Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Sets the VOUT bit in the STATUS\_WORD - Sets the TON\_MAX\_FAULT bit in the STATUS\_VOUT command, and - Notifies the host by asserting ALERT pin, unless masked. - A value of 0 disables the TON\_MAX\_FAULT\_RESPONSE. It is not recommended to use 0. This command has one data byte. ### **Fault Responses Output Current** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |------------------------|----------|--------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | IOUT_OC_FAULT_RESPONSE | 0x47 | Action to be taken by the device when an output overcurrent fault is detected. | R/W Byte | Y | Reg | | Y | 0x00 | #### *IOUT\_OC\_FAULT\_RESPONSE* The IOUT\_OC\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output overcurrent fault. The data byte is in the format given in Table 12. The device also: - Sets the IOUT\_OC bit in the STATUS\_BYTE - Sets the IOUT bit in the STATUS\_WORD - Sets the IOUT Overcurrent Fault bit in the STATUS\_IOUT command, and - Notifies the host by asserting ALERT pin, unless masked. This command has one data byte. Table 12. IOUT\_OC\_FAULT\_RESPONSE Data Byte Contents | BITS | DESCRIPTION | VALUE | MEANING | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Response For all values of bits [7:6], the LTC3887: • Sets the corresponding fault bit in the status commands and | 00 | The LTC3887 continues to operate indefinitely while maintaining the output current at the value set by IOUT_OC_FAULT_LIMIT without regard to the output voltage (known as constant-current or brick-wall limiting). | | | • Notifies the host by asserting ALERT pin, unless masked. | 01 | Not supported. | | | The fault bit, once set, is cleared only when one or more of the following events occurs: • The device receives a CLEAR_FAULTS command • The output is commanded through the RUNn pin, the OPERATION command, or the combined action of the RUNn pin | 10 | The LTC3887 continues to operate, maintaining the output current at the value set by IOUT_OC_FAULT_LIMIT without regard to the output voltage, for the delay time set by bits [2:0]. If the device is still operating in current limit at the end of the delay time, the device responds as programmed by the Retry Setting in bits [5:3]. | | | <ul> <li>and OPERATION command, to turn off and then to turn back on, or</li> <li>Bias power is removed and reapplied to the LTC3887.</li> </ul> | 11 | The LTC3887 shuts down immediately and responds as programmed by the Retry Setting in bits [5:3]. | | 5:3 | Retry Setting | 000-110 | The unit does not attempt to restart. The output remains disabled until the fault is cleared by cycling the RUN <i>n</i> pin or removing bias power. | | | | 111 | The device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN <i>n</i> pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. Note: The retry interval is set by the MFR_RETRY_DELAY command. | | 2:0 | Delay Time | XXX | The number of delay time units in 16ms increments. This delay time is used to determine the amount of time a unit is to continue operating after a fault is detected before shutting down. Only valid for deglitched off state. | ## LTC3887/LTC3887-1/ LTC3887-2 ## PMBus COMMAND DETAILS ### **Fault Responses IC Temperature** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |-----------------------|----------|--------------------------------------------------------------------------------------|--------|-------|----------------|-------|-----|------------------| | MFR_OT_FAULT_RESPONSE | | Action to be taken by the device when an internal overtemperature fault is detected. | R Byte | N | Reg | | | 0xC0 | #### MFR\_OT\_FAULT\_RESPONSE The MFR\_OT\_FAULT\_RESPONSE command byte instructs the device on what action to take in response to an internal overtemperature fault. The data byte is in the format given in Table 13. ### The LTC3887 also: - Sets the MFR bit in the STATUS\_WORD, and - Sets the Overtemperature Fault bit in the STATUS\_MFR\_SPECIFIC command - Notifies the host by asserting ALERT pin, unless masked. This command has one data byte. Table 13. Data Byte Contents MFR\_OT\_FAULT\_RESPONSE | BITS | DESCRIPTION | VALUE | MEANING | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------| | 7:6 | Response | 00 | Not supported. Writing this value will generate a CML fault. | | | For all values of bits [7:6], the LTC3887: | 01 | Not supported. Writing this value will generate a CML fault | | | Sets the corresponding fault bit in the status commands and | 10 | The device shuts down immediately (disables the output) and | | | Notifies the host by asserting ALERT pin, unless masked. | | responds according to the retry setting in bits [5:3]. | | | The fault bit, once set, is cleared only when one or more of the following events occurs: | 11 | The device's output is disabled while the fault is present. Operation resumes and the output is enabled when the fault | | | The device receives a CLEAR_FAULTS command | | condition no longer exists. | | | The output is commanded through the RUN <i>n</i> pin, the OPERATION command, or the combined action of the RUN <i>n</i> pin and OPERATION command, to turn off and then to turn back on, or | | | | | Bias power is removed and reapplied to the LTC3887 | | | | 5:3 | Retry Setting | 000 | The unit does not attempt to restart. The output remains disabled until the fault is cleared. | | | | 001-111 | Not supported. Writing this value will generate CML fault. | | 2:0 | Delay Time | XXX | Not supported. Value ignored | ### **Fault Responses External Temperature** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>VALUE | |--------------------|----------|---------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | OT_FAULT_ RESPONSE | 0x50 | Action to be taken by the device when an external overtemperature fault is detected, | R/W Byte | Υ | Reg | | Y | 0xB8 | | UT_FAULT_ RESPONSE | 0x54 | Action to be taken by the device when an external undertemperature fault is detected. | R/W Byte | Υ | Reg | | Y | 0xB8 | #### OT\_FAULT\_RESPONSE The OT\_FAULT\_RESPONSE command instructs the device on what action to take in response to an external overtemperature fault on the external temp sensors. The data byte is in the format given in Table 14. The device also: - Sets the TEMPERATURE bit in the STATUS\_BYTE - Sets the Overtemperature Fault bit in the STATUS\_TEMPERATURE command, and - Notifies the host by asserting ALERT pin, unless masked. This condition is detected by the ADC so the response time may be up to 120ms. This command has one data byte. #### UT FAULT RESPONSE The UT\_FAULT\_RESPONSE command instructs the device on what action to take in response to an external undertemperature fault on the external temp sensors. The data byte is in the format given in Table 14. The device also: - Sets the TEMPERATURE bit in the STATUS\_BYTE - Sets the Undertemperature Fault bit in the STATUS\_TEMPERATURE command, and - Notifies the host by asserting ALERT pin, unless masked. This condition is detected by the ADC so the response time may be up to 120ms. This command has one data byte. Table 14. Data Byte Contents: TON\_MAX\_FAULT\_RESPONSE, VIN\_OV\_FAULT\_RESPONSE, OT\_FAULT\_RESPONSE, UT\_FAULT\_RESPONSE | BITS | DESCRIPTION | VALUE | MEANING | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Response | 00 | The PMBus device continues operation without interruption. | | | For all values of bits [7:6], the LTC3887: | 01 | Not supported. Writing this value will generate a CML fault. | | | • Sets the corresponding fault bit in the status commands, and • Notifies the host by asserting ALERT pin, unless masked. | 10 | The device shuts down immediately (disables the output) and responds according to the retry setting in bits [5:3]. | | | The fault bit, once set, is cleared only when one or more of the following events occurs: | 11 | Not supported. Writing this value will generate a CML fault. | | | The device receives a CLEAR_FAULTS command | | | | | The output is commanded through the RUNn pin, the OPERATION command, or the combined action of the RUNn pin and OPERATION command, to turn off and then to turn back on, or | | | | | Bias power is removed and reapplied to the LTC3887 | | | | 5:3 | Retry Setting | 000-110 | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed. | | | | 111 | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN <i>n</i> pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. | | 2:0 | Delay Time | XXX | Not supported. Values ignored | Rev. #### **FAULT SHARING** ## **Fault Sharing Propagation** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>FORMAT | UNITS | NVM | DEFAULT<br>Value | |--------------------------------|----------|-----------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | MFR_GPIO_<br>PROPAGATE_LTC3887 | 0xD2 | Configuration that determines which faults are propagated to the GPIO pins. | R/W Word | Υ | Reg | | Υ | 0x6993 | #### MFR\_GPIO\_PROPAGATE\_LTC3887 The MFR\_GPIO\_PROPAGATE\_LTC3887 command enables the faults that can cause the $\overline{\text{GPIO}}n$ pin to assert low. The command is formatted as shown in Table 15. Faults can only be propagated to the $\overline{\text{GPIO}}$ if they are programmed to respond to faults. This command has two data bytes. #### Table 15. $\overline{GPIO}n$ Propagate Fault Configuration The GPIOO and GPIO1 pins are designed to provide electrical notification of selected events to the user. Some of these events are common to both output channels. Others are specific to an output channel. They can also be used to share faults between channels. | BIT(S) | SYMBOL | OPERATION | |--------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B[15] | VOUT disabled while not decayed. | This is used in a PolyPhase configuration when bit 0 of the MFR_CHAN_CONFIG_LTC3887 is a zero. If the channel is turned off, by toggling the RUN pin or commanding the part OFF, and then the RUN is reasserted or the part is commanded back on before the output has decayed, VOUT will not restart until the 12.5% decay is honored. The GPIO pin is asserted during this condition if bit 15 is asserted. | | B[14] | Mfr_gpio_propagate_short_CMD_cycle | 0: No action | | | | 1: Asserts low when the channel is off due to a Short Cycle event. | | b[13] | Mfr_gpio_propagate_ton_max_fault | 0: No action if a TON_MAX_FAULT fault is asserted | | | | 1: Associated output will be asserted low if a TON_MAX_FAULT fault is asserted | | | | GPIOO is associated with page 0 TON_MAX_FAULT faults | | | | GPIO1 is associated with page 1 TON_MAX_FAULT faults | | b[12] | Mfr_gpio0_propagate_vout_uvuf, | Unfiltered VOUT_UV_FAULT_LIMIT comparator output | | | Mfr_gpio1_propagate_vout_uvuf | GPIOO is associated with channel 0 | | | | GPIO1 is associated with channel 1 | | b[11] | Mfr_gpio0_propagate_int_ot, | 0: No action if the MFR_OT_FAULT_LIMIT fault is asserted | | | Mfr_gpio1_propagate_int_ot | 1: Associated output will be asserted low if the MFR_OT_FAULT_LIMIT fault is asserted | | b[10] | Mfr_pwrgd1_en | 0: No action if channel 1 POWER_GOOD is not true | | | | 1: Associated output will be asserted low if channel 1 POWER_GOOD is not true | | | | If this bit is asserted, the GPIO_FAULT_RESPONSE must be ignore. If the GPIO_FAULT_RESPONSE is not set to ignore, the part will latch off and never be able to start. | | b[9] | Mfr_pwrgd0_en | 0: No action if channel 0 POWER_GOOD is not true | | | | 1: Associated output will be asserted low if channel 0 POWER_GOOD is not true | | | | If this bit is asserted, the GPIO_FAULT_RESPONSE must be ignore. If the GPIO_FAULT_RESPONSE is not set to ignore, the part will latch off and never be able to start. | | b[8] | Mfr_gpio0_propagate_ut, | 0: No action if the UT_FAULT_LIMIT fault is asserted | | | Mfr_gpio1_propagate_ut | 1: Associated output will be asserted low if the UT_FAULT_LIMIT fault is asserted | | | | GPIOO is associated with page 0 UT faults | | | | GPIO1 is associated with page 1 UT faults | | BIT(S) | SYMBOL | OPERATION | |--------|-------------------------------|----------------------------------------------------------------------------------------| | b[7] | Mfr_gpio0_propagate_ot, | 0: No action if the OT_FAULT_LIMIT fault is asserted | | | Mfr_gpio1_propagate_ot | 1: Associated output will be asserted low if the OT_FAULT_LIMIT fault is asserted | | | | GPIOO is associated with page 0 OT faults | | | | GPI01 is associated with page 1 OT faults | | b[6] | Reserved | | | b[5] | Reserved | | | b[4] | Mfr_gpio0_propagate_input_ov, | 0: No action if the VIN_OV_FAULT_LIMIT fault is asserted | | | Mfr_gpio1_propagate_input_ov | 1: Associated output will be asserted low if the VIN_OV_FAULT_LIMIT fault is asserted | | b[3] | Reserved | | | b[2] | Mfr_gpio0_propagate_iout_oc, | 0: No action if the IOUT_OC_FAULT_LIMIT fault is asserted | | | Mfr_gpio1_propagate_iout_oc | 1: Associated output will be asserted low if the IOUT_OC_FAULT_LIMIT fault is asserted | | | | GPIOO is associated with page 0 OC faults | | | | GPIO1 is associated with page 1 OC faults | | b[1] | Mfr_gpio0_propagate_vout_uv, | 0: No action if the VOUT_UV_FAULT_LIMIT fault is asserted | | | Mfr_gpio1_propagate_vout_uv | 1: Associated output will be asserted low if the VOUT_UV_FAULT_LIMIT fault is asserted | | | | GPIOO is associated with page 0 UV faults | | | | GPI01 is associated with page 1 UV faults | | b[0] | Mfr_gpio0_propagate_vout_ov, | 0: No action if the VOUT_OV_FAULT_LIMIT fault is asserted | | | Mfr_gpio1_propagate_vout_ov | 1: Associated output will be asserted low if the VOUT_OV_FAULT_LIMIT fault is asserted | | | | GPI00 is associated with page 0 OV faults | | | | GPI01 is associated with page 1 OV faults | ### **Fault Sharing Response** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |-------------------|----------|-----------------------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | MFR_GPIO_RESPONSE | 0xD5 | Action to be taken by the device when the $\overline{\text{GPIO}}$ pin is asserted low. | R/W Byte | Υ | Reg | | Υ | 0xC0 | #### MFR\_GPIO\_RESPONSE This command determines the controller's response to the $\overline{\text{GPIO}}n$ pin being pulled low by an external source. | VALUE | MEANING | |-------|----------------------------------------------------------------------------------------------| | 0xC0 | GPIO_INHIBIT The LTC3887 will three-state the output in response to the GPIO pin pulled low. | | 0x00 | GPIO_IGNORE The LTC3887 continues operation without interruption. | #### The device also: - Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Sets the MFR bit in the STATUS\_WORD - Sets the GPIOB bit in the STATUS\_MFR\_SPECIFIC command, and - Notifies the host by asserting ALERT pin, unless masked. The ALERT pin pulled low can be disabled by setting bit[1] of MFR\_CHAN\_CFG\_LTC3887. This command has one data byte. ## LTC3887/LTC3887-1/ LTC3887-2 ## PMBus COMMAND DETAILS #### **SCRATCHPAD** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |--------------|----------|------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | USER_DATA_00 | 0xB0 | OEM reserved. Typically used for part serialization. | R/W Word | N | Reg | | Υ | NA | | USER_DATA_01 | 0xB1 | Manufacturer reserved for LTpowerPlay. | R/W Word | Υ | Reg | | Υ | NA | | USER_DATA_02 | 0xB2 | OEM reserved. Typically used for part serialization. | R/W Word | N | Reg | | Υ | NA | | USER_DATA_03 | 0xB3 | A NVM word available for the user. | R/W Word | Υ | Reg | | Υ | 0x0000 | | USER_DATA_04 | 0xB4 | A NVM word available for the user. | R/W Word | N | Reg | | Υ | 0x0000 | #### USER\_DATA\_00 through USER\_DATA\_04 These commands are non-volatile memory locations for customer storage. The customer has the option to write any value to the USER\_DATA\_nn at any time. However, the LTpowerPlay software and contract manufacturers use some of these commands for inventory control. Modifying the reserved USER\_DATA\_nn commands may lead to undesirable inventory control and incompatibility with these products. These commands have 2 data bytes and are in register format. #### **IDENTIFICATION** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |----------------|----------|-----------------------------------------------------------------------------|----------|-------|----------------|-------|-----|------------------| | PMBUS_REVISION | 0x98 | PMBus revision supported by this device. Current revision is 1.2. | R Byte | N | Reg | | | 0x22 | | CAPABILITY | 0x19 | Summary of PMBus optional communication protocols supported by this device. | R Byte | N | Reg | | | 0xB0 | | MFR_ID | 0x99 | The manufacturer ID of the LTC3887 in ASCII. | R String | N | ASC | | | LTC | | MFR_MODEL | 0x9A | Manufacturer part number in ASCII. | R String | N | ASC | | | LTC3887 | | MFR_SERIAL | 0x9E | Serial number of this specific unit in ASCII. | R Block | N | CF | | | NA | | MFR_SPECIAL_ID | 0xE7 | Manufacturer code representing the LTC3887. | R Word | N | Reg | | | 0x470X | #### PMBus REVISION The PMBUS\_REVISION command indicates the revision of the PMBus to which the device is compliant. The LTC3887 is PMBus Version 1.2 compliant in both Part I and Part II. This read-only command has one data byte. #### **CAPABILITY** This command provides a way for a host system to determine some key capabilities of a PMBus device. The LTC3887 supports packet error checking, 400kHz bus speeds, and ALERT pin. This read-only command has one data byte. #### MFR ID The MFR\_ID command indicates the manufacturer ID of the LTC3887 using ASCII characters. This read-only command is in block format. 90 #### MFR MODEL The MFR\_MODEL command indicates the manufacturer's part number of the LTC3887 using ASCII characters. This read-only command is in block format. #### MFR SERIAL The MFR\_SERIAL command contains up to 9 bytes of custom formatted data used to uniquely identify the LTC3887 configuration. This read-only command is in block format. #### MFR\_SPECIAL\_ID The 16-bit word representing the part name. 0x470 denotes the part is an LTC3887, X is adjustable by the manufacturer. This read-only command has 2 data bytes. #### **FAULT WARNING AND STATUS** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | NVM | DEFAULT<br>VALUE | |----------------------|----------|----------------------------------------------------------------------|-----------|-------|--------|-------|-----|--------------------| | CLEAR_FAULTS | 0x03 | Clear any fault bits that have been set. | Send Byte | N | | | | NA | | SMBALERT_MASK | 0x1B | Mask ALERT Activity. | Block R/W | Y | Reg | | Y | See CMD<br>Details | | MFR_CLEAR_PEAKS | 0xE3 | Clears all peaks values. | Send Byte | N | | | | NA | | STATUS_BYTE | 0x78 | One byte summary of the unit's fault condition. | R/W Byte | Υ | Reg | | | NA | | STATUS_WORD | 0x79 | Two byte summary of the unit's fault condition. | R/W Word | Υ | Reg | | | NA | | STATUS_VOUT | 0x7A | Output voltage fault and warning status. | R/W Byte | Υ | Reg | | | NA | | STATUS_IOUT | 0x7B | Output current fault and warning status. | R/W Byte | Υ | Reg | | | NA | | STATUS_INPUT | 0x7C | Input supply fault and warning status. | R/W Byte | N | Reg | | | NA | | STATUS_ TEMPERATURE | 0x7D | External temperature fault and warning status for READ_TEMERATURE_1. | R/W Byte | Y | Reg | | | NA | | STATUS_CML | 0x7E | Communication and memory fault and warning status. | R/W Byte | N | Reg | | | NA | | STATUS_MFR_ SPECIFIC | 0x80 | Manufacturer specific fault and state information. | R/W Byte | Y | Reg | | | NA | | MFR_PADS | 0xE5 | Digital status of the I/O pads. | R Word | N | Reg | | | NA | | MFR_COMMON | 0xEF | Manufacturer status bits that are common across multiple ADI chips. | R Byte | N | Reg | | | NA | | MFR_INFO | 0xB6 | Manufacturing Specific information | R Word | N | Reg | | | NA | #### CLEAR\_FAULTS The CLEAR\_FAULTS command is used to clear any fault bits that have been set. This command clears all bits in all status commands simultaneously. At the same time, the device negates (clears, releases) its ALERT pin signal output if the device is asserting the ALERT pin signal. If the fault is still present when the bit is cleared, the fault bit will remain set and the host notified by asserting the ALERT pin low. CLEAR\_FAULTS can take up to 10µs to process. If a fault occurs within that time frame it may be cleared before the status register is set. This write-only command has no data bytes. The CLEAR\_FAULTS does not cause a unit that has latched off for a fault condition to restart. Units that have shut down for a fault condition are restarted when: - The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and OPERATION command, to turn off and then to turn back on, or - MFR RESET or RESTORE USER ALL command is issued. - Bias power is removed and reapplied to the integrated circuit #### MFR CLEAR PEAKS The MFR\_CLEAR\_PEAKS command clears the MFR\_\*\_PEAK data values. A reset will initiate this command. This write-only command has no data bytes. #### SMBALERT\_MASK The SMBALERT\_MASK command can be used to prevent a particular status bit or bits from asserting ALERT as they are asserted. Only supported bits can be masked. Figure 41 shows an example of the Write Word format used to set an ALERT mask, in this case without PEC. The bits in the mask byte align with bits in the specified status register. For example, if the STATUS\_TEMPERATURE command code is sent in the first data byte, and the mask byte contains 0x40, then a subsequent External Overtemperature Warning would still set bit 6 of STATUS\_TEMPERATURE but not assert ALERT. All other supported STATUS\_TEMPERATURE bits would continue to assert ALERT if set. Figure 42 shows an example of the Block Write – Block Read Process Call protocol used to read back the present state of any supported status register, again without PEC. SMBALERT\_MASK cannot be applied to STATUS\_BYTE, STATUS\_WORD, MFR\_COMMON or MFR\_PADS\_LTC3887. Factory default masking for applicable status registers is shown below. Providing an unsupported command code to SMBALERT MASK will generate a CML for Invalid/Unsupported Data. Figure 42. Example of Setting SMBALERT\_MASK Figure 41. Example of Reading SMBALERT\_MASK SMBALERT\_MASK Default Setting: (Refer Also to Summary of the Status Register Figure 43) | STATUS RESISTER | ALERT Mask Value | MASKED BITS | |---------------------|------------------|---------------------------------------------------------------------------| | STATUS_VOUT | 0x00 | None | | STATUS_IOUT | 0x00 | None | | STATUS_TEMPERATURE | 0x00 | None | | STATUS_CML | 0x00 | None | | STATUS_INPUT | 0x00 | None | | STATUS_MFR_SPECIFIC | 0x11 | Bit 4 (internal PLL unlocked), bit 0 (GPIO pulled low by external device) | #### STATUS BYTE The STATUS\_BYTE command returns a one-byte summary of the most critical faults. #### STATUS\_BYTE Message Contents: | BIT | STATUS BIT NAME | MEANING | |-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------| | 7 | BUSY | A fault was declared because the LTC3887 was unable to respond. | | 6 | OFF | This bit is set if the channel is not providing power to its output, regardless of the reason, including simply not being enabled. | | 5 | VOUT_OV | An output overvoltage fault has occurred. | | 4 | IOUT_OC | An output overcurrent fault has occurred. | | 3 | VIN_UV | Not supported (LTC3887 returns 0). | | 2 | TEMPERATURE | A temperature fault or warning has occurred. | | 1 | CML | A communications, memory or logic fault has occurred. | | 0 | NONE OF THE ABOVE | A fault Not listed in bits[7:1] has occurred. | This command has one data byte Any supported fault bit in this command will initiate an ALERT event. #### STATUS\_WORD The STATUS\_WORD command returns a two-byte summary of the channel's fault condition. The low byte of the STATUS\_WORD is the same as the STATUS\_BYTE command. #### STATUS\_WORD High Byte Message Contents: | | <u> </u> | | |-----|------------------|----------------------------------------------------------| | BIT | STATUS BIT NAME | MEANING | | 15 | V <sub>OUT</sub> | An output voltage fault or warning has occurred. | | 14 | I <sub>оит</sub> | An output current fault or warning has occurred. | | 13 | INPUT | An input voltage fault or warning has occurred. | | 12 | MFR_SPECIFIC | A fault or warning specific to the LTC3887 has occurred. | | 11 | POWER_GOOD# | The POWER_GOOD state is false if this bit is set. | | 10 | FANS | Not supported (LTC3887 returns 0). | | 9 | OTHER | Not supported (LTC3887 returns 0). | | 8 | UNKNOWN | Not supported (LTC3887 returns 0). | Any supported fault bit in this command will initiate an ALERT event. This command has two data bytes. Rev. ## PMBUS COMMAND DETAILS (Fault Response and Communication) #### STATUS\_VOUT The STATUS\_VOUT command returns one byte of V<sub>OUT</sub> status information. #### STATUS\_VOUT Message Contents: | BIT | MEANING | |-----|-------------------------------------------| | 7 | V <sub>OUT</sub> overvoltage fault. | | 6 | V <sub>OUT</sub> overvoltage warning. | | 5 | V <sub>OUT</sub> undervoltage warning. | | 4 | V <sub>OUT</sub> undervoltage fault. | | 3 | VOUT_MAX warning. | | 2 | TON_MAX fault. | | 1 | TOFF_MAX warning. | | 0 | Not supported by the LTC3887 (returns 0). | ALERT can be asserted if any of bits[7:1] are set. These may be cleared by writing a 1 to their bit position in STATUS\_VOUT, in lieu of a CLEAR\_FAULTS command. This command has one data byte. #### STATUS\_IOUT The STATUS\_IOUT command returns one byte of I<sub>OUT</sub> status information. #### STATUS\_IOUT Message Contents: | BIT | MEANING | |-----|---------------------------------------| | 7 | I <sub>OUT</sub> overcurrent fault. | | 6 | Not supported (LTC3887 returns 0). | | 5 | I <sub>OUT</sub> overcurrent warning. | | 4:0 | Not supported (LTC3887 returns 0). | ALERT can be asserted if any supported bits are set. Any supported bit may be cleared by writing a 1 to that bit position in STATUS\_IOUT, in lieu of a CLEAR\_FAULTS command. This command has one data byte. #### STATUS\_INPUT The STATUS\_INPUT command returns one byte of V<sub>IN</sub> (VINSNS) status information. #### STATUS\_INPUT Message Contents: | BIT | MEANING | |-----|---------------------------------------------| | 7 | V <sub>IN</sub> overvoltage fault. | | 6 | Not supported (LTC3887 returns 0). | | 5 | V <sub>IN</sub> undervoltage warning. | | 4 | Not supported (LTC3887 returns 0). | | 3 | Unit off for insufficient V <sub>IN</sub> . | | 2 | Not supported (LTC3887 returns 0). | | 1 | Input over current warning. | | 0 | Not supported (LTC3887 returns 0) | ALERT can be asserted if bit 7 is set. Bit 7 may be cleared by writing it to a 1, in lieu of a CLEAR\_FAULTS command. This command has one data byte. #### STATUS\_TEMPERATURE The STATUS\_TEMPERATURE command returns one byte of sensed external temperature status information. #### STATUS TEMPERATURE Message Contents: | BIT | MEANING | |-----|------------------------------------| | 7 | External overtemperature fault. | | 6 | External overtemperature warning. | | 5 | Not supported (LTC3887 returns 0). | | 4 | External undertemperature fault. | | 3:0 | Not supported (LTC3887 returns 0). | ALERT can be asserted if any supported bits are set. Any supported bit may be cleared by writing a 1 to that bit position in STATUS\_TEMPERATURE, in lieu of a CLEAR\_FAULTS command. This command has one data byte. #### STATUS CML The STATUS\_CML command returns one byte of status information on received commands, internal memory and logic. #### STATUS\_CML Message Contents: | 0.7.1.00_0 | ma moodago oomonto. | |------------|------------------------------------------| | BIT | MEANING | | 7 | Invalid or unsupported command received. | | 6 | Invalid or unsupported data received. | | 5 | Packet error check failed. | | 4 | Memory fault detected. | | 3 | Processor fault detected. | | 2 | Reserved (LTC3887 returns 0). | | 1 | Other communication fault. | | 0 | Other memory or logic fault. | ALERT can be asserted if any supported bits are set. Any supported bit may be cleared by writing a 1 to that bit position in STATUS\_CML, in lieu of a CLEAR\_FAULTS command. This command has one data byte. #### STATUS\_MFR\_SPECIFIC The STATUS\_MFR\_SPECIFIC commands returns one byte with the manufacturer specific status information. Each channel has a copy of the same information. Only bit 0 is page specific. The format for this byte is: | BIT | MEANING | |-----|--------------------------------------------------| | 7 | Internal Temperature Fault Limit Exceeded. | | 6 | Internal Temperature Warn Limit Exceeded. | | 5 | NVM CRC Fault. | | 4 | PLL is Unlocked | | 3 | Fault Log Present | | 2 | V <sub>DD33</sub> UV or OV Fault | | 1 | Short Cycle Event Occurred | | 0 | GPIO Pin Asserted Low by External Device (paged) | Rev. ## LTC3887/LTC3887-1/ LTC3887-2 ## PMBus COMMAND DETAILS If any of these bits are set, the MFR bit in the STATUS\_WORD will be set. The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command. Exception: The fault log present bit can only be cleared by issuing the MFR\_FAULT\_LOG\_CLEAR command. Any supported fault bit in this command will initiate an ALERT event. This command has one data byte. #### MFR PADS This command provides the user a means of directly reading the digital status of the I/O pins of the device. The bit assignments of this command are as follows: | BIT | ASSIGNED DIGITAL PIN | |-----|--------------------------------------------| | 15 | V <sub>DD33</sub> OV Fault | | 14 | V <sub>DD33</sub> UV Fault | | 13 | Reserved | | 12 | Reserved | | 11 | ADC Values Invalid, Occurs During Start-Up | | 10 | SYNC Output Disabled Due to External Clock | | 9 | PowerGood1 | | 8 | PowerGood0 | | 7 | Device Driving RUN1 Low | | 6 | Device Driving RUN0 Low | | 5 | RUN1 | | 4 | RUN0 | | 3 | Device Driving GPI01 Low | | 2 | Device Driving GPIOO Low | | 1 | GPI01 | | 0 | <u>GPI00</u> | A 1 indicates the condition is true. This read-only command has two data bytes. #### MFR COMMON The MFR\_COMMON command contains bits that are common to all ADI digital power and telemetry products. | BIT | MEANING | | | | | | | | |-----|----------------------------|--|--|--|--|--|--|--| | 7 | CHIP NOT DRIVING ALERT LOW | | | | | | | | | 6 | CHIP NOT BUSY | | | | | | | | | 5 | CALCULATIONS NOT PENDING | | | | | | | | | 4 | OUTPUT NOT IN TRANSITION | | | | | | | | | 3 | NVM Initialized | | | | | | | | | 2 | Reserved | | | | | | | | | 1 | SHARE_CLK Timeout | | | | | | | | | 0 | WP Pin Status | | | | | | | | This read-only command has one data byte. Figure 43. Summary of the Status Registers ## MFR\_INFO The MFR\_INFO command contains additional status bits that are LTC3887-specific and may be common to multiple ADI PSM products. #### MFR\_INFO Data Contents: | BIT | MEANING | |------|--------------------------------------------------| | 15:6 | Reserved. | | 5 | EEPROM ECC status. | | | 0: Corrections made in the EEPROM user space. | | | 1: No corrections made in the EEPROM user space. | | 4:0 | Reserved | EEPROM ECC status is updated after each RESTORE\_USER\_ALL or RESET command, a power-on reset or an EEPROM bulk read operation. This read-only command has two data bytes. #### **TELEMETRY** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | FORMAT | UNITS | NVM | DEFAULT<br>VALUE | |------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------|-------------|-------|--------|-------|-----|------------------| | READ_VIN | 0x88 | Measured input supply voltage. | R Word | N | L11 | V | | NA | | READ_VOUT | 0x8B | Measured output voltage. | R Word | Υ | L16 | V | | NA | | READ_IIN | 0x89 | Calculated input supply current. | R Word | N | L11 | Α | | NA | | MFR_READ_IIN | 0xED | Calculated input current per channel. | R Word | Υ | L11 | Α | | NA | | READ_IOUT | 0x8C | Measured output current. | R Word | Υ | L11 | Α | | NA | | READ_TEMPERATURE_1 | 0x8D | External temperature sensor. This is the value used for all temperature related processing, including IOUT_CAL_GAIN. | R Word | Y | L11 | С | | NA | | READ_TEMPERATURE_2 | 0x8E | Internal die temperature. Does not affect any other registers. | R Word | N | L11 | С | | NA | | READ_DUTY_CYCLE | 0x94 | Duty cycle of the top gate control signal. | R Word | Υ | L11 | % | | NA | | READ_FREQUENCY | 0x95 | Measured PWM switching frequency | R Word | N | L11 | kHz | | NA | | READ_POUT | 0x96 | Calculated output power. | R Word | Υ | L11 | W | | NA | | MFR_VOUT_PEAK | 0xDD | Maximum measured value of READ_VOUT since last MFR_CLEAR_PEAKS. | R Word | Υ | L16 | V | | NA | | MFR_VIN_PEAK | 0xDE | Maximum measured value of READ_VIN since last MFR_CLEAR_PEAKS. | R Word | N | L11 | V | | NA | | MFR_TEMPERATURE_1_PEAK | 0xDF | Maximum measured value of external Temperature (READ_TEMPERATURE_1) since last MFR_CLEAR_PEAKS. | R Word | Y | L11 | С | | NA | | MFR_TEMPERATURE_2_PEAK | 0xF4 | Maximum measured value of external Temperature (READ_TEMPERATURE_2) since last MFR_CLEAR_PEAKS. | R Word | N | L11 | С | | NA | | MFR_IOUT_PEAK | 0xD7 | Report the maximum measured value of READ_IOUT since last MFR_CLEAR_PEAKS. | R Word | Y | L11 | А | | NA | | MFR_ADC_CONTROL | 0xD8 | ADC telemetry parameter selected for repeated fast ADC read back. | R/W<br>Byte | N | Reg | | | 0x00 | | MFR_ADC_TELEMETRY_<br>STATUS | 0xDA | ADC telemetry status indicating which parameter is most recently converted when the short round robin ADC loop is enabled | R/W<br>Byte | N | Reg | | | NA | #### READ VIN The READ\_VIN command returns the measured input voltage, in volts. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. #### READ\_VOUT The READ\_VOUT command returns the measured output voltage in the same format as set by the VOUT\_MODE command. This read-only command has two data bytes and is formatted in Linear\_16u format. #### READ IIN The READ\_IIN command returns the input current in Amperes. Note: Input current is calculated from READ\_IOUT current and the READ\_DUTY\_CYCLE value from both outputs plus the MFR\_IIN\_OFFSET. For accurate values at low currents the part must be in continuous conduction mode. The greatest source of error if DCR sensing is used, is the accuracy of the inductor parasitic DC resistance (DCR) at room temperature IOUT\_CAL\_GAIN. READ\_IIN = MFR\_READ\_IIN\_PAGEO + MFR\_READ\_IIN\_PAGE1 This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. #### MFR READ IIN The MFR\_READ\_IIN command is a paged reading of the input current that applies the paged MFR\_IIN\_OFFSET parameter. This calculation is similar to READ\_IIN except the paged values are used. MFR\_READ\_IIN = MFR\_IIN\_OFFSET + (IOUT • DUTYCYCLE) This command has 2 data bytes and is formatted in Linear\_5s\_11s format. #### READ IOUT The READ TOUT command returns the average output current in amperes. The TOUT value is a function of: - a) the differential voltage measured across the I<sub>SENSE</sub> pins - b) the IOUT CAL GAIN value - c) the MFR\_IOUT\_CAL\_GAIN\_TC value, and - d) READ\_TEMPERATURE\_1 value - e) The MFR TEMP 1 GAIN and the MFR TEMP 1 OFFSET This read-only command has two data bytes and is formatted in Linear 5s 11s format. #### READ TEMPERATURE 1 The READ\_TEMPERATURE\_1 command returns the temperature, in degrees Celsius, of the external sense element. This read-only command has two data bytes and is formatted in Linear 5s 11s format. #### READ TEMPERATURE 2 The READ\_TEMPERATURE\_2 command returns the temperature, in degrees Celsius, of the internal sense element. ## LTC3887/LTC3887-1/ LTC3887-2 ## PMBus COMMAND DETAILS This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. ### READ\_DUTY\_CYCLE The READ\_DUTY\_CYCLE command returns the duty cycle of controller, in percent. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. #### READ FREQUENCY The READ\_FREQUENCY command returns the PWM switching frequency in kHz. This read-only command has two data bytes and is formatted in Linear 5s 11s format. #### READ POUT The READ\_POUT command is a paged reading of the DC/DC converter output power in Watts. The POUT is calculated based on the most recent correlated output voltage and current readings. This command has 2 data bytes and is formatted in Linear\_5s\_11s format. #### MFR VOUT PEAK The MFR\_VOUT\_PEAK command reports the highest voltage, in volts, reported by the READ\_VOUT measurement. This command is cleared using the MFR\_CLEAR\_PEAKS command. This read-only command has two data bytes and is formatted in Linear\_16u format. #### MFR VIN PEAK The MFR VIN PEAK command reports the highest voltage, in volts, reported by the READ VIN measurement. This command is cleared using the MFR\_CLEAR\_PEAKS command. This read-only command has two data bytes and is formatted in Linear 5s 11s format. #### MFR TEMPERATURE 1 PEAK The MFR\_TEMPERATURE\_1\_PEAK command reports the highest temperature, in degrees Celsius, reported by the READ\_TEMPERATURE\_1 measurement. This command is cleared using the MFR CLEAR PEAKS command. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. #### MFR\_TEMPERATURE\_2\_PEAK The MFR\_TEMPERATURE\_2\_PEAK command reports the highest temperature, in degrees Celsius, reported by the READ\_TEMPERATURE\_2 measurement. This command is cleared using the MFR CLEAR PEAKS command. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. #### MFR IOUT PEAK The MFR\_IOUT\_PEAK command reports the highest current, in amperes, reported by the READ\_IOUT measurement. This command is cleared using the MFR\_CLEAR\_PEAKS command. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. #### MFR\_ADC\_CONTROL The MFR\_ADC\_CONTROL command determines the ADC read back selection. A default value of 0 in the command runs the standard telemetry loop with all parameters updated in a round robin fashion with a typical latency of 90ms. The user can command a non-zero value to monitored a single parameter with an approximate update rate of 8ms. This command has a latency of up to two ADC conversions or approximately 16ms (external temperature conversions may have a latency of up to three ADC conversion or approximately 24ms). Selecting a value of 0x0D will enable a short round robin loop. This commanded value runs a short telemetry loop only selecting VOUTO, IOUTO, VOUT1 and IOUT1 in a round robin manner. The round robin typical latency is 27ms. It is recommended the part remain in standard telemetry mode except for special cases where fast ADC updates of a single parameter is required. The part should be commanded to monitor the desired parameter for a limited period of time (less then one second) then set the command back to standard round robin mode. If this command is set to any value except standard round robin telemetry (0) all warnings and faults associated with telemetry other than the selected parameter are effectively disabled and voltage servoing is disabled. When round robin is reasserted, all warnings and faults and servo mode are re-enabled. | COMMANDED VALUE | TELEMETRY SELECTED | | | |-----------------------------------------|--------------------------------|--|--| | 0x0E-0xFF | Reserved | | | | 0x0D | ADC Short Round Robin | | | | 0x0C | Channel 1 External Temperature | | | | 0x0B | Reserved | | | | 0x0A | Channel 1 IOUT | | | | 0x09 | Channel 1 VOUT | | | | 0x08 | Channel O External Temperature | | | | 0x07 | Reserved | | | | 0x06 | Channel O IOUT | | | | 0x05 | Channel 0 VOUT | | | | 0x04 | Internal IC Temperature | | | | 0x03 | Reserved | | | | 0x02 | Reserved | | | | 0x01 | V <sub>IN</sub> | | | | 0x00 Standard ADC Round Robin Telemetry | | | | If a reserved command value is entered, the part will default to Internal IC Temperature and issue a CML[6] fault. CML[6] faults will continue to be issued by the LTC3887 until a valid command value is entered. This read/write command has 1 data byte and is formatted in register format. #### MFR\_ADC\_TELEMETRY\_STATUS The MFR\_ADC\_TELEMETRY\_STATUS command provides the user the means to determine the most recent ADC conversion when the MFR\_ADC\_CONTROL short round robin loop is enabled using command 0xD8 value 0x0D. The bit assignments of this command are as follows: | BIT | TELEMETRY DATA AVAILABLE | | | | | | |-----|---------------------------------|--|--|--|--|--| | 7 | Reserved returns 0 | | | | | | | 6 | Reserved returns 0 | | | | | | | 5 | Reserved returns 0 | | | | | | | 4 | Reserved returns 0 | | | | | | | 3 | Channel 1 IOUT readback (IOUT1) | | | | | | | 2 | Channel 1 VOUT readback (VOUT1) | | | | | | | 1 | Channel 0 IOUT readback (IOUT0) | | | | | | | 0 | Channel 0 VOUT readback (VOUT0) | | | | | | Write to MFR\_ADC\_TELEMETRY\_STATUS with data bits set to 1 clear the respective bits. This read/write command has 1 data byte and is formatted in register format. #### **NVM (EEPROM) MEMORY COMMANDS** #### Store/Restore | COMMAND NAME | CMD<br>CODE | DESCRIPTION | ТҮРЕ | PAGED | FORMAT | UNITS | NVM | DEFAULT<br>VALUE | |----------------------|-------------|---------------------------------------------|-----------|-------|--------|-------|-----|------------------| | STORE_USER_ALL | 0x15 | Store user operating memory to EEPROM. | Send Byte | N | | | | NA | | RESTORE_USER_ALL | 0x16 | Restore user operating memory from EEPROM. | Send Byte | N | | | | NA | | MFR_COMPARE_USER_ALL | 0xF0 | Compares current command contents with NVM. | Send Byte | N | | | | NA | #### STORE USER ALL The STORE\_USER\_ALL command instructs the PMBus device to copy the non-volatile user contents of the Operating Memory to the matching locations in the non-volatile User NVM memory (EEPROM). Executing this command if the die temperature exceeds 85°C is not recommended and the data retention of 10 years cannot be guaranteed. If the die temperature exceeds 130°C, the STORE\_USER\_ALL command is disabled. The command is re-enabled when the IC temperature drops below 125°C. Communication with the LTC3887 and programming of the EEPROM can be initiated when VDD33 is available and VIN is not applied. To enable the part in this state, using global address 0x5B write 0x2B followed by 0xC4. The part can now be communicated with, and the project file updated. To write the updated project file to the EEPROM issue a STORE\_USER\_ALL command. When VIN is applied, a MFR\_RESET must be issued to allow the PWM to be enabled and valid ADCs to be read. This write-only command has no data bytes. #### RESTORE USER ALL The RESTORE\_USER\_ALL command provides a means by which the user can perform a reset of the LTC3887. This write-only command has no data bytes. #### MFR COMPARE USER ALL The MFR\_COMPARE\_USER\_ALL command instructs the PMBus device to compare current command contents with what is stored in non-volatile memory. If the compare operation detects differences, a CML bit 0 fault will be generated. MFR\_COMPARE\_USER\_ALL commands are disabled if the die exceeds 130°C and are not re-enabled until the die temperature drops below 125°C. This write-only command has no data bytes. #### Fault Log Operation A conceptual diagram of the fault log is shown in Figure 44. The fault log provides telemetry recording capability to the LTC3887. During normal operation the contents of the status registers, the output voltage readings, temperature readings as well as peak values of these quantities are stored in a continuously updated buffer in RAM. You can think of the operation as being similar to a strip chart recorder. When a fault occurs, the contents are written into EEPROM for nonvolatile storage. The EEPROM fault log is then locked. The part can be powered down with the fault log available for reading at a later time. As a consequence of adding ECC, the area in the EEPROM available for fault log is reduced. When reading the fault log from RAM all 6 events of cyclical data remain. However, when the fault log is read from EEPROM (after a reset), the last 2 events are lost. The read length of 147 bytes remains the same, but the fifth and sixth events are a repeat of the fourth event. Figure 44. Fault Log Conceptual Diagram #### **Fault Logging** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>VALUE | |----------------------|----------|--------------------------------------------------------------------------------------------------|-----------|-------|----------------|-------|-----|------------------| | MFR_FAULT_LOG | 0xEE | Fault log data bytes. This sequentially retrieved data is used to assemble a complete fault log. | R Block | N | CF | | Y | NA | | MFR_FAULT_LOG_ STORE | 0xEA | Command a transfer of the fault log from RAM to EEPROM. | Send Byte | N | | | | NA | | MFR_FAULT_LOG_CLEAR | 0xEC | Initialize the EEPROM block reserved for fault logging. | Send Byte | N | | | | NA | #### MFR FAULT LOG The MFR\_FAULT\_LOG command allows the user to read the contents of the FAULT\_LOG after the first fault occurrence since the last MFR\_FAULT\_LOG\_CLEAR command was last written. The contents of this command are stored in non-volatile memory, and are cleared by the MFR\_FAULT\_LOG\_CLEAR command. The length and content of this command are listed in Table 16. If the user accesses the MFR\_FAULT\_LOG command and no fault log is present, the command will return a data length of 0. If a fault log is present, the MFR\_FAUTL\_LOG will always return a block of data 147 bytes long. If a fault occurs within the first second of applying power, some of the earlier pages in the fault log may not contain valid data. NOTE: The approximate transfer time for this command is 3.4ms using a 400kHz clock. This read-only command is in block format. #### MFR\_FAULT\_LOG\_STORE The MFR\_FAULT\_LOG\_STORE command forces the fault log operation to be written to EEPROM just as if a fault event occurred. This command will generate a MFR\_SPECIFIC fault if the "Enable Fault Logging" bit is set in the MFR\_CONFIG\_ALL\_LTC3887 command. If the die temperature exceeds 130°C, the MFR\_FAULT\_LOG\_STORE command is disabled until the IC temperature drops below 125°C. Up-Time Counter is in the Fault Log header. The counter is the time since the last reset in 200µs increments. This is a 48-bit binary counter. This write-only command has no data bytes. **Table 16. Fault Logging**This table outlines the format of the block data from a read block data of the MFR\_FAULT\_LOG command. | | T DIOON GALA II | T T T T T T T T T T T T T T T T T T T | Took data of | · ···································· | |----------------------------|-----------------|---------------------------------------|--------------|-----------------------------------------------------------------------------| | Data Format Definitions | | | | LIN 11 = PMBus = Rev 1.2, Part 2, section 7.1 | | | | | | LIN 16 = PMBus Rev 1.2, Part 2, section 8. Mantissa portion only | | | | | | BYTE = 8 bits interpreted per definition of this command | | DATA | BITS | DATA<br>Format | BYTE NUM | BLOCK READ COMMAND | | Block Length | | BYTE | 147 | The MFR_FAULT_LOG command is a fixed length of 147 bytes | | | | | | The block length will be zero if a data log event has not been captured | | HEADER INFORMATION | | | | | | Fault Log Preface | [7:0] | ASC | 0 | Returns LTxx beginning at byte 0 if a partial or complete fault log exists. | | | [7:0] | 1 | 1 | Word xx is a factory identifier that may vary part to part. | | | [15:8] | Reg | 2 | | | | [7:0] | 1 | 3 | | | Fault Source | [7:0] | Reg | 4 | Refer to Table 8. | | MFR_REAL_TIME | [7:0] | Reg | 5 | 48 bit share-clock counter value when fault occurred (200µs resolution). | | | [15:8] | 1 | 6 | | | | [23:16] | 1 | 7 | | | | [31:24] | 1 | 8 | | | | [39:32] | 1 | 9 | | | | [47:40] | 1 | 10 | | | MFR_VOUT_PEAK (PAGE 0) | [15:8] | L16 | 11 | Peak READ_VOUT on Channel 0 since last power-on or CLEAR_PEAKS command. | | | [7:0] | 1 | 12 | | | MFR_VOUT_PEAK (PAGE 1) | [15:8] | L16 | 13 | Peak READ_VOUT on Channel 1 since last power-on or CLEAR_PEAKS command. | | | [7:0] | | 14 | | | MFR_IOUT_PEAK (PAGE 0) | [15:8] | L11 | 15 | Peak READ_IOUT on Channel 0 since last power-on or CLEAR_PEAKS command. | | | [7:0] | | 16 | | | MFR_IOUT_PEAK (PAGE 1) | [15:8] | L11 | 17 | Peak READ_IOUT on Channel 1 since last power-on or CLEAR_PEAKS command. | | | [7:0] | | 18 | | | MFR_VIN_PEAK | [15:8] | L11 | 19 | Peak READ_VIN since last power-on or CLEAR_PEAKS command. | | | [7:0] | | 20 | | | READ_TEMPERATURE1 (PAGE 0) | [15:8] | L11 | 21 | External temperature sensor 0 during last event. | | | [7:0] | ] | 22 | | | READ_TEMPERATURE1 (PAGE 1) | [15:8] | L11 | 23 | External temperature sensor 1 during last event. | | | [7:0] | 1 | 24 | | | READ_TEMPERATURE2 | [15:8] | L11 | 25 | Internal temperature sensor during last event. | | | [7:0] | 1 | 26 | | | CYCLICAL DATA | | | | | |------------------------------------------------|--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | EVENT n<br>(Data at Which Fault Occurred; Most | Recent Data) | | Event "n" represents one complete cycle of ADC reads through the MUX at time of fault. Example: If the fault occurs when the ADC is processing step 15, it will continue to take readings through step 25 and then store the header and all 6 event pages to EEPROM | | | READ_VOUT (PAGE 0) | [15:8] | LIN 16 | 27 | | | | [7:0] | LIN 16 | 28 | | | READ_VOUT (PAGE 1) | [15:8] | LIN 16 | 29 | | | | [7:0] | LIN 16 | 30 | | | READ_IOUT (PAGE 0) | [15:8] | LIN 11 | 31 | | | | [7:0] | LIN 11 | 32 | | | READ_IOUT (PAGE 1) | [15:8] | LIN 11 | 33 | | | | [7:0] | LIN 11 | 34 | | | READ_VIN | [15:8] | LIN 11 | 35 | | | | [7:0] | LIN 11 | 36 | | | READ_IIN | [15:8] | LIN 11 | 37 | | | | [7:0] | LIN 11 | 38 | | | STATUS_VOUT (PAGE 0) | | BYTE | 39 | | | STATUS_VOUT (PAGE 1) | | BYTE | 40 | | | STATUS_WORD (PAGE 0) | [15:8] | WORD | 41 | | | | [7:0] | WORD | 42 | | | STATUS_WORD (PAGE 1) | [15:8] | WORD | 43 | | | | [7:0] | WORD | 44 | | | STATUS_MFR_SPECIFIC (PAGE 0) | | BYTE | 45 | | | STATUS_MFR_SPECIFIC (PAGE 1) | | BYTE | 46 | | | EVENT n-1 | | | | | | (data measured before fault was dete | cted) | | | | | READ_VOUT (PAGE 0) | [15:8] | LIN 16 | 47 | | | | [7:0] | LIN 16 | 48 | | | READ_VOUT (PAGE 1) | [15:8] | LIN 16 | 49 | | | | [7:0] | LIN 16 | 50 | | | READ_IOUT (PAGE 0) | [15:8] | LIN 11 | 51 | | | | [7:0] | LIN 11 | 52 | | | READ_IOUT (PAGE 1) | [15:8] | LIN 11 | 53 | | | | [7:0] | LIN 11 | 54 | | | READ_VIN | [15:8] | LIN 11 | 55 | | | | [7:0] | LIN 11 | 56 | | | READ_IIN | [15:8] | LIN 11 | 57 | | | | [7:0] | LIN 11 | 58 | | | STATUS_VOUT (PAGE 0) | | BYTE | 59 | | | STATUS_VOUT (PAGE 1) | | BYTE | 60 | | | STATUS_WORD (PAGE 0) | [15:8] | WORD | 61 | | | • | [7:0] | WORD | 62 | | | STATUS_WORD (PAGE 1) | [15:8] | WORD | 63 | | |------------------------------|--------|--------|-----|--| | | [7:0] | WORD | 64 | | | STATUS_MFR_SPECIFIC (PAGE 0) | | BYTE | 65 | | | STATUS_MFR_SPECIFIC (PAGE 1) | | BYTE | 66 | | | * | | | | | | * | | | | | | * | | | | | | EVENT n-5 | | | | | | (Oldest Recorded Data) | | | | | | READ_VOUT (PAGE 0) | [15:8] | LIN 16 | 127 | | | | [7:0] | LIN 16 | 128 | | | READ_VOUT (PAGE 1) | [15:8] | LIN 16 | 129 | | | | [7:0] | LIN 16 | 130 | | | READ_IOUT (PAGE 0) | [15:8] | LIN 11 | 131 | | | | [7:0] | LIN 11 | 132 | | | READ_IOUT (PAGE 1) | [15:8] | LIN 11 | 133 | | | | [7:0] | LIN 11 | 134 | | | READ_VIN | [15:8] | LIN 11 | 135 | | | | [7:0] | LIN 11 | 136 | | | READ_IIN | [15:8] | LIN 11 | 137 | | | | [7:0] | LIN 11 | 138 | | | STATUS_VOUT (PAGE 0) | | BYTE | 139 | | | STATUS_VOUT (PAGE 1) | | BYTE | 140 | | | STATUS_WORD (PAGE 0) | [15:8] | WORD | 141 | | | | [7:0] | WORD | 142 | | | STATUS_WORD (PAGE 1) | [15:8] | WORD | 143 | | | | [7:0] | WORD | 144 | | | STATUS_MFR_SPECIFIC (PAGE 0) | | BYTE | 145 | | | STATUS_MFR_SPECIFIC (PAGE 1) | | BYTE | 146 | | Table 17. Explanation of Position\_Fault Values | | <del>-</del> | |----------------------|-------------------------| | POSITION_FAULT VALUE | SOURCE OF FAULT LOG | | 0xFF | MFR_FAULT_LOG_STORE | | 0x00 | TON_MAX_FAULT Channel 0 | | 0x01 | VOUT_OV_FAULT Channel 0 | | 0x02 | VOUT_UV_FAULT Channel 0 | | 0x03 | IOUT_OC_FAULT Channel 0 | | 0x05 | OT_FAULT Channel 0 | | 0x06 | UT_FAULT Channel 0 | | 0x07 | VIN_OV_FAULT Channel 0 | | 0x0A | MFR_OT_FAULT Channel 0 | | 0x10 | TON_MAX_FAULT Channel 1 | | 0x11 | VOUT_OV_FAULT Channel 1 | | 0x12 | VOUT_UV_FAULT Channel 1 | | 0x13 | IOUT_OC_FAULT Channel 1 | | 0x15 | OT_FAULT Channel 1 | | 0x16 | UT_FAULT Channel 1 | | 0x17 | VIN_OV_FAULT Channel 1 | | 0x1A | MFR_OT_FAULT Channel 1 | | | | ### MFR\_FAULT\_LOG\_CLEAR The MFR\_FAULT\_LOG\_CLEAR command will erase the fault log file stored values. It will also clear bit 3 in the STATUS\_MFR\_SPECIFIC command. After a clear is issued, the status can take up to 8ms to clear. This write-only command is send bytes. #### **Block Memory Write/Read** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | NVM | DEFAULT<br>Value | |---------------|----------|-------------------------------------------------------------------------------------------------------------|-------------|-------|----------------|-------|-----|------------------| | MFR_EE_UNLOCK | 0xBD | Unlock user EEPROM for access by MFR_EE_ERASE and MFR_EE_DATA commands. | R/W Byte | N | Reg | | | NA | | MFR_EE_ERASE | 0xBE | Initialize user EEPROM for bulk programming by MFR_EE_DATA. | R/W Byte | N | Reg | | | NA | | MFR_EE_DATA | 0xBF | Data transferred to and from EEPROM using sequential PMBus word reads or writes. Supports bulk programming. | R/W<br>Word | N | Reg | | | NA | All the (EEPROM) commands are disabled if the die temperature exceeds 130°C. (EEPROM) commands are re-enabled when the die temperature drops below 125°C. #### MFR EE XXXX MFR\_EE\_XXXX commands are used to facilitate bulk programming of the internal EEPROM. Contact the factory for more details. High Efficiency Quad 500kHz 1.2 Volt Step-Down Converter with a LTC3887 and LTC3870 Rev. High Efficiency 350kHz 2-Phase 1.5V Dual Step-Down Converter with Sense Resistors LO, L1: VITEC 59PR9875 0.42µH M1, M2: INFINEON BSC050NE2LS M3, M4: INFINEON BSC010NE2LSI 530μF: 330μF SANYO 4TPF330ML, 2x 100μF 12106D107KAT2A High Efficiency 425kHz 1.05V Step-Down Dual Phase Converter with Power Blocks Using the LTC3887 P1, P2: VRA001-4C3G ACBEL POWER BLOCK 530µF: 330µF SANYO 4TPF330ML, 2x 100µF 12106D107KAT2A High Efficiency 425kHz 3-Phase 1.8V and 1-Phase 2.5V Step-Down Converter Rev. ## PACKAGE DESCRIPTION #### **UJ Package** 40-Lead Plastic QFN (6mm × 6mm) (Reference LTC DWG # 05-08-1728 Rev Ø) RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED - 1. DRAWING IS A JEDEC PACKAGE OUTLINE VARIATION OF (WJJD-2) - 2. DRAWING NOT TO SCALE - 3. ALL DIMENSIONS ARE IN MILLIMETERS - 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE - MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE, IF PRESENT - 5. EXPOSED PAD SHALL BE SOLDER PLATED - 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE ## **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | | | |-----|-------|--------------------------------------------------------------------------------------|--------------------------------------------|--|--| | Α | 08/15 | Added LTC3887-1 part number | | | | | В | 01/16 | Clarified PolyPhase® Load Sharing section | 21 | | | | С | 04/16 | Minor text edits | 6, 8, 40, 42,<br>47, 56, 68, 80<br>and 102 | | | | D | 05/17 | Reduced start-up/initialization time<br>Added error correction coding | All | | | | Е | 07/18 | Increased V <sub>IN</sub> ABS max rating | 4 | | | | | | Reduced minimum on-time | 15 | | | | | | Added LTC3887-2 part number | All | | | | F | 08/19 | Added AEC-Q100 Qualified for Automotive Applications and orderable part numbers 1, 5 | | | | #### High Efficiency Dual 500kHz 3.3V/1.8V Step-Down Converter ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LTM4676A | Dual 13A or Single 26A Step-Down DC/DC μModule Regulator with Digital Power System Management | $4.5V \le V_{IN} \le 26.5V$ ; $0.5V \le V_{OUT} \le 5.5V$ , $\pm 0.5\%$ $V_{OUT}$ Accuracy I <sup>2</sup> C/PMBus Interface, 16mm $\times$ 16mm $\times$ 5.01mm, BGA Package | | LTM4675 | Dual 9A or Single 18A Step-Down DC/DC µModule Regulator with Digital Power System Management | $4.5V \le V_{IN} \le 17V$ ; $0.5V \le V_{OUT} \le 5.5V$ , $\pm 0.5\%$ $V_{OUT}$ Accuracy $I^2$ C/PMBus Interface, $11.9$ mm $\times$ $16$ mm $\times$ $3.51$ mm, BGA Package | | LTM4677 | Dual 18A or Single 36A µModule Regulator with Digital Power<br>System Management | $4.5V \le V_{IN} \le 16V;~0.5V \le V_{OUT}~(\pm 0.5\%) \le 1.8V,~l^2C/PMBus~Interface,~16mm \times 16mm \times 5.01mm,~BGA~Package$ | | LTC3870/<br>LTC3870-1 | 60V Dual Output Multiphase Step-Down Slave Controller for<br>Current Mode Control Applications with Digital Power System<br>Management | $V_{IN}$ Up to 60V, 0.5V $\leq$ $V_{OUT} \leq$ 14V, Very High Output Current Applications with Accurate Current Share Between Phases Supporting LTC3887/LTC3887-1, LTC3883/LTC3883-1, LTC3886, LTC3880/LTC3880-1 | | LTC3884 | Dual Output MultiPhase Step-Down Controller with Sub<br>MilliOhm DCR Sensing Current Mode Control and Digital<br>Power System Management | $4.5V \le V_{IN} \le 38V$ , $0.5V \le V_{OUT}$ (±0.5%) $\le 5.5V$ , I <sup>2</sup> C/PMBus Interface, Programmable Analog Loop Compensation, Input Current Sense | | LTC3882/<br>LTC3882-1 | Dual Output Multiphase Step-Down DC/DC Voltage Mode<br>Controller with Digital Power System Management | $3V \le V_{IN} \le 38V$ , $0.5V \le V_{OUT1,2} \le 5.25V$ , $\pm 0.5\%$ $V_{OUT}$ Accuracy $I^2C/PMBus$ Interface, uses DrMOS or Power Blocks | | LTC3886 | 60V Dual Output Step-Down DC/DC Controller with Digital Power System Management | $4.5V \le V_{IN} \le 60V$ , $0.5V \le V_{OUT0,1}$ ( $\pm 0.5\%$ ) $\le 13.8V$ , $\pm 0.5\%$ $V_{OUT}$ Accuracy I <sup>2</sup> C/PMBus Interface, Input Current Sense | | LTC3883/<br>LTC3883-1 | Single Phase Step-Down DC/DC Controller with Digital Power System Management | $V_{IN}$ Up to 24V, 0.5V $\leq$ $V_{OUT} \leq$ 5.5V, Input Current Sense Amplifier, I <sup>2</sup> C/PMBus Interface with EEPROM and 16-Bit ADC, ±0.5% $V_{OUT}$ Accuracy | | LTC3880/<br>LTC3880-1 | Dual Output Multiphase Step-Down DC/DC Controller with Digital Power System Management | $4.5V \le V_{IN} \le 24V$ , $0.5V \le V_{OUT} \le 5.4V$ , $\pm 0.5\%$ $V_{OUT}$ Accuracy I <sup>2</sup> C/PMBus Interface with EEPROM and 16-Bit ADC. 145ms Start-Up | | LTC3815 | 6A Monolithic Synchronous DC/DC Step-Down Converter with Digital Power System Management | $2.25V \le V_{IN} \le 5.5V$ , $0.4V \le V_{OUT} \le 0.72 \ V_{IN}$ , Programmable $V_{OUT}$ Range $\pm 25\%$ with 0.1% Resolution, Up to 3MHz Operation with 13-Bit ADC | D17091-0-8/19