## ABSOLUTE MAXIMUM RATINGS

### PIN CONFIGURATION



### ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL      | PART MARKING* | PACKAGE DESCRIPTION                      | TEMPERATURE RANGE |
|------------------|--------------------|---------------|------------------------------------------|-------------------|
| LTC2953CDD-1#PBF | LTC2953CDD-1#TRPBF | LCWT          | 12-Lead (3mm × 3mm) Plastic DFN          | 0°C to 70°C       |
| LTC2953CDD-2#PBF | LTC2953CDD-2#TRPBF | LCQT          | 12-Lead (3mm × 3mm) Plastic DFN          | 0°C to 70°C       |
| LTC2953IDD-1#PBF | LTC2953IDD-1#TRPBF | LCWT          | 12-Lead (3mm × 3mm) Plastic DFN          | –40°C to 85°C     |
| LTC2953IDD-2#PBF | LTC2953IDD-2#TRPBF | LCQT          | 12-Lead ( $3mm \times 3mm$ ) Plastic DFN | –40°C to 85°C     |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 2.7V to 27V, unless otherwise noted (Note 2).

| SYMBOL                      | PARAMETER                            | CONDITIONS                                                                     |   | MIN      | ТҮР      | MAX              | UNITS          |
|-----------------------------|--------------------------------------|--------------------------------------------------------------------------------|---|----------|----------|------------------|----------------|
| Supply Pin (V <sub>II</sub> | N)                                   |                                                                                |   |          |          |                  |                |
| V <sub>IN</sub>             | Supply Voltage Range                 | Steady State Operation                                                         | • | 2.7      |          | 27               | V              |
| I <sub>IN</sub>             | V <sub>IN</sub> Supply Current       | V <sub>IN</sub> = 2.7V to 27V                                                  | • |          | 14       | 26               | μA             |
| V <sub>UVL</sub>            | V <sub>IN</sub> Undervoltage Lockout | V <sub>IN</sub> Falling                                                        | • | 2.2      | 2.3      | 2.5              | V              |
| Push Button, E              | nable (PB, EN/EN)                    |                                                                                | · |          |          |                  |                |
| V <sub>PB(MIN, MAX)</sub>   | PB Operating Voltage Range           | Single-Ended                                                                   | • | -1       |          | 27               | V              |
| I <sub>PB</sub>             | PB Input Current                     | 2.5V < V <sub>PB</sub> < 27V<br>V <sub>PB</sub> = 1V<br>V <sub>PB</sub> = 0.6V | • | -1<br>-3 | -6<br>-9 | ±1<br>–12<br>–15 | μΑ<br>μΑ<br>μΑ |
| V <sub>PB(VTH)</sub>        | PB Input Threshold                   | PB Falling                                                                     | • | 0.6      | 0.8      | 1                | V              |
| V <sub>PB(VOC)</sub>        | PB Open Circuit Voltage              | $I_{PB} = -1\mu A$                                                             | • | 1        | 1.6      | 2                | V              |



**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 2.7V to 27V, unless otherwise noted (Note 2).

| SYMBOL                            | PARAMETER                                         | CONDITIONS                                                                                              |   | MIN  | ТҮР  | MAX        | UNITS    |
|-----------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------|---|------|------|------------|----------|
| I <sub>EN(LKG)</sub>              | EN/EN Leakage Current                             | $V_{EN/\overline{EN}}$ = 1V, Sink Current Off<br>V <sub>EN/\overline{EN}</sub> = 40V, Sink Current Off  | • |      |      | ±0.1<br>±1 | μA<br>μA |
| V <sub>EN(VOL)</sub>              | EN/EN Voltage Output Low                          | $I_{EN/\overline{EN}} = 500 \mu A$                                                                      | • |      | 0.11 | 0.4        | V        |
| t <sub>EN, Lock Out</sub>         | EN/EN Lock Out Time (Note 3)                      | Enable Released → Enable Asserted                                                                       |   | 52   | 64   | 82         | ms       |
| On/Off Timing F                   | Pins (PB, UVLO, PDT, INT)                         |                                                                                                         |   |      |      |            |          |
| t <sub>db, on</sub>               | Turn On Debounce Time                             | $\overline{PB}$ Falling $\rightarrow$ Enable Asserted                                                   |   | 26   | 32   | 41         | ms       |
| I <sub>PDT(PU)</sub>              | PDT Pull Up Current                               | V <sub>PDT</sub> = 0V                                                                                   |   | -2.4 | -3   | -3.6       | μA       |
| IPDT(PD)                          | PDT Pull Down Current                             | V <sub>PDT</sub> = 1.3V                                                                                 |   | 2.4  | 3    | 3.6        | μA       |
| t <sub>DB, OFF</sub>              | Turn Off Interrupt Debounce Time                  | $\overline{\text{PB}}$ , UVLO Falling $\rightarrow \overline{\text{INT}}$ Falling                       |   | 26   | 32   | 41         | ms       |
| t <sub>PD, Min</sub>              | Internal PB Power Down Delay<br>Time (Note 4)     | PB, UVLO Falling → Enable Released<br>PDT Open                                                          | • | 52   | 64   | 82         | ms       |
| t <sub>PDT</sub>                  | Additional Adjustable PB Power<br>Down Delay Time | C <sub>PDT</sub> = 1500pF                                                                               | • | 9    | 11.5 | 13.5       | ms       |
| t <sub>INT</sub> , <sub>Min</sub> | Minimum INT Pulse Width                           | $\overline{\text{INT}}$ Asserted $\rightarrow \overline{\text{INT}}$ Released                           |   | 26   | 32   | 41         | ms       |
| t <sub>INT, Max</sub>             | Maximum INT Pulse Width                           | $C_{PDT} = 1500 \text{pF}, \overline{INT} \text{ Asserted} \rightarrow \overline{INT} \text{ Released}$ |   | 35   | 43.5 | 54.5       | ms       |
| µP Handshake                      | Pins (KILL, INT)                                  |                                                                                                         |   |      |      |            |          |
| V <sub>KILL(TH)</sub>             | KILL Input Threshold Voltage                      | KILL Falling                                                                                            |   | 0.57 | 0.6  | 0.63       | V        |
| V <sub>KILL(HYST)</sub>           | KILL Input Threshold Hysteresis                   |                                                                                                         |   | 10   | 30   | 50         | mV       |
| t <sub>KILL(PW)</sub>             | KILL Minimum Pulse Width                          |                                                                                                         |   | 30   |      |            | μs       |
| t <sub>KILL(PD)</sub>             | KILL Propagation Delay                            | $\overline{\text{KILL}}$ Falling $\rightarrow$ Enable Released                                          |   |      |      | 30         | μs       |
| t <sub>kill</sub> , on blank      | KILL Turn On Blanking (Note 5)                    | $\overline{\text{KILL}}$ = Low, Enable Asserted $\rightarrow$ Enable Released                           |   | 400  | 512  | 650        | ms       |
| I <sub>KILL(LKG)</sub>            | KILL Leakage Current                              | V <sub>KILL</sub> = 0.6V                                                                                |   |      |      | ±0.1       | μA       |
| IINT(LKG)                         | INT Leakage Current                               | V <sub>INT</sub> = 3V                                                                                   |   |      |      | ±0.1       | μA       |
| V <sub>INT(VOL)</sub>             | INT Output Voltage Low                            | I <sub>INT</sub> = 3mA                                                                                  |   |      | 0.11 | 0.4        | V        |
| Power Fail and                    | Voltage Monitor Pins (PFI, PFO, UV                | LO, VM, RST)                                                                                            |   |      |      |            |          |
| V <sub>PFI(TH)</sub>              | PFI Input Threshold Voltage                       | Falling                                                                                                 |   | 492  | 500  | 508        | mV       |
| V <sub>UVLO(TH)</sub>             | UVLO Input Threshold Voltage                      | Falling                                                                                                 |   | 492  | 500  | 508        | mV       |
| VM <sub>(TH)</sub>                | Adjustable Reset Threshold                        | Falling/Rising                                                                                          |   | 492  | 500  | 508        | mV       |
| $\Delta V_{TH}$                   | PFI-UVLO Threshold Mismatch                       |                                                                                                         |   | -5   | 0    | 5          | mV       |
| V <sub>PFI(HYST)</sub>            | PFI Input Hysteresis                              |                                                                                                         | • | 2    | 4    | 10         | mV       |
| V <sub>UVLO(HYST)</sub>           | UVLO Input Hysteresis                             |                                                                                                         |   | 30   | 50   | 70         | mV       |
| V <sub>PFO(VOL)</sub>             | PFO Output Voltage Low                            | I <sub>PFO</sub> = 500μA                                                                                |   |      | 0.11 | 0.4        | V        |
| V <sub>RST(VOL)</sub>             | RST Output Voltage Low                            | I = 3mA                                                                                                 |   |      | 0.11 | 0.4        | V        |



### The • denotes the specifications which apply over the full operating

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the f temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 2.7V to 27V, unless otherwise noted (Note 2).

| SYMBOL                 | PARAMETER                      | CONDITIONS                                        |   | MIN | ТҮР | MAX       | UNITS    |
|------------------------|--------------------------------|---------------------------------------------------|---|-----|-----|-----------|----------|
| I <sub>PFI(LKG)</sub>  | PFI Leakage Current            | V <sub>PFI</sub> = 0.5V<br>V <sub>PFI</sub> = 27V |   |     | 2   | ±10<br>±1 | nA<br>μA |
| I <sub>PFO(LKG)</sub>  | PFO Leakage Current            | $V_{PFO} = 1V$<br>$V_{PFO} = 40V$                 | • |     | 2   | ±10<br>±1 | nA<br>μA |
| I <sub>UVLO(LKG)</sub> | UVLO Leakage Current           | $V_{UVL0} = 0.5V$<br>$V_{UVL0} = 27V$             | • |     | 2   | ±10<br>±1 | nA<br>μA |
| I <sub>VM(LKG)</sub>   | VM Input Leakage Current       | VM = 0.5V                                         | • |     | 2   | ±10       | nA       |
| I <sub>RST(LKG)</sub>  | RST Output Leakage Current     | V <sub>RST</sub> = 3V                             | • |     |     | ±0.1      | μA       |
| t <sub>PFI</sub>       | PFI Delay to PFO               |                                                   | • | 40  | 100 | 200       | μs       |
| t <sub>RST</sub>       | Reset Timeout Period           |                                                   | • | 140 | 200 | 260       | ms       |
| t <sub>uv</sub>        | VM Under Voltage Detect to RST | VM Less Than $VM_{(TH)}$ By More Than 1%          |   |     | 250 |           | μs       |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: All currents into pins are positive; all voltages are referenced to GND unless otherwise noted.

Note 3: The Enable Lock Out time is designed to allow an application to properly power down such that the next power up sequence starts from a consistent powered down configuration. PB is ignored during this lock out time. This time delay does not include  $t_{DB, ON}$ .

Note 4: To manually force a release of the EN/EN pin, either PB or UVLO must be held low for at least tPD. Min (internal default power down timer) + t<sub>PDT</sub> (adjustable by placing external capacitor at PDT pin).

Note 5: The  $\overline{\text{KILL}}$  turn on blanking timer period (t<sub>KILL, ON BLANK</sub>) is the waiting period immediately after enable output is asserted. This blanking time allows sufficient time for the DC/DC converter and the  $\mu$ P to perform power up tasks. The KILL, PB and UVLO inputs are ignored during this period. If KILL remains low at the end of this blanking period, the enable output is released, thus turning off system power.



### **TYPICAL PERFORMANCE CHARACTERISTICS**



Turn Off Interrupt Debounce Time  $(t_{DB, OFF})$  vs V<sub>IN</sub>









Forced Power Down Delay Time (t<sub>PD, MIN</sub> + t<sub>PDT</sub>) vs PDT External Capacitance



**PB** Current vs **PB** Voltage

-300

-250

-200

-150

-100

-50

0

-10

0

10

PB VOLTAGE (V)

20

30

2953 G08

 $T_A = 25^{\circ}C$ 

V<sub>IN</sub> = 3.3V



PDT Pull-Down Current vs Temperature



**PB** Voltage vs External **PB** Resistance to Ground



### **TYPICAL PERFORMANCE CHARACTERISTICS**







RST Voltage vs V<sub>IN</sub>







RST, INT Vol vs Current Load



 $EN/\overline{EN}, \, \overline{PFO} \, V_{OL} \, vs$  Current Load



3 G16



### PIN FUNCTIONS

GND (Pin 1): Ground.

VM (Pin 2): Voltage Monitor Input. Input to an accurate comparator with a 0.5V threshold. VM controls the state of the RST output pin and is independent of PB, PFI and UVLO status. A voltage below 0.5V on this pin asserts RST low. Connect to GND if unused.

**KILL** (Pin 3): KILL Input. Forcing KILL low releases the enable output. During system turn on, this pin is blanked by a 512ms internal timer ( $t_{KILL, ON BLANK}$ ) to allow the system to pull KILL high. This pin has an accurate 0.6V threshold and can be used as a power kill voltage monitor. Set the pin voltage above its threshold if unused.

**PDT (Pin 4):** Power Down Time Input. A capacitor to ground determines the additional time (6.4 seconds/ $\mu$ F) that  $\overrightarrow{PB}$  or UVLO must be held low before releasing the EN/EN and  $\overrightarrow{INT}$  outputs. If this pin is left open, the power down delay time defaults to 64ms.

**PB** (Pin 5): Push Button Input. Connecting  $\overrightarrow{PB}$  to ground through a momentary switch provides On/Off control via the EN/EN and  $\overrightarrow{INT}$  outputs. An internal 100k pull-up resistor connects to an internal 1.9V bias voltage. The rugged  $\overrightarrow{PB}$  input withstands ±10kV ESD HBM and can be pulled up to 27V externally without consuming extra current. Voltages below ground will not damage the pin.

VIN (Pin 6): Power Supply Input: 2.7V to 27V.

**UVLO (Pin 7):** UVLO Comparator Input. When UVLO drops below its falling threshold (0.5V) for more than 32ms, the LTC2953 asserts INT low, thereby requesting a system power down. If UVLO remains below its falling threshold (0.5V) for longer than the adjustable power down delay, the enable output is released. Additionally, UVLO provides a PB lock out feature that prevents the user from asserting the enable output when UVLO falls below its threshold. Connect to V<sub>IN</sub> if unused.

**PFI** (Pin 8): Power Fail Comparator Input. Input to an accurate comparator with a 0.5V falling threshold and 4mV

of hysteresis.  $\overline{\text{PFI}}$  controls the state of the  $\overline{\text{PFO}}$  output pin and is independent of  $\overline{\text{PB}}$ , VM and UVLO status. Connect to GND if unused.

**PFO** (**Pin 9**): Power Fail Output. This pin is a high voltage open drain pull-down. PFO pulls low when PFI is below 0.5V. Open circuit when unused.

**RST** (Pin 10): Reset Output. This pin is an open drain pull-down. Pulls low when VM input is below 0.5V and is held low for 200ms after VM input is above 0.5V. Open circuit when unused.

**EN (LTC2953-1, Pin 11):** Open Drain Enable Output. This output is intended to enable system power. EN is asserted high after a valid  $\overline{PB}$  turn on event ( $t_{DB, ON}$ ). EN is released low if: a) KILL is not driven high (by  $\mu$ P) within 512ms of the initial valid  $\overline{PB}$  power turn on event, b) KILL is driven low during normal operation, c)  $\overline{PB}$  or UVLO is asserted and held low (t > t\_{PD, Min} + t\_{PDT}) during normal operation.

**EN** (LTC2953-2, Pin 11): Open Drain Enable Output. This output is intended to enable system power. **EN** is asserted low after a valid **PB** turn on event ( $t_{DB, ON}$ ). **EN** is released high if: a) KILL is not driven high (by  $\mu$ P) within 512ms of the initial valid **PB** power turn-on event, b) KILL is driven low during normal operation, c) **PB** or UVLO is asserted and held low ( $t > t_{PD, Min} + t_{PDT}$ ) during normal operation.

**INT** (Pin 12): Open Drain Interrupt Output. After a turn off event is detected ( $t_{DB, OFF}$ ) from PB or UVLO, the LTC2953 interrupts the system ( $\mu$ P) by asserting INT low. The  $\mu$ P would perform power down and housekeeping tasks and then assert the KILL pin low, thus releasing the enable output. The INT pulse width is a minimum of 32ms and stays low as long as PB is asserted. If PB is asserted for longer than  $t_{PD, Min} + t_{PDT}$ , however, the INT and EN/EN outputs are immediately released. Open circuit when unused.

**Exposed Pad (Pin 13):** Exposed Pad may be left open or connected to ground.



### **BLOCK DIAGRAM**





Downloaded from Arrow.com.

### TIMING DIAGRAMS







Figure 2.  $\overline{PB}$  Interrupt Pulse:  $\overline{PB}$  Low for  $t_{DB,OFF} < t < (t_{PD, Min} + t_{PDT})$  (Enable Remains Active)



### TIMING DIAGRAMS



Figure 3. UVLO Interrupt Pulse: UVLO Low for  $t_{DB,OFF} < t < (t_{PD, Min} + t_{PDT})$  (Enable Remains Active)



Figure 4. Push Button Power Down Timing:  $\overline{PB}$  Pressed and Held Low for t > (t<sub>PD, Min</sub> + t<sub>PDT</sub>)



### TIMING DIAGRAMS











Figure 7. Power Fail Comparator Timing



Figure 8. KILL Minimum Pulse Width and Propagation Delay



### OPERATION

The LTC2953 is a push button On/Off controller with dual function input and output supply monitors. The part contains all the circuitry needed to debounce a push button input and provides a simple  $\mu$ P handshake protocol for reliable toggling of system power. The LTC2953 operates over a wide 2.7V to 27V input voltage range and draws only 14 $\mu$ A of current.

The LTC2953 features dual function supply monitoring: a power fail comparator generates an early warning and an under voltage lock-out comparator initiates a controlled system power down.

#### **Push Button Controller**

The push button input controls the enable and interrupt outputs. The enable output toggles system power while the interrupt output provides debounced push button status. The interrupt output can be used in menu driven applications to request a system power down. A power kill input allows a microprocessor or other logic to release the enable output, thus immediately powering down the system.

To assert the enable output (turn on system power), press the push button ( $\overline{PB}$ ) input and hold for at least 32ms. See Figure 1.

Once system power has been enabled, a user can request a system power down by again pressing the push button for at least 32ms and releasing it before the PDT timer counts 16 cycles. The LTC2953 then asserts the interrupt output and the  $\mu$ P subsequently sets the KILL input low to turn off system power. Note that the UVLO input can also assert the interrupt output. See Figure 2 and Figure 3 and Dual Function Supply Monitors section.

In the event that the  $\mu P$  does not respond to the interrupt request, the user can force release of the enable output by

pressing and holding down the push button (or UVLO) until the PDT timer times out. See Figure 4 and Figure 5.

### **Dual Function Supply Monitors**

An uncommitted power fail comparator provides real time supply threshold information. The power fail input  $(\overline{PFI})$  is compared against an accurate internal 0.5V reference and the comparison result is passed directly to the power fail output ( $\overline{PFO}$ ) pin. The operation of the power fail comparator is de-coupled from all other functionality and is always active. See Figure 7.

The under voltage lockout comparator provides the user with another method to initiate a controlled system power down. If the UVLO pin voltage falls below its falling threshold (0.5V) for longer than 32ms, the interrupt output is asserted for a minimum of 32ms. If the UVLO pin voltage remains below its threshold (0.5V) for an additional time given by the PDT external capacitor, then the enable pin is automatically released (thus powering down the system). See Figure 3 and Figure 5.

This comparator also serves as an under voltage lockout. If system power is off (enable released) and UVLO < 0.5V, the UVLO comparator prevents the push button from turning on system power (asserting enable output).

#### Voltage Supervisor with 200ms $\mu P$ Reset

The LTC2953 provides a single adjustable supply monitor with a nominal 200ms reset delay. When the VM input voltage drops below 0.5V, the RST output is pulled low. RST remains low for 200ms after the VM input has risen above 0.5V. The input 0.5V threshold has a guaranteed accuracy of  $\pm 1.5\%$  over temperature and process. The operation of the supply monitor is de-coupled from all other functionality and is always active. See Figure 6.



### **APPLICATIONS INFORMATION**

#### PUSH BUTTON CONTROL

#### **Power On Sequence**

To enable system power, the push button input ( $\overline{PB}$ ) must be held low continuously for 32ms ( $t_{DB, ON}$ ). Once the enable output (EN/EN) is asserted, the LTC2953 starts a 512ms internal timer ( $t_{KILL, ON BLANK}$ ). The KILL input must be driven high within this 512ms window. This blanking time represents the maximum time allowed for the system to power up and initialize the circuits driving the KILL input. If KILL remains low at the end of the blanking period, the enable output is released (see "Aborted Power On Sequence" section). Figure 9 shows a normal power on sequence.



Figure 9. Power On Timing (UVLO > 0.55V)

Note that only the push button input can enable system power. The LTC2953 provides two enable output polarities to allow DC/DC converter control (LTC2953-1) and external power PFET control (LTC2953-2).



Figure 10. Power Off Interrupt Timing



To interrupt the  $\mu$ P, either  $\overline{PB}$  or UVLO must be low for at least 32ms (t<sub>DB, OFF</sub>). This signals the  $\mu$ P either that a user has pressed the push button or that the supply is running low. The  $\mu$ P would then perform power down and housekeeping tasks and assert KILL low when done. This in turn releases the enable output, thus shutting off system power. See Figure 10.

Note that either  $\overline{PB}$  or UVLO can control the power down sequence, but not both at the same time. For example, if both  $\overline{PB}$  and UVLO are high and the user presses the push button,  $\overline{PB}$  will be active and UVLO will be ignored until  $\overline{PB}$ is released or the power down sequence is complete.

#### **Forced Power Off Sequence**

The LTC2953 provides a failsafe feature that allows a user to manually force a system power down. For cases when the  $\mu$ P fails to respond to the interrupt signal, the user can force a power down by pressing and holding either the push button or the UVLO inputs low.

The length of time required to release the enable output is given by a fixed internal 64ms delay ( $t_{PD, Min}$ ) plus an adjustable power down timer delay ( $t_{PDT}$ ). The adjustable delay is set by placing an external capacitor on the PDT pin. Use the following equation to calculate the capacitance for the desired extra delay.  $C_{PDT}$  is the PDT pin external capacitor:

 $C_{PDT} = 1.56E-4 [\mu F/ms] \cdot (t_{PDT} - 1ms)$ 

See Figure 11.





### **APPLICATIONS INFORMATION**



Figure 12. Aborted Power On Sequence, KILL Remaining Low Aborts Power On Sequence

#### **Aborted Power On Sequence**

The LTC2953 provides an internal 512ms timer to detect when a system fails to power on properly. A power on sequence begins by debouncing the  $\overline{PB}$  input. After the enable pin is subsequently asserted, the LTC2953 starts the 512ms blanking timer (t<sub>KILL, ON BLANK</sub>). If the KILL input is not driven high within this 512ms time window, the enable pin is immediately released, thus turning off system power. This failsafe feature prevents a user from turning on the device when the circuits driving the KILL input do not respond within 512ms after enable has been asserted. See Figure 12.

#### µP Turns Off System Power During Normal Operation

Once the system has powered on and is operating normally, the  $\mu$ P can turn off power by asserting the KILL input low. See Figure 13.

#### **DUAL FUNCTION BATTERY SUPERVISOR**

The LTC2953 provides two comparators for battery monitoring: an uncommitted power fail comparator and a latched low battery comparator with  $\mu$ P interrupt. The application shown in Figure 14 monitors a 2 cell Li-Ion battery stack.



Figure 13. µP Turns Off System Power

#### **Power Fail Comparator**

This comparator provides real time threshold information and can serve as the first warning of a decaying battery or supply. The PFO output is driven low when the PFI input voltage drops below its falling threshold (0.5V) and is high impedance when PFI rises above its rising threshold (0.504V). The low leakage, high voltage PFI input (10nA, maximum) allows the use of large valued external resistors, which lowers system current consumption.

#### **UVLO Comparator**

The under voltage lockout comparator performs three functions: a) interrupts the  $\mu$ P when a supply glitch drives the UVLO voltage below its falling threshold (0.5V) for longer than 32ms, followed by b) forces system power off when the UVLO voltage falls below its falling threshold (0.5V) for t<sub>PD, Min</sub> + t<sub>PDT</sub>, c) locks out the enable (prevents system power on) output if UVLO voltage is below its falling threshold (0.5V) during system power on. See Figures 15A and 15B.

The low leakage (10nA, maximum), high voltage UVLO input allows the use of large valued external resistors. See Figure 14.



### **APPLICATIONS INFORMATION**



Figure 14. Dual Function Battery Comparators

#### Which Input Initiated Power Down: PB or UVLO?

The circuit in Figure 14 determines whether a power down was initiated by a user pressing the push button or by a battery drooping too low. If both INT and PFO outputs are low, then a low battery condition initiated a power down.

#### **PFI** and UVLO Thresholds

The circuit depicted in Figure 14 uses one resistive divider network for both power fail and low battery comparators. The power fail comparator trips at a higher battery voltage than the low battery comparator, thus providing a battery warning before a power down sequence is initiated. Due to the low offset architecture of the comparators, the UVLO and  $\overrightarrow{PFI}$  thresholds can be set to as close as  $\pm 5$ mV apart. The trip thresholds of the circuit of Figure 14 are 6.04V and 5.40V for the power fail and low battery (UVLO) comparators, respectively.

#### **Push Button Lockout**

The LTC2953 provides a push button lock out feature that prevents a user from turning on a system with a dead battery. The push button input is ignored when the UVLO input voltage is less than the falling threshold (0.5V). See Figure 15B.



Figure 15A. Supply Glitch Generates µP Interrupt



Power Down and Locks Out Enable



### TYPICAL APPLICATIONS

#### **Push Button Buffer**

The circuit of Figure 16 shows the power fail comparator sensing the push button input. The PFO output toggles each time the push button crosses 0.5V. This application provides an early warning of push button activity.



Figure 16. Push Button Buffer

#### **Power Path Switching**

The high voltage  $\overline{EN}$  output of the LTC2953-2 is designed to switch On/Off an external power PFET. This allows a user to connect/disconnect a power supply (or battery) to its load by toggling the  $\overline{PB}$  pin. Figure 17 shows the LTC2953-2 in a 12V wall adapter application.



Figure 17. Power Path Switching

#### **Disconnect Input Resistive Divider To Save Power**

In order to prolong battery life when system power has been turned off, the LTC2953-2 power fail comparator can be used to disconnect the external battery monitor resistive divider. The circuit in Figure 18 connects  $\overrightarrow{PFI}$  to  $\overrightarrow{EN}$  and  $\overrightarrow{PFO}$  to the bottom end of the resistive divider.



Figure 18. Disconnect Input Resistive Divider to Save Power

When the user presses the push button to turn on system power ( $\overline{EN}$  low), the output of the power fail comparator asserts  $\overline{PFO}$  low. The low battery external resistive divider is thus enabled to monitor the input supply. If the voltage on the UVLO input falls to less than 0.5V, a system power down sequence is initiated. Note that the IR drop across the internal NFET is typically less than 0.2mV when the UVLO pin voltage is 0.5V.

Once system power has been turned off ( $\overline{\text{EN}}$  high), the external resistive divider is disconnected and thus consumes zero DC current.



### TYPICAL APPLICATIONS

#### Push Button Controlled µP Reset

The circuit of Figure 19 can be used to keep a  $\mu$ P in reset for 200ms after the push button has enabled system power. After system power has stabilized, the voltage monitor input continues to monitor the supply at the load end.



Figure 19. Push Button Controlled µP Reset



Figure 20. Push Button Controlled Supply Sequencing



#### Push Button Controlled Supply Sequencing

The circuit in Figure 20 uses the LTC2953-2 to sequence 3 supply rails. Power on sequencing begins by pressing the push button for 32ms. This asserts the EN output low, which turns on the V1 supply. 200ms after V1 reaches 80% of its final value (2.66V), the V2 supply is enabled. When the V2 DC voltage reaches 80% of its final value (2V), the V3 supply is enabled. Note that there is no internal delay from the PFI input to the PFO output and so V3 is enabled at the same time V2 rises above 2V.

A power down supply sequence begins when any of these inputs is asserted:  $\overline{PB}$ , UVLO or  $\overline{KILL}$ . When  $\overline{EN}$  pulls up to  $V_{IN},$  V1 disconnects first. When V1 decays to 2.66V, V2 is immediately disabled (there is no 200ms delay from VM to  $\overline{RST}$  during power down). When V2 decays to 2V, V3 is immediately disabled. See Figure 21 timing diagram.



Figure 21. Push Button Controlled Supply Sequence Timing

V3

1 8V

### TYPICAL APPLICATIONS

#### Dual Supply Monitor with µP Reset

The circuit of Figure 22 monitors two supplies and provides a  $\mu$ P reset. When either the PFI or the VM input voltage falls below its threshold (0.5V), the RST output is asserted low. RST remains low for 200ms after both inputs rise above 0.5V. The low leakage PFO output allows for large valued external resistors.



Figure 22. Dual Supply Monitor with µP Reset

#### **Reverse Battery Protection**

To protect the LTC2953 from a reverse battery connection, place a 1k resistor (R8) in series with the  $V_{\rm IN}$  pin. See Figure 23.



Figure 23. Reverse Battery Protection Using R8

#### **Operation with Supply Transients over 40V**

The application circuit of Figure 24 operates from a 24V nominal supply, but can withstand supply transients as high as 40V.

The high voltage  $\overline{EN}$  output of the LTC2953-2 has an absolute maximum rating of 50V, which makes it suitable for driving the gate of the external power PFET. The external 30V Zener diode (Z1) and the 10k current limiting resistor (RZ) protect the V<sub>IN</sub> supply pin of the LTC2953-2. Note that under normal 24V operation, the external Zener diode does not conduct any current. The voltage drop across RZ should be kept below 1V. Z2 should have a breakdown voltage smaller than the PFET's gate-to-source breakdown voltage.



Figure 24. Operation with 40V Supply Transients

#### Power Path Controller with Low Battery Detect

The application in Figure 25 uses the push button to completely disconnect the load from the battery. If the battery voltage falls below the user specified threshold, the push button is prevented from turning on system power (asserting the enable output).



### PACKAGE DESCRIPTION



**DD** Package 12-Lead Plastic DFN (3mm × 3mm) (Reference LTC DWG # 05-08-1725 Rev A)



- 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
- MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD AND TIE BARS SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



### TYPICAL APPLICATION



Figure 25. PowerPath Controller with Low Battery Detect

### **RELATED PARTS**

| PART NUMBER                                                              | DESCRIPTION                                     | COMMENTS                                                                 |  |  |  |  |
|--------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------|--|--|--|--|
| LTC2900                                                                  | Programmable Quad Supply Monitor                | Adjustable Reset, 10-Lead MSOP and 3mm × 3mm DFN Packages                |  |  |  |  |
| LTC2904/LTC2905                                                          | Pin-Programmable Dual Supply Monitors           | Adjustable Reset and Tolerance, 8-Lead SOT-23 and 3mm × 2mm DFN Packag   |  |  |  |  |
| LTC2909 Precision Tripple/Dual Input UV, OV and Negative Voltage Monitor |                                                 | 6.5V Shunt Regulator for High Voltage Operation                          |  |  |  |  |
| LTC2912 Single UV/OV Monitor                                             |                                                 | 3mm × 2mm DFN, 8-Pin ThinSOT Packages                                    |  |  |  |  |
| LTC2950/LTC2951                                                          | Push Button On/Off Controllers                  | High Voltage, Low Power Push Button Controller                           |  |  |  |  |
| LTC2952 Push Button Power Path Controller with<br>Supervisor             |                                                 | Automatic Low Loss Switchover Between DC Sources                         |  |  |  |  |
| LTC2954                                                                  | Push Button On/Off Controller with µP Interrupt | Allow Controlled Software System Shutdown                                |  |  |  |  |
| LTC4055 USB Power Controller and Li-Ion Charger                          |                                                 | Automatic Switchover, Charges 1-Cell Li-Ion Batteries                    |  |  |  |  |
| LTC4411 2.6A Low Loss Ideal Diode in ThinSOT                             |                                                 | No External MOSFET, Automatic Switching Between DC Sources               |  |  |  |  |
| LTC4412HV PowerPath Controller in ThinSOT                                |                                                 | Efficient Diode-ORing, Automatic Switching Between DC Sources, 3V to 36V |  |  |  |  |

