# PSoC<sup>®</sup> Programmable System-on-Chip™ #### **Features** - Powerful Harvard-architecture processor - M8C processor speeds up to 24 MHz - □ 8 × 8 multiply, 32-bit accumulate - □ Low power at high speed - □ Operating voltage: 3.0 V to 5.25 V - Operating voltages down to 1.0 V using on-chip switch mode pump (SMP) - □ Industrial temperature range: –40 °C to +85 °C - Advanced peripherals (PSoC<sup>®</sup> blocks) - □ Twelve rail-to-rail analog PSoC blocks provide: - Up to 14-bit analog-to-digital converters (ADCs) - Up to 9-bit digital-to-analog converters (DACs) - Programmable gain amplifiers (PGAs) - · Programmable filters and comparators - □ Eight digital PSoC blocks provide: - 8- to 32-bit timers and counters, 8- and 16-bit pulse-width modulators (PWMs) - Cyclical redundancy check (CRC) and pseudo random sequence (PRS) modules - Up to two full-duplex universal asynchronous receiver transmitters (UARTs) - Multiple serial peripheral interface (SPI) masters or slaves - · Connectable to all general-purpose I/O (GPIO) pins - □ Complex peripherals by combining blocks - Precision, programmable clocking - □ Internal 2.5% 24- / 48-MHz main oscillator - □ 24- / 48-MHz with optional 32 kHz crystal - □ Optional external oscillator up to 24 MHz - Internal oscillator for watchdog and sleep - Flexible on-chip memory - □ 16 KB flash program storage 50,000 erase/write cycles - □ 256-bytes SRAM data storage - □ In-system serial programming (ISSP) - □ Partial flash updates - ☐ Flexible protection modes - □ Electronically erasable programmable read only memory (EEPROM) emulation in flash - Programmable pin configurations - □ 25-mA sink, 10-mA source on all GPIOs - □ Pull-up, pull-down, high-Z, strong, or open-drain drive modes on all GPIOs - □ Eight standard analog inputs on GPIO, plus four additional analog inputs with restricted routing - □ Four 30-mA analog outputs on GPIOs - Configurable interrupt on all GPIOs - Additional system resources - □ I<sup>2</sup>C slave, master, and multi-master to 400 kHz - □ Watchdog and sleep timers - □ User-configurable low-voltage detection (LVD) - □ Integrated supervisory circuit - □ On-chip precision voltage reference - Complete development tools - □ Free development software (PSoC Designer™) - ☐ Full-featured, in-circuit emulator (ICE) and programmer - □ Full-speed emulation - □ Complex breakpoint structure - □ 128 KB trace memory # **Logic Block Diagram** Errata: For information on silicon errata, see "Errata" on page 61. Details include trigger conditions, devices affected, and proposed workaround. **Cypress Semiconductor Corporation**Document Number: 38-12012 Rev. AD #### More Information Cypress provides a wealth of data at www.cypress.com to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the knowledge base article "How to Design with PSoC® 1, PowerPSoC®, and PLC - KBA88292". Following is an abbreviated list for PSoC 1: - Overview: PSoC Portfolio, PSoC Roadmap - Product Selectors: PSoC 1, PSoC 3, PSoC 4, PSoC 5LP - In addition, PSoC Designer includes a device selection tool. - Application notes: Cypress offers a large number of PSoC application notes covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with PSoC 1 are: - ☐ Getting Started with PSoC® 1 AN75320 - □ PSoC<sup>®</sup> 1 Getting Started with GPIO AN2094 □ PSoC<sup>®</sup> 1 Analog Structure and Configuration AN74170 - □ PSoC® 1 Switched Capacitor Analog Blocks AN2041 - □ Selecting Analog Ground and Reference AN2219 Note: For CY8C27X43 devices related Application note please click here. - Development Kits: - □ CY3210-PSoCEval1 supports all PSoC 1 Mixed-Signal Array families, including automotive, except CY8C25/26xxx devices. The kit includes an LCD module, potentiometer, LEDs, and breadboarding space. - CY3214-PSoCEvalUSB features a development board for the CY8C24x94 PSoC device. Special features of the board include USB and CapSense development and debugging support. Note: For CY8C27X43 devices related Development Kits please click here. The MiniProg1 and MiniProg3 devices provide interfaces for flash programming and debug. # PSoC Designer PSoC Designer is a free Windows-based Integrated Design Environment (IDE). Develop your applications using a library of pre-characterized analog and digital peripherals in a drag-and-drop design environment. Then, customize your design leveraging the dynamically generated API libraries of code. Figure 1 shows PSoC Designer windows. Note: This is not the default view. - 1. Global Resources all device hardware settings. - 2. **Parameters** the parameters of the currently selected User Modules. - 3. Pinout information related to device pins. - 4. Chip-Level Editor a diagram of the resources available on the selected chip. - 5. Datasheet the datasheet for the currently selected UM - 6. **User Modules –** all available User Modules for the selected device. - 7. Device Resource Meter device resource usage for the current project configuration. - 8. Workspace a tree level diagram of files associated with the - 9. **Output –** output from project build and debug operations. **Note:** For detailed information on PSoC Designer, go to PSoC<sup>®</sup> Designer > Help > Documentation > Designer Specific Documents > IDE User Guide. Figure 1. PSoC Designer Layout # **Contents** | PSoC Functional Overview | 4 | |-----------------------------------|----| | PSoC Core | | | Digital System | | | Analog System | 5 | | Additional System Resources | | | PSoC Device Characteristics | 6 | | Development Tools | 7 | | PSoC Designer Software Subsystems | 7 | | Designing with PSoC Designer | | | Select User Modules | 8 | | Configure User Modules | 8 | | Organize and Connect | | | Generate, Verify, and Debug | 8 | | Pinouts | 9 | | 8-pin Part Pinout | 9 | | 20-pin Part Pinout | 9 | | 28-pin Part Pinout | | | 44-pin Part Pinout | | | 48-pin Part Pinout | 12 | | 56-pin Part Pinout | 14 | | Register Reference | | | Register Conventions | 16 | | Register Mapping Tables | 16 | | Electrical Specifications | | | Absolute Maximum Ratings | 19 | | Operating Temperature | | | DC Electrical Characteristics | 20 | | AC Electrical Characteristics | 35 | | Packaging Information | 44 | | Packaging Dimensions | 44 | |-----------------------------------------|----| | Thermal Impedances | 50 | | Capacitance on Crystal Pins | 50 | | Solder Reflow Specifications | 50 | | Development Tool Selection | 51 | | Software | 51 | | Development Kits | 51 | | Evaluation Tools | 51 | | Device Programmers | 52 | | Accessories (Emulation and Programming) | 52 | | Ordering Information | 53 | | Ordering Code Definitions | 54 | | Acronyms | | | Reference Documents | | | Document Conventions | | | Units of Measure | | | Numeric Conventions | 56 | | Glossary | | | Errata | | | In Production | | | Not in Production | | | Document History Page | | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC® Solutions | | | Cypress Developer Community | | | Technical Support | 60 | Document Number: 38-12012 Rev. AD Page 3 of 69 #### **PSoC Functional Overview** The PSoC family consists of many programmable system-on-chip controller devices. These devices are designed to replace multiple traditional microcontroller unit (MCU)-based system components with one, low-cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, as well as programmable interconnects. This architecture lets you to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast central processing unit (CPU), flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts and packages. The PSoC architecture, as illustrated in Logic Block Diagram on page 1, consists of four main areas: PSoC core, digital system, analog system, and system resources. Configurable global busing allows all the device resources to be combined into a complete custom system. The PSoC CY8C27x43 family can have up to five I/O ports that connect to the global digital and analog interconnects, providing access to eight digital blocks and 12 analog blocks. #### **PSoC Core** The PSoC core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIO. The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU uses an interrupt controller with 17 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included sleep and watchdog timers (WDT). Memory encompasses 16 KB of flash for program storage, 256 bytes of SRAM for data storage, and up to 2 K of EEPROM emulated using the flash. Program flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection. The PSoC device incorporates flexible internal clock generators, including a 24-MHz internal main oscillator (IMO) accurate to 2.5% over temperature and voltage. The 24-MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32-kHz internal low speed oscillator (ILO) is provided for the sleep timer and WDT. If crystal accuracy is desired, the 32.768-kHz external crystal oscillator (ECO) is available for use as a Real Time Clock (RTC) and can optionally generate a crystal-accurate 24-MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a system resource), provide the flexibility to integrate almost any timing requirement into the PSoC device. PSoC GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt on high level, low level, and change from last read. # **Digital System** The digital system is composed of eight digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8-, 16-, 24-, and 32-bit peripherals, which are called user modules. Figure 2. Digital System Block Diagram Digital peripheral configurations include: - PWMs (8- and 16-bit) - PWMs with dead band (8- and 16-bit) - Counters (8- to 32-bit) - Timers (8- to 32-bit) [1, 2] - UART 8-bit with selectable parity (up to two) - SPI slave and master (up to two) [3] - I<sup>2</sup>C slave and multi-master (one available as a system resource) - CRC/generator (8- to 32-bit) - IrDA (up to two) - Pseudo random sequence (PRS) generators (8- to 32-bit) #### Notes - 1. Errata: When operated between 4.75 V to 5.25 V, the input capture signal cannot be sourced from Row Output signals or the Broadcast clock signals. This problem has been fixed in silicon Rev B. For more information, see "Errata" on page 61. - 2. Errata: When operated between 3.0V to 4.75V, the input capture signal can only be sourced from Row input signal that has been re-synchronized. This problem has been fixed in silicon Rev B. For more information, see "Errata" on page 61. - 3. Errata: In PSoC, when one output of one SPI Slave block is connected to the input of other SPI slave block, data is shifted correctly but last bit is read incorrectly. For the workaround and more information related to this problem, see "Errata" on page 61. The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also enable signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller. Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This lets you the optimum choice of system resources for your application. Family resources are shown in the table titled PSoC Device Characteristics on page 6. ### Analog System The analog system is composed of 12 configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are as follows: - ADCs (up to 4, with 6- to 14-bit resolution, selectable as incremental, delta sigma, and SAR) - Filters (2, 4, 6, and 8 pole band pass, low pass, and notch) - Amplifiers (up to four, with selectable gain to 48x) - Instrumentation amplifiers (up to two, with selectable gain to 93x) - Comparators (up to four, with 16 selectable thresholds) - DACs (up to four, with 6- to 9-bit resolution) - Multiplying DACs (up to four, with 6- to 9-bit resolution) - High current output drivers (four with 30 mA drive as a core resource) - 1.3-V reference (as a system resource) - DTMF dialer - Modulators - Correlators - Peak detectors - Many other topologies possible Analog blocks are provided in columns of three, which includes one continuous time (CT) and two switched capacitor (SC) blocks, as shown in the following figure. Figure 3. Analog System Block Diagram ### **Additional System Resources** System resources, some of which have been previously listed, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, switch mode pump, low voltage detection, and power on reset. - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers. - Multiply accumulate (MAC) provides fast 8-bit multiplier with 32-bit accumulate, to assist in general math and digital filters. - The decimator provides a custom hardware filter for digital signal processing applications including the creation of Delta Sigma ADCs. - The I<sup>2</sup>C module provides 100 and 400 kHz communication over two wires. Slave, master, and multi-master modes are all supported. - LVD interrupts can signal the application of falling voltage levels, while the advanced power-on reset (POR) circuit eliminates the need for a system supervisor. - An internal 1.3-V reference provides an absolute reference for the analog system, including ADCs and DACs. - An integrated switch mode pump (SMP) generates normal operating voltages from a single 1.2-V battery cell, providing a low cost boost converter. #### **PSoC Device Characteristics** Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 4 analog blocks. The following table lists the resources available for specific PSoC device groups. The PSoC device covered by this datasheet is highlighted in Table 1. **Table 1. PSoC Device Characteristics** | PSoC Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size | |---------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|--------------------------------|--------------|---------------| | CY8C29x66 | up to 64 | 4 | 16 | up to 12 | 4 | 4 | 12 | 2 K | 32 K | | CY8C28xxx | up to 44 | up to 3 | up to 12 | up to 44 | up to 4 | up to 6 | up to<br>12 + 4 <sup>[4]</sup> | 1 K | 16 K | | CY8C27x43 | up to 44 | 2 | 8 | up to 12 | 4 | 4 | 12 | 256 | 16 K | | CY8C24x94 | up to 56 | 1 | 4 | up to 48 | 2 | 2 | 6 | 1 K | 16 K | | CY8C24x23A | up to 24 | 1 | 4 | up to 12 | 2 | 2 | 6 | 256 | 4 K | | CY8C23x33 | up to 26 | 1 | 4 | up to 12 | 2 | 2 | 4 | 256 | 8 K | | CY8C22x45 | up to 38 | 2 | 8 | up to 38 | 0 | 4 | 6 <sup>[4]</sup> | 1 K | 16 K | | CY8C21x45 | up to 24 | 1 | 4 | up to 24 | 0 | 4 | 6 <sup>[4]</sup> | 512 | 8 K | | CY8C21x34 | up to 28 | 1 | 4 | up to 28 | 0 | 2 | 4 <sup>[4]</sup> | 512 | 8 K | | CY8C21x23 | up to 16 | 1 | 4 | up to 8 | 0 | 2 | 4 <sup>[4]</sup> | 256 | 4 K | | CY8C20x34 | up to 28 | 0 | 0 | up to 28 | 0 | 0 | 3 <sup>[4, 5]</sup> | 512 | 8 K | | CY8C20xx6 | up to 36 | 0 | 0 | up to 36 | 0 | 0 | 3 <sup>[4, 5]</sup> | up to 2 K | up to 32 K | #### Notes Document Number: 38-12012 Rev. AD Page 6 of 69 <sup>4.</sup> Limited analog functionality. <sup>5.</sup> Two analog blocks and one CapSense®. # **Development Tools** PSoC Designer™ is the revolutionary Integrated Design Environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes: - Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration - Extensive user module catalog - Integrated source-code editor (C and assembly) - Free C compiler with no size restrictions or time limits - Built-in debugger - In-circuit emulation - Built-in support for communication interfaces: - ☐ Hardware and software I<sup>2</sup>C slaves and masters - □ Full-speed USB 2.0 - □ Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7. #### **PSoC Designer Software Subsystems** #### Design Entry In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application. The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this lets you to use more than 100 percent of PSoC's resources for an application. #### Code Generation Tools The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two. **Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing. **C Language Compilers**. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also lets you to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer. #### In-Circuit Emulator A low-cost, high-functionality In-Circuit Emulator (ICE) is available for development support. This hardware can program single devices. The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24-MHz) operation. Document Number: 38-12012 Rev. AD Page 7 of 69 # **Designing with PSoC Designer** The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is summarized in four steps: - 1. Select User Modules. - 2. Configure user modules. - 3. Organize and connect. - 4. Generate, verify, and debug. #### **Select User Modules** PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules." User modules make selecting and implementing peripheral devices, both analog and digital, simple. #### Configure User Modules Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a pulse width modulator (PWM) User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information you may need to successfully implement your design. # **Organize and Connect** You build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. You perform the selection, configuration, and routing so that you have complete control over all on-chip resources. ### Generate, Verify, and Debug When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides application programming interfaces (APIs) with high-level functions to control and respond to hardware events at run time and interrupt service routines that you can adapt as needed. A complete code development environment lets you to develop and customize your applications in either C, assembly language, or both. The last step in the development process takes place inside PSoC Designer's debugger (access by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the debug interface provides a large trace buffer and lets you to define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals. Document Number: 38-12012 Rev. AD Page 8 of 69 #### **Pinouts** The CY8C27x43 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of Digital I/O. However, Vss, $V_{DD}$ , SMP, and XRES are not capable of Digital I/O. # 8-pin Part Pinout Table 2. Pin Definitions - 8-pin PDIP | Pin | Ту | ре | Pin | Description | |-----|---------|--------|----------|-----------------------------------------------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | I/O | I/O | P0[5] | Analog column mux input and column output | | 2 | I/O | I/O | P0[3] | Analog column mux input and column output | | 3 | I/O | | P1[1] | Crystal Input (XTALin), I <sup>2</sup> C serial clock (SCL), ISSP-SCLK <sup>[6]</sup> | | 4 | Pov | wer | Vss | Ground connection. | | 5 | I/O | | P1[0] | Crystal output (XTALout), I <sup>2</sup> C serial data (SDA), ISSP-SDATA <sup>[6]</sup> | | 6 | I/O | I/O | P0[2] | Analog column mux input and column output | | 7 | I/O | I/O | P0[4] | Analog column mux input and column output | | 8 | Pov | wer | $V_{DD}$ | Supply voltage | Figure 4. CY8C27143 8-pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. #### 20-pin Part Pinout Table 3. Pin Definitions - 20-pin SSOP, SOIC | Pin | Туре | | Pin | Description | |-----|---------|--------|----------|---------------------------------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | I/O | ı | P0[7] | Analog column mux input | | 2 | I/O | I/O | P0[5] | Analog column mux input and column output | | 3 | I/O | I/O | P0[3] | Analog column mux input and column output | | 4 | I/O | I | P0[1] | Analog column mux input | | 5 | Po | wer | SMP | Switch Mode Pump (SMP) connection to external components required | | 6 | I/O | | P1[7] | I <sup>2</sup> C Serial Clock (SCL) | | 7 | I/O | | P1[5] | I <sup>2</sup> C Serial Data (SDA) | | 8 | I/O | | P1[3] | | | 9 | I/O | | P1[1] | Crystal input (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[6]</sup> | | 10 | Power | | Vss | Ground connection. | | 11 | I/O | | P1[0] | Crystal output (XTALout), I <sup>2</sup> C SDA, ISSP-SDATA <sup>[6]</sup> | | 12 | I/O | | P1[2] | | | 13 | I/O | | P1[4] | Optional external clock input (EXTCLK) | | 14 | I/O | | P1[6] | | | 15 | Inj | put | XRES | Active high external reset with internal pull down | | 16 | I/O | I | P0[0] | Analog column mux input | | 17 | I/O | I/O | P0[2] | Analog column mux input and column output | | 18 | I/O | I/O | P0[4] | Analog column mux input and column output | | 19 | I/O | I | P0[6] | Analog column mux input | | 20 | Po | wer | $V_{DD}$ | Supply voltage | Figure 5. CY8C27243 20-pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. #### Note 6. These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Programmable System-on-Chip Technical Reference Manual for details. Document Number: 38-12012 Rev. AD Page 9 of 69 # Table 4. Pin Definitions - 28-pin PDIP, SSOP, SOIC | Dis No | Туре | | Pin | Banasis tina | |---------|---------|--------|----------|---------------------------------------------------------------------------| | Pin No. | Digital | Analog | Name | Description | | 1 | I/O | I | P0[7] | Analog column mux input | | 2 | I/O | I/O | P0[5] | Analog column mux input and column output | | 3 | I/O | I/O | P0[3] | Analog column mux input and column output | | 4 | I/O | I | P0[1] | Analog column mux input | | 5 | I/O | | P2[7] | | | 6 | I/O | | P2[5] | | | 7 | I/O | I | P2[3] | Direct switched capacitor block input | | 8 | I/O | I | P2[1] | Direct switched capacitor block input | | 9 | Pov | wer | SMP | Switch mode pump (SMP) connection to external components required | | 10 | I/O | | P1[7] | I <sup>2</sup> C SCL | | 11 | I/O | | P1[5] | I <sup>2</sup> C SDA | | 12 | I/O | | P1[3] | | | 13 | I/O | | P1[1] | Crystal input (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[7]</sup> | | 14 | Power | | Vss | Ground connection. | | 15 | I/O | | P1[0] | Crystal output (XTALout), I <sup>2</sup> C SDA, ISSP-SDATA <sup>[7]</sup> | | 16 | I/O | | P1[2] | | | 17 | I/O | | P1[4] | Optional external clock input (EXTCLK) | | 18 | I/O | | P1[6] | | | 19 | Inp | out | XRES | Active high external reset with internal pull down | | 20 | I/O | ı | P2[0] | Direct switched capacitor block input | | 21 | I/O | ı | P2[2] | Direct switched capacitor block input | | 22 | I/O | | P2[4] | External analog ground (AGND) | | 23 | I/O | | P2[6] | External voltage reference (V <sub>REF</sub> ) | | 24 | I/O | I | P0[0] | Analog column mux input | | 25 | I/O | I/O | P0[2] | Analog column mux input and column output | | 26 | I/O | I/O | P0[4] | Analog column mux input and column output | | 27 | I/O | I | P0[6] | Analog column mux input | | 28 | Pov | wer | $V_{DD}$ | Supply voltage | Figure 6. CY8C27443 28-pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. #### Note Document Number: 38-12012 Rev. AD Page 10 of 69 <sup>7.</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Programmable System-on-Chip Technical Reference Manual for details. # Table 5. Pin Definitions - 44-pin TQFP | Pin | Type | | | <b>-</b> | |-----|---------|--------|----------|------------------------------------------------------------------------------| | No. | Digital | Analog | Pin Name | Description | | 1 | I/O | | P2[5] | | | 2 | I/O | I | P2[3] | Direct switched capacitor block input | | 3 | I/O | ı | P2[1] | Direct switched capacitor block input | | 4 | I/O | | P4[7] | | | 5 | I/O | | P4[5] | | | 6 | I/O | | P4[3] | | | 7 | I/O | | P4[1] | | | 8 | Pov | ver | SMP | SMP connection to external components required | | 9 | I/O | | P3[7] | | | 10 | I/O | | P3[5] | | | 11 | I/O | | P3[3] | | | 12 | I/O | | P3[1] | | | 13 | I/O | | P1[7] | I <sup>2</sup> C SCL | | 14 | I/O | | P1[5] | I <sup>2</sup> C SDA | | 15 | I/O | | P1[3] | | | 16 | I/O | | P1[1] | Crystal input (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[8]</sup> | | 17 | Po | wer | Vss | Ground connection. | | 18 | I/O | | P1[0] | Crystal output (XTALout), I <sup>2</sup> C SDA,<br>ISSP-SDATA <sup>[8]</sup> | | 19 | I/O | | P1[2] | | | 20 | I/O | | P1[4] | Optional external clock input (EXTCLK) | | 21 | I/O | | P1[6] | | | 22 | I/O | | P3[0] | | | 23 | I/O | | P3[2] | | | 24 | I/O | | P3[4] | | | 25 | I/O | | P3[6] | | | 26 | Inp | out | XRES | Active high external reset with internal pull down | | 27 | I/O | | P4[0] | | | 28 | I/O | | P4[2] | | | 29 | I/O | | P4[4] | | | 30 | I/O | | P4[6] | | | 31 | I/O | I | P2[0] | Direct switched capacitor block input | | 32 | I/O | I | P2[2] | Direct switched capacitor block input | | 33 | I/O | | P2[4] | External Analog Ground (AGND) | | 34 | I/O | | P2[6] | External Voltage Reference (VRef) | | 35 | I/O | ı | P0[0] | Analog column mux input | | 36 | I/O | I/O | P0[2] | Analog column mux input and column output | | 37 | I/O | I/O | P0[4] | Analog column mux input and column output | | 38 | I/O | I | P0[6] | Analog column mux input | | 39 | Pov | wer | $V_{DD}$ | Supply voltage | | 40 | I/O | I | P0[7] | Analog column mux input | | 41 | I/O | I/O | P0[5] | Analog column mux input and column output | | 42 | I/O | I/O | P0[3] | Analog column mux input and column output | | 43 | I/O | ı | P0[1] | Analog column mux input | | 44 | I/O | | P2[7] | | Figure 7. CY8C27543 44-pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. #### Note Document Number: 38-12012 Rev. AD Page 11 of 69 <sup>8.</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Programmable System-on-Chip Technical Reference Manual for details. #### Table 6. Pin Definitions – 48-pin Part Pinout (SSOP) | Pin<br>No. | Digital | pe<br>Analog | Pin<br>Name | Description | | | |------------|---------|--------------|-------------|------------------------------------------------------------------------|--|--| | 1 | I/O | Allalog | P0[7] | Analog column mux input | | | | 2 | I/O | I/O | P0[5] | Analog column mux input and column output | | | | 3 | I/O | 1/0 | P0[3] | Analog column mux input and column output | | | | 4 | I/O | ı, ü | P0[1] | Analog column mux input | | | | 5 | I/O | ' | P2[7] | Attained column max input | | | | 6 | I/O | | P2[5] | | | | | 7 | I/O | 1 | P2[3] | Direct switched capacitor block input | | | | 8 | I/O | i | P2[1] | Direct switched capacitor block input | | | | 9 | I/O | · | P4[7] | 2oct omitoliou oupuonoi 2oct miput | | | | 10 | I/O | | P4[5] | | | | | 11 | I/O | | P4[3] | | | | | 12 | I/O | | P4[1] | | | | | 13 | | wer | SMP | SMP connection to external components | | | | | | | | required | | | | 14 | I/O | | P3[7] | | | | | 15 | I/O | | P3[5] | | | | | 16 | I/O | | P3[3] | | | | | 17 | I/O | | P3[1] | | | | | 18 | I/O | | P5[3] | | | | | 19 | I/O | | P5[1] | | | | | 20 | I/O | | P1[7] | I <sup>2</sup> C SCL | | | | 21 | I/O | | P1[5] | I <sup>2</sup> C SDA | | | | 22 | I/O | | P1[3] | | | | | 23 | I/O | | P1[1] | Crystal Input (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[9]</sup> | | | | 24 | Po | wer | Vss | Ground connection | | | | 25 | I/O | | P1[0] | Crystal output (XTALout), I <sup>2</sup> C SDA, ISSP-SDATA. [9] | | | | 26 | I/O | | P1[2] | | | | | 27 | I/O | | P1[4] | Optional external clock input (EXTCLK) | | | | 28 | I/O | | P1[6] | | | | | 29 | I/O | | P5[0] | | | | | 30 | I/O | | P5[2] | | | | | 31 | I/O | | P3[0] | | | | | 32 | I/O | | P3[2] | | | | | 33 | I/O | | P3[4] | | | | | 34 | I/O | | P3[6] | | | | | 35 | In | put | XRES | Active high external reset with internal pull down | | | | 36 | I/O | | P4[0] | | | | | 37 | I/O | | P4[2] | | | | | 38 | I/O | | P4[4] | | | | | 39 | I/O | | P4[6] | | | | | 40 | I/O | I | P2[0] | Direct switched capacitor block input | | | | 41 | I/O | I | P2[2] | Direct switched capacitor block input | | | | 42 | I/O | | P2[4] | External analog ground (AGND) | | | | 43 | I/O | | P2[6] | External voltage reference (VRef) | | | | 44 | I/O | I | P0[0] | Analog column mux input | | | | 45 | I/O | I/O | P0[2] | Analog column mux input and column output | | | | 46 | I/O | I/O | P0[4] | Analog column mux input and column output | | | | 47 | I/O | I | P0[6] | Analog column mux input | | | | 48 | Po | wer | $V_{DD}$ | Supply voltage | | | | | | | | | | | Figure 8. CY8C27643 48-pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. #### Note Document Number: 38-12012 Rev. AD Page 12 of 69 <sup>9.</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Programmable System-on-Chip Technical Reference Manual for details. Table 7. Pin Definitions – 48-pin Part Pinout (QFN) | Pin | Tv | ре | Pin | Daniel Co. | | | |-----|---------|--------|----------|----------------------------------------------------------------------------|--|--| | No. | Digital | Analog | Name | Description | | | | 1 | I/O | ı | P2[3] | Direct switched capacitor block input | | | | 2 | I/O | ı | P2[1] | Direct switched capacitor block input | | | | 3 | I/O | | P4[7] | | | | | 4 | I/O | | P4[5] | | | | | 5 | I/O | | P4[3] | | | | | 6 | I/O | | P4[1] | | | | | 7 | Po | wer | SMP | SMP connection to external components required | | | | 8 | I/O | | P3[7] | | | | | 9 | I/O | | P3[5] | | | | | 10 | I/O | | P3[3] | | | | | 11 | I/O | | P3[1] | | | | | 12 | I/O | | P5[3] | | | | | 13 | I/O | | P5[1] | | | | | 14 | I/O | | P1[7] | I <sup>2</sup> C SCL | | | | 15 | I/O | | P1[5] | I <sup>2</sup> C SDA | | | | 16 | I/O | | P1[3] | | | | | 17 | I/O | | P1[1] | Crystal input (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[11]</sup> | | | | 18 | Pov | wer | Vss | Ground connection. | | | | 19 | I/O | | P1[0] | Crystal output (XTALout), I <sup>2</sup> C SDA, ISSP-SDATA <sup>[11]</sup> | | | | 20 | I/O | | P1[2] | | | | | 21 | I/O | | P1[4] | Optional external clock input (EXTCLK) | | | | 22 | I/O | | P1[6] | | | | | 23 | I/O | | P5[0] | | | | | 24 | I/O | | P5[2] | | | | | 25 | I/O | | P3[0] | | | | | 26 | I/O | | P3[2] | | | | | 27 | I/O | | P3[4] | | | | | 28 | I/O | | P3[6] | | | | | 29 | In | out | XRES | Active high external reset with internal pull down | | | | 30 | I/O | | P4[0] | | | | | 31 | I/O | | P4[2] | | | | | 32 | I/O | | P4[4] | | | | | 33 | I/O | | P4[6] | | | | | 34 | I/O | I | P2[0] | Direct switched capacitor block input | | | | 35 | I/O | I | P2[2] | Direct switched capacitor block input | | | | 36 | I/O | | P2[4] | External analog ground (AGND) | | | | 37 | I/O | | P2[6] | External voltage reference (V <sub>REF</sub> ) | | | | 38 | I/O | I | P0[0] | Analog column mux input | | | | 39 | I/O | I/O | P0[2] | Analog column mux input and column output | | | | 40 | I/O | I/O | P0[4] | Analog column mux input and column output | | | | 41 | I/O | I | P0[6] | Analog column mux input | | | | 42 | Po | wer | $V_{DD}$ | Supply voltage | | | | 43 | I/O | I | P0[7] | Analog column mux input | | | | 44 | I/O | I/O | P0[5] | Analog column mux input and column output | | | | 45 | I/O | I/O | P0[3] | Analog column mux input and column output | | | | 46 | I/O | I | P0[1] | Analog column mux input | | | | 47 | I/O | | P2[7] | | | | | 48 | I/O | | P2[5] | | | | Figure 9. CY8C27643 48-pin PSoC Device<sup>[10]</sup> **LEGEND**: A = Analog, I = Input, and O = Output. #### Notes - 10. The QFN package has a center pad that must be connected to ground (Vss). 11. These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Technical Reference Manual for details. Document Number: 38-12012 Rev. AD The 56-pin SSOP part is for the CY8C27002 On-Chip Debug (OCD) PSoC device. **Note** This part is only used for in-circuit debugging. It is NOT available for production. Table 8. Pin Definitions - 56-pin Part Pinout (SSOP) | Pin | T\ | /pe | Pin | | |-----|---------|-----|----------|----------------------------------------------------------------------------| | No. | Digital | | Name | Description | | 1 | | • | NC | No connection. Pin must be left floating | | 2 | I/O | I | P0[7] | Analog column mux input | | 3 | I/O | I | P0[5] | Analog column mux input and column output | | 4 | I/O | I | P0[3] | Analog column mux input and column output | | 5 | I/O | I | P0[1] | Analog column mux input | | 6 | I/O | | P2[7] | | | 7 | I/O | | P2[5] | | | 8 | I/O | I | P2[3] | Direct switched capacitor block input | | 9 | I/O | I | P2[1] | Direct switched capacitor block input | | 10 | I/O | | P4[7] | | | 11 | I/O | | P4[5] | | | 12 | I/O | I | P4[3] | | | 13 | I/O | I | P4[1] | | | 14 | OCD | | OCDE | OCD even data I/O | | 15 | OCD | | OCDO | OCD odd data output | | 16 | Po | wer | SMP | SMP connection to required external components | | 17 | I/O | | P3[7] | | | 18 | I/O | | P3[5] | | | 19 | I/O | | P3[3] | | | 20 | I/O | | P3[1] | | | 21 | I/O | | P5[3] | | | 22 | I/O | | P5[1] | | | 23 | I/O | | P1[7] | I <sup>2</sup> C SCL | | 24 | I/O | | P1[5] | I <sup>2</sup> C SDA | | 25 | | | NC | No connection. Pin must be left floating | | 26 | I/O | | P1[3] | | | 27 | I/O | | P1[1] | Crystal Input (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[12]</sup> | | 28 | Po | wer | $V_{DD}$ | Supply voltage | | 29 | | | NC | No connection. Pin must be left floating | | 30 | | | NC | No connection. Pin must be left floating | | 31 | I/O | | P1[0] | Crystal output (XTALout), I <sup>2</sup> C SDA, ISSP-SDATA <sup>[12]</sup> | | 32 | I/O | | P1[2] | | | 33 | I/O | | P1[4] | Optional external clock input (EXTCLK) | | 34 | I/O | | P1[6] | | | 35 | I/O | | P5[0] | | | 36 | I/O | | P5[2] | | | 37 | I/O | | P3[0] | | | 38 | I/O | | P3[2] | | | 39 | I/O | | P3[4] | | | 40 | I/O | | P3[6] | | Figure 10. CY8C27002 56-pin PSoC Device **Not for Production** #### Note Document Number: 38-12012 Rev. AD Page 14 of 69 <sup>12.</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Programmable System-on-Chip Technical Reference Manual for details. Table 8. Pin Definitions – 56-pin Part Pinout (SSOP) (continued) | Pin | Type | | Pin | Description | |-----|---------|--------|----------|-------------------------------------------| | No. | Digital | Analog | Name | Description | | 42 | OCD | | HCLK | OCD high-speed clock output | | 43 | OCD | | CCLK | OCD CPU clock output | | 44 | I/O | | P4[0] | | | 45 | I/O | | P4[2] | | | 46 | I/O | | P4[4] | | | 47 | I/O | | P4[6] | | | 48 | I/O | I | P2[0] | Direct switched capacitor block input | | 49 | I/O | I | P2[2] | Direct switched capacitor block input | | 50 | I/O | | P2[4] | External Analog Ground (AGND) | | 51 | I/O | | P2[6] | External Voltage Reference (VRef) | | 52 | I/O | ı | P0[0] | Analog column mux input | | 53 | I/O | I | P0[2] | Analog column mux input and column output | | 54 | I/O | I | P0[4] | Analog column mux input and column output | | 55 | I/O | I | P0[6] | Analog column mux input | | 56 | Po | wer | $V_{DD}$ | Supply voltage | **LEGEND**: A = Analog, I = Input, O = Output, and OCD = On-Chip Debug. Document Number: 38-12012 Rev. AD Page 15 of 69 # Register Reference This section lists the registers of the CY8C27x43 PSoC device. For detailed register information, see the PSoC Programmable System-on-Chip Technical Reference Manual. #### **Register Conventions** The register conventions specific to this section are listed in the following table. **Table 9. Register Conventions** | Convention | Description | |------------|------------------------------| | R | Read register or bit(s) | | W | Write register or bit(s) | | L | Logical register or bit(s) | | С | Clearable register or bit(s) | | # | Access is bit specific | Table 10. Register Map Bank 0 Table: User Space # **Register Mapping Tables** The PSoC device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks. The XOI bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set, the user is in Bank 1. $\mbox{\bf Note}~$ In the following register mapping tables, blank fields are reserved and must not be accessed. | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | |---------------------|-----------------|--------|---------|-----------------|--------|-------------------|-----------------|--------|----------|-----------------|--------| | PRT0DR | 00 | RW | | 40 | | ASC10CR0 | 80 | RW | | C0 | | | PRT0IE | 01 | RW | | 41 | | ASC10CR1 | 81 | RW | | C1 | | | PRT0GS | 02 | RW | | 42 | | ASC10CR2 | 82 | RW | | C2 | | | PRT0DM2 | 03 | RW | | 43 | | ASC10CR3 | 83 | RW | | C3 | | | PRT1DR | 04 | RW | | 44 | | ASD11CR0 | 84 | RW | | C4 | | | PRT1IE | 05 | RW | | 45 | | ASD11CR1 | 85 | RW | | C5 | | | PRT1GS | 06 | RW | | 46 | | ASD11CR2 | 86 | RW | | C6 | | | PRT1DM2 | 07 | RW | | 47 | | ASD11CR3 | 87 | RW | | C7 | | | PRT2DR | 08 | RW | | 48 | | ASC12CR0 | 88 | RW | | C8 | | | PRT2IE | 09 | RW | | 49 | | ASC12CR1 | 89 | RW | | C9 | | | PRT2GS | 0A | RW | | 4A | | ASC12CR2 | 8A | RW | | CA | | | PRT2DM2 | 0B | RW | | 4B | | ASC12CR3 | 8B | RW | | СВ | | | PRT3DR | 0C | RW | | 4C | | ASD13CR0 | 8C | RW | | CC | | | PRT3IE | 0D | RW | | 4D | | ASD13CR1 | 8D | RW | | CD | | | PRT3GS | 0E | RW | | 4E | | ASD13CR2 | 8E | RW | | CE | | | PRT3DM2 | 0F | RW | | 4F | | ASD13CR3 | 8F | RW | | CF | | | PRT4DR | 10 | RW | | 50 | | ASD20CR0 | 90 | RW | | D0 | | | PRT4IE | 11 | RW | | 51 | | ASD20CR1 | 91 | RW | | D1 | | | PRT4GS | 12 | RW | | 52 | | ASD20CR2 | 92 | RW | | D2 | | | PRT4DM2 | 13 | RW | | 53 | | ASD20CR3 | 93 | RW | | D3 | | | PRT5DR | 14 | RW | | 54 | | ASC21CR0 | 94 | RW | | D4 | | | PRT5IE | 15 | RW | | 55 | | ASC21CR1 | 95 | RW | | D5 | | | PRT5GS | 16 | RW | | 56 | | ASC21CR2 | 96 | RW | I2C_CFG | D6 | RW | | PRT5DM2 | 17 | RW | | 57 | | ASC21CR3 | 97 | RW | I2C_SCR | D7 | # | | | 18 | | | 58 | | ASD22CR0 | 98 | RW | I2C_DR | D8 | RW | | | 19 | | | 59 | | ASD22CR1 | 99 | RW | I2C_MSCR | D9 | # | | | 1A | | | 5A | | ASD22CR2 | 9A | RW | INT_CLR0 | DA | RW | | | 1B | | | 5B | | ASD22CR3 | 9B | RW | INT_CLR1 | DB | RW | | | 1C | | | 5C | | ASC23CR0 | 9C | RW | | DC | | | | 1D | | | 5D | | ASC23CR1 | 9D | RW | INT_CLR3 | DD | RW | | | 1E | | | 5E | | ASC23CR2 | 9E | RW | INT_MSK3 | DE | RW | | | 1F | | | 5F | | ASC23CR3 | 9F | RW | | DF | | | DBB00DR0 | 20 | # | AMX_IN | 60 | RW | | A0 | | INT_MSK0 | E0 | RW | | DBB00DR1 | 21 | W | | 61 | | | A1 | | INT_MSK1 | E1 | RW | | DBB00DR2 | 22 | RW | | 62 | | | A2 | | INT_VC | E2 | RC | | DBB00CR0 | 23 | # | ARF_CR | 63 | RW | | A3 | 1 | RES_WDT | E3 | W | | DBB01DR0 | 24 | # | CMP_CR0 | 64 | # | | A4 | 1 | DEC_DH | E4 | RC | | DBB01DR1 | 25 | W | ASY_CR | 65 | # | | A5 | 1 | DEC_DL | E5 | RC | | DBB01DR2 | 26 | RW | CMP_CR1 | 66 | RW | | A6 | 1 | DEC_CR0 | E6 | RW | | DBB01CR0 | 27 | # | _ | 67 | | | A7 | | DEC_CR1 | E7 | RW | | Blank fields are Pe | <del> </del> | | | | -1 | # Access is hit s | | | | | | Blank fields are Reserved and must not be accessed. # Access is bit specific. Document Number: 38-12012 Rev. AD Page 16 of 69 Table 10. Register Map Bank 0 Table: User Space (continued) | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | |----------|-----------------|--------|----------|-----------------|--------|---------|-----------------|--------|----------|-----------------|--------| | DCB02DR0 | 28 | # | | 68 | | | A8 | | MUL_X | E8 | W | | DCB02DR1 | 29 | W | | 69 | | | A9 | | MUL_Y | E9 | W | | DCB02DR2 | 2A | RW | | 6A | | | AA | | MUL_DH | EA | R | | DCB02CR0 | 2B | # | | 6B | | | AB | | MUL_DL | EB | R | | DCB03DR0 | 2C | # | | 6C | | | AC | | ACC_DR1 | EC | RW | | DCB03DR1 | 2D | W | | 6D | | | AD | | ACC_DR0 | ED | RW | | DCB03DR2 | 2E | RW | | 6E | | | AE | | ACC_DR3 | EE | RW | | DCB03CR0 | 2F | # | | 6F | | | AF | | ACC_DR2 | EF | RW | | DBB10DR0 | 30 | # | ACB00CR3 | 70 | RW | RDI0RI | В0 | RW | | F0 | 1 | | DBB10DR1 | 31 | W | ACB00CR0 | 71 | RW | RDI0SYN | B1 | RW | | F1 | 1 | | DBB10DR2 | 32 | RW | ACB00CR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | 1 | | DBB10CR0 | 33 | # | ACB00CR2 | 73 | RW | RDI0LT0 | В3 | RW | | F3 | 1 | | DBB11DR0 | 34 | # | ACB01CR3 | 74 | RW | RDI0LT1 | B4 | RW | | F4 | 1 | | DBB11DR1 | 35 | W | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | 1 | | DBB11DR2 | 36 | RW | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | | F6 | | | DBB11CR0 | 37 | # | ACB01CR2 | 77 | RW | | B7 | | CPU_F | F7 | RL | | DCB12DR0 | 38 | # | ACB02CR3 | 78 | RW | RDI1RI | B8 | RW | | F8 | 1 | | DCB12DR1 | 39 | W | ACB02CR0 | 79 | RW | RDI1SYN | В9 | RW | | F9 | | | DCB12DR2 | 3A | RW | ACB02CR1 | 7A | RW | RDI1IS | BA | RW | | FA | | | DCB12CR0 | 3B | # | ACB02CR2 | 7B | RW | RDI1LT0 | BB | RW | | FB | 1 | | DCB13DR0 | 3C | # | ACB03CR3 | 7C | RW | RDI1LT1 | ВС | RW | | FC | 1 | | DCB13DR1 | 3D | W | ACB03CR0 | 7D | RW | RDI1RO0 | BD | RW | | FD | 1 | | DCB13DR2 | 3E | RW | ACB03CR1 | 7E | RW | RDI1RO1 | BE | RW | CPU_SCR1 | FE | # | | DCB13CR0 | 3F | # | ACB03CR2 | 7F | RW | 1 | BF | | CPU_SCR0 | FF | # | Blank fields are Reserved and must not be accessed. # Access is bit specific. Table 11. Register Map Bank 1 Table: Configuration Space | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | |--------------------|-----------------|------------|--------------|-----------------|--------|-------------------|-----------------|--------|-----------|-----------------|--------| | PRT0DM0 | 00 | RW | | 40 | | ASC10CR0 | 80 | RW | | C0 | | | PRT0DM1 | 01 | RW | | 41 | | ASC10CR1 | 81 | RW | | C1 | | | PRT0IC0 | 02 | RW | | 42 | | ASC10CR2 | 82 | RW | | C2 | | | PRT0IC1 | 03 | RW | | 43 | | ASC10CR3 | 83 | RW | | C3 | | | PRT1DM0 | 04 | RW | | 44 | | ASD11CR0 | 84 | RW | | C4 | | | PRT1DM1 | 05 | RW | | 45 | | ASD11CR1 | 85 | RW | | C5 | | | PRT1IC0 | 06 | RW | | 46 | | ASD11CR2 | 86 | RW | | C6 | | | PRT1IC1 | 07 | RW | | 47 | | ASD11CR3 | 87 | RW | | C7 | 1 | | PRT2DM0 | 08 | RW | | 48 | | ASC12CR0 | 88 | RW | | C8 | 1 | | PRT2DM1 | 09 | RW | | 49 | | ASC12CR1 | 89 | RW | | C9 | + | | PRT2IC0 | 0A | RW | | 4A | | ASC12CR2 | 8A | RW | | CA | + | | PRT2IC1 | 0B | RW | | 4B | | ASC12CR3 | 8B | RW | | СВ | + | | PRT3DM0 | 0C | RW | | 4C | | ASD13CR0 | 8C | RW | | CC | + | | PRT3DM1 | 0D | RW | | 4D | | ASD13CR1 | 8D | RW | | CD | + | | PRT3IC0 | 0E | RW | | 4E | | ASD13CR2 | 8E | RW | | CE | † | | PRT3IC1 | 0F | RW | | 4F | | ASD13CR3 | 8F | RW | | CF | 1 | | PRT4DM0 | 10 | RW | | 50 | | ASD20CR0 | 90 | RW | GDI_O_IN | D0 | RW | | PRT4DM1 | 11 | RW | | 51 | | ASD20CR1 | 91 | RW | GDI_E_IN | D1 | RW | | PRT4IC0 | 12 | RW | | 52 | | ASD20CR2 | 92 | RW | GDI_O_OU | D2 | RW | | PRT4IC1 | 13 | RW | | 53 | | ASD20CR3 | 93 | RW | GDI_E_OU | D3 | RW | | PRT5DM0 | 14 | RW | | 54 | | ASC21CR0 | 94 | RW | | D4 | 1 | | PRT5DM1 | 15 | RW | | 55 | | ASC21CR1 | 95 | RW | | D5 | 1 | | PRT5IC0 | 16 | RW | | 56 | | ASC21CR2 | 96 | RW | | D6 | 1 | | PRT5IC1 | 17 | RW | | 57 | | ASC21CR3 | 97 | RW | | D7 | 1 | | | 18 | | | 58 | | ASD22CR0 | 98 | RW | | D8 | + | | | 19 | | | 59 | | ASD22CR1 | 99 | RW | | D9 | + | | | 1A | <u> </u> | | 5A | | ASD22CR2 | 9A | RW | | DA | 1 | | | 1B | 1 | | 5B | | ASD22CR3 | 9B | RW | | DB | 1 | | | 1C | 1 | | 5C | | ASC23CR0 | 9C | RW | | DC | 1 | | | 1D | <u> </u> | | 5D | | ASC23CR1 | 9D | RW | OSC_GO_EN | DD | RW | | Blank fields are F | Reserved and | must not l | oe accessed. | 1 | | # Access is bit s | pecific. | | | | | Document Number: 38-12012 Rev. AD Page 17 of 69 Table 11. Register Map Bank 1 Table: Configuration Space (continued) | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | |---------|-----------------|--------|----------|-----------------|--------|----------|-----------------|--------|----------|-----------------|--------| | | 1E | | | 5E | | ASC23CR2 | 9E | RW | OSC_CR4 | DE | RW | | | 1F | | | 5F | | ASC23CR3 | 9F | RW | OSC_CR3 | DF | RW | | DBB00FN | 20 | RW | CLK_CR0 | 60 | RW | | A0 | | OSC_CR0 | E0 | RW | | DBB00IN | 21 | RW | CLK_CR1 | 61 | RW | | A1 | | OSC_CR1 | E1 | RW | | DBB00OU | 22 | RW | ABF_CR0 | 62 | RW | | A2 | | OSC_CR2 | E2 | RW | | | 23 | | AMD_CR0 | 63 | RW | | A3 | | VLT_CR | E3 | RW | | DBB01FN | 24 | RW | | 64 | | | A4 | | VLT_CMP | E4 | R | | DBB01IN | 25 | RW | | 65 | | | A5 | | | E5 | | | DBB01OU | 26 | RW | AMD_CR1 | 66 | RW | | A6 | | | E6 | | | | 27 | | ALT_CR0 | 67 | RW | | A7 | | | E7 | | | DCB02FN | 28 | RW | ALT_CR1 | 68 | RW | | A8 | | IMO_TR | E8 | W | | DCB02IN | 29 | RW | CLK_CR2 | 69 | RW | | A9 | | ILO_TR | E9 | W | | DCB02OU | 2A | RW | | 6A | | | AA | | BDG_TR | EA | RW | | | 2B | | | 6B | | | AB | | ECO_TR | EB | W | | DCB03FN | 2C | RW | | 6C | | | AC | | _ | EC | | | DCB03IN | 2D | RW | | 6D | | | AD | | | ED | | | DCB03OU | 2E | RW | | 6E | | | AE | | | EE | | | | 2F | | | 6F | | | AF | | | EF | | | DBB10FN | 30 | RW | ACB00CR3 | 70 | RW | RDI0RI | В0 | RW | | F0 | | | DBB10IN | 31 | RW | ACB00CR0 | 71 | RW | RDI0SYN | B1 | RW | | F1 | | | DBB10OU | 32 | RW | ACB00CR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | | | | 33 | | ACB00CR2 | 73 | RW | RDI0LT0 | В3 | RW | | F3 | | | DBB11FN | 34 | RW | ACB01CR3 | 74 | RW | RDI0LT1 | B4 | RW | | F4 | | | DBB11IN | 35 | RW | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | | | DBB11OU | 36 | RW | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | | F6 | | | | 37 | | ACB01CR2 | 77 | RW | | B7 | | CPU_F | F7 | RL | | DCB12FN | 38 | RW | ACB02CR3 | 78 | RW | RDI1RI | B8 | RW | | F8 | | | DCB12IN | 39 | RW | ACB02CR0 | 79 | RW | RDI1SYN | B9 | RW | | F9 | | | DCB12OU | 3A | RW | ACB02CR1 | 7A | RW | RDI1IS | BA | RW | | FA | | | | 3B | | ACB02CR2 | 7B | RW | RDI1LT0 | BB | RW | | FB | 1 | | DCB13FN | 3C | RW | ACB03CR3 | 7C | RW | RDI1LT1 | ВС | RW | | FC | 1 | | DCB13IN | 3D | RW | ACB03CR0 | 7D | RW | RDI1RO0 | BD | RW | | FD | | | DCB13OU | 3E | RW | ACB03CR1 | 7E | RW | RDI1RO1 | BE | RW | CPU_SCR1 | FE | # | | | 3F | | ACB03CR2 | 7F | RW | | BF | 1 | CPU_SCR0 | FF | # | Document Number: 38-12012 Rev. AD Page 18 of 69 # **Electrical Specifications** This section presents the DC and AC electrical specifications of the CY8C27x43 PSoC device. For the most up to date electrical specifications, confirm that you have the most recent datasheet by going to the web at <a href="http://www.cypress.com">http://www.cypress.com</a>. Specifications are valid for –40 °C $\leq$ T $_{A}$ $\leq$ 85 °C and T $_{J}$ $\leq$ 100 °C, except where noted. Specifications for devices running at greater than 12 MHz are valid for –40 °C $\leq$ T $_{A}$ $\leq$ 70 °C and T $_{J}$ $\leq$ 82 °C. Figure 11. Voltage versus CPU Frequency # **Absolute Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. **Table 12. Absolute Maximum Ratings** | Symbol | Description | Min | Тур | Max | Unit | Notes | |-----------------------|---------------------------------------------------------------|-------------------------|-----|-------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>STG</sub> | Storage temperature | -55 | 25 | +100 | °C | Higher storage temperatures reduce data retention time. Recommended storage temperature is +25 °C ± 25 °C. Extended duration storage temperatures above 65 °C degrade reliability. | | T <sub>BAKETEMP</sub> | Bake temperature | _ | 125 | See<br>package<br>label | °C | | | t <sub>BAKETIME</sub> | Bake time | See<br>package<br>label | - | 72 | Hours | | | T <sub>A</sub> | Ambient temperature with power applied | -40 | _ | +85 | °C | | | $V_{DD}$ | Supply voltage on V <sub>DD</sub> relative to Vss | -0.5 | - | +6.0 | V | | | V <sub>IO</sub> | DC input voltage | Vss - 0.5 | - | V <sub>DD</sub> + 0.5 | V | | | V <sub>IOZ</sub> | DC voltage applied to tristate | Vss - 0.5 | - | V <sub>DD</sub> + 0.5 | V | | | I <sub>MIO</sub> | Maximum current into any port pin | -25 | - | +50 | mA | | | I <sub>MAIO</sub> | Maximum current into any port pin configured as analog driver | -50 | _ | +50 | mA | | | ESD | Electrostatic discharge voltage | 2000 | _ | - | V | Human body model ESD. | | LU | Latch-up current | _ | _ | 200 | mA | | Document Number: 38-12012 Rev. AD Page 19 of 69 # **Operating Temperature** Table 13. Operating Temperature | Symbol | Description | Min | Тур | Max | Unit | Notes | |----------------|----------------------|-----|-----|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>A</sub> | Ambient temperature | -40 | _ | +85 | °C | | | TJ | Junction temperature | -40 | - | +100 | | The temperature rise from ambient to junction is package specific. See Thermal Impedances on page 50. The user must limit the power consumption to comply with this requirement. | #### **DC Electrical Characteristics** DC Chip-Level Specifications Table 14 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \,^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 \,^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40 \,^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 \,^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25 \,^{\circ}\text{C}$ and are for design guidance only. Table 14. DC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Unit | Notes | |---------------------|------------------------------------------------------------------------------------------------------|-------|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{DD}$ | Supply voltage | 3.00 | _ | 5.25 | V | | | I <sub>DD</sub> | Supply current | Т | 5 | 8 | mA | Conditions are $V_{DD}$ = 5.0 V,<br>$T_A$ = 25 °C, CPU = 3 MHz, SYSCLK<br>doubler disabled. VC1 = 1.5 MHz,<br>VC2 = 93.75 kHz, VC3 = 93.75 kHz. | | I <sub>DD3</sub> | Supply current | - | 3.3 | 6.0 | mA | Conditions are $V_{DD}$ = 3.3 V,<br>$T_A$ = 25 °C, CPU = 3 MHz, SYSCLK<br>doubler disabled. VC1 = 1.5 MHz,<br>VC2 = 93.75 kHz, VC3 = 93.75 kHz. | | I <sub>SB</sub> | Sleep (Mode) current with POR, LVD, sleep timer, and WDT. <sup>[13]</sup> | - | 3 | 6.5 | μА | | | I <sub>SBH</sub> | Sleep (Mode) current with POR, LVD, sleep timer, and WDT at high temperature. <sup>[13]</sup> | - | 4 | 25 | μА | Conditions are with internal slow speed oscillator, $V_{DD} = 3.3 \text{ V}$ , 55 °C < $T_A \le 85$ °C. | | I <sub>SBXTL</sub> | Sleep (Mode) current with POR, LVD, sleep timer, WDT, and external crystal. <sup>[13]</sup> | - | 4 | 7.5 | μА | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. $V_{DD}$ = 3.3 V, $-40$ °C $\leq$ $T_{A} \leq$ 55 °C. | | I <sub>SBXTLH</sub> | Sleep (Mode) current with POR, LVD, sleep timer, WDT, and external crystal at high temperature. [13] | - | 5 | 26 | μА | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. V <sub>DD</sub> = 3.3 V, 55 °C < T <sub>A</sub> $\leq$ 85 °C. | | $V_{REF}$ | Reference voltage (Bandgap) for Silicon A [14] | 1.275 | 1.300 | 1.325 | V | Trimmed for appropriate V <sub>DD</sub> . | | $V_{REF}$ | Reference voltage (Bandgap) for Silicon B <sup>[14]</sup> | 1.280 | 1.300 | 1.320 | V | Trimmed for appropriate V <sub>DD</sub> . | <sup>13.</sup> Standby current includes all functions (POR, LVD, WDT, Sleep Time) needed for reliable system operation. This must be compared with devices that have similar functions enabled. <sup>14.</sup> Refer to the Ordering Information on page 53. #### DC GPIO Specifications Table 15 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: $4.75\,V$ to $5.25\,V$ and $-40\,^{\circ}C \le T_A \le 85\,^{\circ}C$ , or $3.0\,V$ to $3.6\,V$ and $-40\,^{\circ}C \le T_A \le 85\,^{\circ}C$ , respectively. Typical parameters apply to $5\,V$ and $3.3\,V$ at $25\,^{\circ}C$ and are for design guidance only. Table 15. DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Unit | Notes | |------------------|-----------------------------------|-----------------------|-----|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull-up resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull-down resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High output level | V <sub>DD</sub> – 1.0 | - | _ | V | $I_{OH}$ = 10 mA, $V_{DD}$ = 4.75 to 5.25 V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). | | V <sub>OL</sub> | Low output level | 1 | - | 0.75 | V | I <sub>OL</sub> = 25 mA, V <sub>DD</sub> = 4.75 to 5.25 V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). | | I <sub>OH</sub> | High-level source current | 10 | _ | - | mA | $V_{OH} = V_{DD} - 1.0 \text{ V}$ , see the limitations of the total current in the note for $V_{OH}$ | | I <sub>OL</sub> | Low-level sink current | 25 | _ | - | mA | $V_{OL}$ = 0.75 V, see the limitations of the total current in the note for $V_{OL}$ | | V <sub>IL</sub> | Input low level | _ | _ | 0.8 | V | V <sub>DD</sub> = 3.0 to 5.25 | | V <sub>IH</sub> | Input high level | 2.1 | - | | V | V <sub>DD</sub> = 3.0 to 5.25 | | $V_{H}$ | Input hysterisis | _ | 60 | _ | mV | | | I <sub>IL</sub> | Input leakage (absolute value) | _ | 1 | _ | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive load on pins as input | - | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25 °C. | | C <sub>OUT</sub> | Capacitive load on pins as output | _ | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25 °C. | #### DC Operational Amplifier Specifications Table 16 and Table 17 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \,^{\circ}\text{C} \le T_{A} \le 85 \,^{\circ}\text{C}$ , or $3.0 \,^{\circ}\text{V}$ to $3.6 \,^{\circ}\text{V}$ and $-40 \,^{\circ}\text{C} \le T_{A} \le 85 \,^{\circ}\text{C}$ , respectively. Typical parameters apply to $5 \,^{\circ}\text{V}$ and $3.3 \,^{\circ}\text{V}$ at $25 \,^{\circ}\text{C}$ and are for design guidance only. The operational amplifier is a component of both the analog continuous time PSoC blocks and the analog switched cap PSoC blocks. The guaranteed specifications are measured in the analog continuous time PSoC block. Typical parameters apply to 5 V at 25 °C and are for design guidance only. Table 16. 5-V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------|----------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input offset voltage (absolute value) Power = low, Opamp bias = low Power = low, Opamp bias = high Power = medium, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | -<br>-<br>-<br>-<br>- | 1.6<br>1.6<br>1.6<br>1.6<br>1.6 | 10<br>10<br>10<br>10<br>10 | mV<br>mV<br>mV<br>mV<br>mV | | | TCV <sub>OSOA</sub> | Average input offset voltage drift | _ | 4 | 20 | μV/°C | | | I <sub>EBOA</sub> | Input leakage current (port 0 analog pins) | - | 20 | _ | pА | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input capacitance (port 0 analog pins) | - | 4.5 | 9.5 | pF | Package and pin dependent. Temp = 25 °C | | V <sub>CMOA</sub> | Common mode voltage range | 0 | _ | V <sub>DD</sub> | V | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | | Common mode voltage range (high power or high Opamp bias) | 0.5 | _ | V <sub>DD</sub> –<br>0.5 | V | | Document Number: 38-12012 Rev. AD Page 21 of 69 Table 16. 5-V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------| | CMRR <sub>OA</sub> | Common mode rejection ratio Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | 60<br>60<br>60 | -<br>-<br>- | -<br>-<br>- | dB<br>dB<br>dB | Specification is applicable at both High and Low opamp bias. | | G <sub>OLOA</sub> | Open loop gain Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | 60<br>60<br>80 | -<br>-<br>- | -<br>-<br>- | dB<br>dB<br>dB | Specification is applicable at High opamp<br>bias. For Low opamp bias mode, minimum is<br>60 dB. | | V <sub>OHIGHOA</sub> | High output voltage swing (internal signals) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.5 | _<br>_<br>_ | | V<br>V<br>V | | | V <sub>OLOWOA</sub> | Low output voltage swing (internal signals) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | -<br>-<br>- | | 0.2<br>0.2<br>0.5 | V<br>V<br>V | | | ISOA | Supply current (including associated AGND buffer) Power = low, Opamp bias = low Power = low, Opamp bias = high Power = medium, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | -<br>-<br>-<br>-<br>- | 150<br>300<br>600<br>1200<br>2400<br>4600 | 200<br>400<br>800<br>1600<br>3200<br>6400 | ДА<br>ДА<br>ДА<br>ДА<br>ДА<br>ДА | | | PSRR <sub>OA</sub> | Supply voltage rejection ratio | 60 | _ | _ | dB | $Vss \leq V_{IN} \leq (V_{DD}-2.25)$ or $(V_{DD}-1.25~V) \leq V_{IN} \leq V_{DD}.$ | Table 17. 3.3-V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Unit | Notes | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------|----------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input offset voltage (absolute value) Power = low, Opamp bias = low Power = low, Opamp bias = high Power = medium, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | -<br>-<br>-<br>-<br>- | 1.4<br>1.4<br>1.4<br>1.4<br>1.4 | 10<br>10<br>10<br>10<br>10 | mV<br>mV<br>mV<br>mV<br>mV | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation. | | TCV <sub>OSOA</sub> | Average input offset voltage drift | - | 7 | 40 | μV/°C | | | I <sub>EBOA</sub> | Input leakage current (port 0 analog pins) | - | 20 | - | pА | Gross tested to 1µA. | | C <sub>INOA</sub> | Input capacitance (port 0 analog pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>Temp = 25 °C. | | V <sub>CMOA</sub> | Common mode voltage range | 0.2 | - | V <sub>DD</sub> – 0.2 | V | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | CMRR <sub>OA</sub> | Common mode rejection ratio Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low | 50<br>50<br>50 | | _<br>_<br>_ | dB<br>dB<br>dB | Specification is applicable at Low opamp bias. For High bias mode (except High Power, High opamp bias), minimum is 60 dB. | | G <sub>OLOA</sub> | Open loop gain Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low | 60<br>60<br>80 | _<br>_<br>_ | -<br>-<br>- | dB<br>dB<br>dB | Specification is applicable at Low opamp bias. For High opamp bias mode (except High Power, High opamp bias), minimum is 60 dB. | Document Number: 38-12012 Rev. AD Page 22 of 69 Table 17. 3.3-V DC Operational Amplifier Specifications (continued) | Symbol | Description | Min | Тур | Max | Unit | Notes | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------|-----------------------------------|----------------------------|------------------------------------------------------------------------------------------------| | V <sub>OHIGHOA</sub> | High output voltage swing (internal signals) Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low | V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2 | -<br>-<br>- | -<br>-<br>- | V<br>V | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation. | | V <sub>OLOWOA</sub> | Low output voltage swing (internal signals) Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low | -<br>-<br>- | _<br>_<br>_ | 0.2<br>0.2<br>0.2 | V<br>V<br>V | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation. | | I <sub>SOA</sub> | Supply current (including associated AGND buffer) Power = low, Opamp bias = low Power = low, Opamp bias = high Power = medium, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | -<br>-<br>-<br>-<br>- | 150<br>300<br>600<br>1200<br>2400 | 200<br>400<br>800<br>1600<br>3200 | µА<br>µА<br>µА<br>µА<br>µА | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation. | | PSRR <sub>OA</sub> | Supply voltage rejection ratio | 50 | 80 | ı | dB | $V_{SS} \le V_{IN} \le (V_{DD} - 2.25)$ or $(V_{DD} - 1.25 \text{ V}) \le V_{IN} \le V_{DD}$ . | #### DC Low-Power Comparator Specifications Table 18 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , 3.0~V to 3.6~V and $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5~V at $25~^{\circ}\text{C}$ and are for design guidance only. **Table 18. DC Low-Power Comparator Specifications** | Symbol | Description | Min | Тур | Max | Unit | |--------------------|----------------------------------------------------|-----|-----|---------------------|------| | $V_{REFLPC}$ | Low-power comparator (LPC) reference voltage range | 0.2 | 1 | V <sub>DD</sub> – 1 | V | | I <sub>SLPC</sub> | LPC supply current | _ | 10 | 40 | μΑ | | V <sub>OSLPC</sub> | LPC voltage offset | - | 2.5 | 30 | mV | #### DC Analog Output Buffer Specifications Table 19 and Table 20 on page 24 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , or 3.0 V to 3.6 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. Table 19. 5-V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Unit | Notes | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------|---------------------------|----------------|-------| | V <sub>OSOB</sub> | Input offset voltage (absolute value) Power = low, Opamp bias = low Power = low, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | -<br>-<br>-<br>- | 3<br>3<br>3<br>3 | 19<br>19<br>19<br>19 | mV<br>mV<br>mV | | | TCV <sub>OSOB</sub> | Average input offset voltage drift | _ | 5 | 30 | μV/°C | | | V <sub>CMOB</sub> | Common-mode input voltage range | 0.5 | _ | V <sub>DD</sub> – 1.0 | V | | | R <sub>OUTOB</sub> | Output resistance<br>Power = low<br>Power = high | _<br>_<br>_ | 1 | | Ω | | | V <sub>OHIGHOB</sub> | High output voltage swing (Load = 32 ohms to V <sub>DD</sub> /2)<br>Power = low<br>Power = high | 0.5 × V <sub>DD</sub> + 1.3<br>0.5 × V <sub>DD</sub> + 1.3 | | -<br>- | V | | | V <sub>OLOWOB</sub> | Low output voltage swing (Load = $32$ ohms to $V_{DD}/2$ ) | - | _ | - | | | | | Power = low | _ | _ | $0.5 \times V_{DD} - 1.3$ | V | | | | Power = high | _ | _ | $0.5 \times V_{DD} - 1.3$ | V | | Document Number: 38-12012 Rev. AD Page 23 of 69 # Table 19. 5-V DC Analog Output Buffer Specifications (continued) | Symbol | Description | Min | Тур | Max | Unit | Notes | |--------------------|--------------------------------------------------------------------------------------|----------|------------|------------|----------|----------------------------------------------------------------------------------------| | I <sub>SOB</sub> | Supply current including opamp<br>bias cell (no load)<br>Power = low<br>Power = high | <u>-</u> | 1.1<br>2.6 | 5.1<br>8.8 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply voltage rejection ratio | 60 | 64 | _ | dB | | | I <sub>OMAX</sub> | Maximum output current | _ | 40 | _ | mA | | | C <sub>L</sub> | Load capacitance | - | _ | 200 | pF | This specification applies to the external circuit driven by the analog output buffer. | # Table 20. 3.3-V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Unit | Notes | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------|------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------| | V <sub>OSOB</sub> | Input offset voltage (absolute value) Power = low, Opamp bias = low Power = low, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | -<br>-<br>-<br>- | 3.2<br>3.2<br>6<br>6 | 20<br>20<br>25<br>25 | mV<br>mV<br>mV | High power setting is not recommended. | | TCV <sub>OSOB</sub> | Average input offset voltage drift<br>Power = low, Opamp bias = low<br>Power = low, Opamp bias = high<br>Power = high, Opamp bias = low<br>Power = high, Opamp bias = high | 1 1 1 | 9<br>9<br>12<br>12 | 55<br>55<br>70<br>70 | μV/°C<br>μV/°C<br>μV/°C<br>μV/°C | High power setting is not recommended. | | $V_{CMOB}$ | Common-mode input voltage range | 0.5 | _ | V <sub>DD</sub> – 1.0 | V | | | R <sub>OUTOB</sub> | Output resistance<br>Power = low<br>Power = high | <u>-</u> | 1 | _<br>_ | $\Omega \ \Omega$ | | | V <sub>OHIGHOB</sub> | High output voltage swing<br>(load = 32 ohms to V <sub>DD</sub> /2)<br>Power = low<br>Power = high | 0.5 × V <sub>DD</sub> + 1.0<br>0.5 × V <sub>DD</sub> + 1.0 | | <u>-</u> | V<br>V | | | V <sub>OLOWOB</sub> | Low output voltage swing<br>(load = 32 ohms to V <sub>DD</sub> /2)<br>Power = low<br>Power = high | <del>-</del> | | 0.5 × V <sub>DD</sub> - 1.0<br>0.5 × V <sub>DD</sub> - 1.0 | V<br>V | | | I <sub>SOB</sub> | Supply current including opamp<br>bias cell (no load)<br>Power = low<br>Power = high | _<br>_ | 0.8<br>2.0 | 2<br>4.3 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply voltage rejection ratio | 60 | 64 | _ | dB | | | C <sub>L</sub> | Load capacitance | - | - | 200 | pF | This specification applies to the external circuit driven by the analog output buffer. | Document Number: 38-12012 Rev. AD Page 24 of 69 # DC Switch Mode Pump Specifications Table 21 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 21. DC Switch Mode Pump (SMP) Specifications | Symbol | Description | Min | Тур | Max | Unit | Notes | |---------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>PUMP</sub> 5 V | 5 V output voltage | 4.75 | 5.0 | 5.25 | V | Configured as in Note 15. Average, neglecting ripple. SMP trip voltage is set to 5.0 V. | | V <sub>PUMP</sub> 3 V | 3 V output voltage | 3.00 | 3.25 | 3.60 | V | Configured as in Note 15. Average, neglecting ripple. SMP trip voltage is set to 3.25 V. | | I <sub>PUMP</sub> | Available output current $V_{BAT} = 1.5 \text{ V}, V_{PUMP} = 3.25 \text{ V}$ $V_{BAT} = 1.8 \text{ V}, V_{PUMP} = 5.0 \text{ V}$ | 8<br>5 | _<br>_ | _<br>_ | mA<br>mA | Configured as in Note 15. SMP trip voltage is set to 3.25 V. SMP trip voltage is set to 5.0 V. | | V <sub>BAT</sub> 5 V | Input voltage range from battery | 1.8 | - | 5.0 | V | Configured as in Note 15. SMP trip voltage is set to 5.0 V. | | V <sub>BAT</sub> 3 V | Input voltage range from battery | 1.0 | - | 3.3 | V | Configured as in Note 15. SMP trip voltage is set to 3.25 V. | | V <sub>BATSTART</sub> | Minimum input voltage from battery to start pump | 1.1 | - | _ | V | Configured as in Note 15. | | $\Delta V_{PUMP\_Line}$ | Line regulation (over V <sub>BAT</sub> range) | 1 | 5 | _ | %V <sub>O</sub> | Configured as in Note 15. $V_{\rm O}$ is the " $V_{\rm DD}$ Value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 25 on page 33. | | $\Delta V_{PUMP\_Load}$ | Load regulation | - | 5 | _ | %V <sub>O</sub> | Configured as in Note 15. $V_{\rm O}$ is the " $V_{\rm DD}$ Value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 25 on page 33. | | $\Delta V_{PUMP\_Ripple}$ | Output voltage ripple (depends on capacitor/load) | - | 100 | _ | mVpp | Configured as in Note 15. Load is 5 mA. | | E <sub>3</sub> | Efficiency | 35 | 50 | _ | % | Configured as in Note 15. Load is 5 mA. SMP trip voltage is set to 3.25 V. | | F <sub>PUMP</sub> | Switching frequency | _ | 1.3 | _ | MHz | | | DC <sub>PUMP</sub> | Switching duty cycle | _ | 50 | _ | % | | Figure 12. Basic Switch Mode Pump Circuit Note 15. $L_1$ = 2 mH inductor, $C_1$ = 10 mF capacitor, $D_1$ = Schottky diode. See Figure 12. Document Number: 38-12012 Rev. AD Page 25 of 69 # DC Analog Reference Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. The guaranteed specifications are measured through the Analog Continuous Time PSoC blocks. The power levels for AGND refer to the power of the analog continuous time PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog Continuous Time PSoC block. Reference control power is high. **Note** Avoid using P2[4] for digital signaling when using an analog resource that depends on the Analog Reference. Some coupling of the digital signal may appear on the AGND. Table 22. 5-V DC Analog Reference Specifications | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Unit | |------------------------------|-------------------------------------|--------------------|-----------|------------------------------|----------------------------|----------------------------|----------------------------|------| | | RefPower = high | $V_{REFHI}$ | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.228 | V <sub>DD</sub> /2 + 1.290 | V <sub>DD</sub> /2 + 1.352 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | $V_{DD}/2 - 0.078$ | V <sub>DD</sub> /2 – 0.007 | V <sub>DD</sub> /2 + 0.063 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.336 | V <sub>DD</sub> /2 – 1.295 | V <sub>DD</sub> /2 – 1.250 | V | | | RefPower = high<br>Opamp bias = low | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.224 | V <sub>DD</sub> /2 + 1.293 | V <sub>DD</sub> /2 + 1.356 | V | | | | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | $V_{DD}/2 - 0.056$ | V <sub>DD</sub> /2 – 0.005 | $V_{DD}/2 + 0.043$ | V | | 0b000 | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.338 | V <sub>DD</sub> /2 – 1.298 | V <sub>DD</sub> /2 – 1.255 | V | | ODOOO | RefPower = medium | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.226 | V <sub>DD</sub> /2 + 1.293 | V <sub>DD</sub> /2 + 1.356 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.057 | V <sub>DD</sub> /2 – 0.006 | V <sub>DD</sub> /2 + 0.044 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.337 | V <sub>DD</sub> /2 – 1.298 | V <sub>DD</sub> /2 – 1.256 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.226 | V <sub>DD</sub> /2 + 1.294 | V <sub>DD</sub> /2 + 1.359 | V | | C | Opamp bias = low | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | $V_{DD}/2 - 0.047$ | V <sub>DD</sub> /2 – 0.004 | V <sub>DD</sub> /2 + 0.035 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.338 | V <sub>DD</sub> /2 – 1.299 | V <sub>DD</sub> /2 – 1.258 | V | #### Note 16. AGND tolerance includes the offsets of the local buffer in the PSoC block. Document Number: 38-12012 Rev. AD Page 26 of 69 Table 22. 5-V DC Analog Reference Specifications (continued) | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Unit | |------------------------------|----------------------------------------|--------------------|-----------|-----------------------------------------------------------------|----------------------------|----------------------------|----------------------------|------| | | RefPower = high<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | P2[4] + P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>1.3 V) | P2[4] + P2[6] –<br>0.085 | P2[4] + P2[6] –<br>0.016 | P2[4] + P2[6] +<br>0.044 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | V <sub>REFLO</sub> | Ref Low | P2[4] – P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>1.3 V) | P2[4] – P2[6] –<br>0.022 | P2[4] – P2[6] +<br>0.010 | P2[4] – P2[6] +<br>0.055 | V | | | RefPower = high<br>Opamp bias = low | V <sub>REFHI</sub> | Ref High | P2[4] + P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>1.3 V) | P2[4] + P2[6] –<br>0.077 | P2[4] + P2[6] –<br>0.010 | P2[4] + P2[6] +<br>0.051 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | 0b001 | | V <sub>REFLO</sub> | Ref Low | P2[4] – P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>1.3 V) | P2[4] – P2[6] –<br>0.022 | P2[4] – P2[6] +<br>0.005 | P2[4] – P2[6] +<br>0.039 | V | | | RefPower = medium<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | P2[4] + P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>1.3 V) | P2[4] + P2[6] -<br>0.070 | P2[4] + P2[6] -<br>0.010 | P2[4] + P2[6] +<br>0.050 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | V <sub>REFLO</sub> | Ref Low | P2[4] – P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>1.3 V) | P2[4] – P2[6] –<br>0.022 | P2[4] – P2[6] +<br>0.005 | P2[4] – P2[6] +<br>0.039 | V | | | RefPower = medium<br>Opamp bias = low | V <sub>REFHI</sub> | Ref High | P2[4] + P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>1.3 V) | P2[4] + P2[6] -<br>0.070 | P2[4] + P2[6] -<br>0.007 | P2[4] + P2[6] +<br>0.054 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | V <sub>REFLO</sub> | Ref Low | P2[4] – P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>1.3 V) | P2[4] – P2[6] –<br>0.022 | P2[4] – P2[6] +<br>0.002 | P2[4] – P2[6] +<br>0.032 | V | | | RefPower = high | V <sub>REFHI</sub> | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.037 | V <sub>DD</sub> – 0.009 | $V_{DD}$ | V | | | Opamp bias = high | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.061 | V <sub>DD</sub> /2 – 0.006 | V <sub>DD</sub> /2 + 0.047 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.007 | V <sub>SS</sub> + 0.028 | V | | | RefPower = high | $V_{REFHI}$ | Ref High | $V_{DD}$ | $V_{DD} - 0.039$ | $V_{DD} - 0.006$ | $V_{DD}$ | V | | | Opamp bias = low | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | $V_{DD}/2 - 0.049$ | $V_{DD}/2 - 0.005$ | $V_{DD}/2 + 0.036$ | V | | 0b010 | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.005 | V <sub>SS</sub> + 0.019 | V | | 0.010 | RefPower = medium<br>Opamp bias = high | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.037 | V <sub>DD</sub> – 0.007 | V <sub>DD</sub> | V | | | Opanip bias - nigh | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.054 | $V_{DD}/2 - 0.005$ | $V_{DD}/2 + 0.041$ | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.024 | V | | | RefPower = medium<br>Opamp bias = low | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.042 | V <sub>DD</sub> – 0.005 | $V_{DD}$ | V | | | Sparrip blas - 10W | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.046 | V <sub>DD</sub> /2 – 0.004 | V <sub>DD</sub> /2 + 0.034 | V | | | | $V_{REFLO}$ | Ref Low | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.017 | V | Document Number: 38-12012 Rev. AD Page 27 of 69 Table 22. 5-V DC Analog Reference Specifications (continued) | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Unit | |------------------------------|----------------------------------------|--------------------|-----------|----------------------------------------|---------------|---------------|---------------|------| | | RefPower = high | $V_{REFHI}$ | Ref High | 3 × Bandgap | 3.788 | 3.891 | 3.986 | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | 2 × Bandgap | 2.500 | 2.604 | 3.699 | V | | | | V <sub>REFLO</sub> | Ref Low | Bandgap | 1.257 | 1.306 | 1.359 | V | | | RefPower = high | V <sub>REFHI</sub> | Ref High | 3 × Bandgap | 3.792 | 3.893 | 3.982 | V | | | Opamp bias = Ĭow | $V_{AGND}$ | AGND | 2 × Bandgap | 2.518 | 2.602 | 2.692 | V | | 0b011 | | V <sub>REFLO</sub> | Ref Low | Bandgap | 1.256 | 1.302 | 1.354 | V | | 00011 | RefPower = medium | V <sub>REFHI</sub> | Ref High | 3 × Bandgap | 3.795 | 3.894 | 3.993 | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | 2 × Bandgap | 2.516 | 2.603 | 2.698 | V | | | | V <sub>REFLO</sub> | Ref Low | Bandgap | 1.256 | 1.303 | 1.353 | V | | | RefPower = medium | $V_{REFHI}$ | Ref High | 3 × Bandgap | 3.792 | 3.895 | 3.986 | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | 2 × Bandgap | 2.522 | 2.602 | 2.685 | V | | | | V <sub>REFLO</sub> | Ref Low | Bandgap | 1.255 | 1.301 | 1.350 | V | | | RefPower = high<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.495 – P2[6] | 2.586 - P2[6] | 2.657 – P2[6] | ٧ | | | | V <sub>AGND</sub> | AGND | 2 × Bandgap | 2.502 | 2.604 | 2.719 | V | | | | V <sub>REFLO</sub> | Ref Low | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.531 – P2[6] | 2.611 – P2[6] | 2.681 – P2[6] | ٧ | | | RefPower = high<br>Opamp bias = low | $V_{REFHI}$ | Ref High | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.500 – P2[6] | 2.591 – P2[6] | 2.662 - P2[6] | V | | | | $V_{AGND}$ | AGND | 2 × Bandgap | 2.519 | 2.602 | 2.693 | V | | 0b100 | | V <sub>REFLO</sub> | Ref Low | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.530 – P2[6] | 2.605 - P2[6] | 2.666 - P2[6] | ٧ | | 00100 | RefPower = medium<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.503 – P2[6] | 2.592 - P2[6] | 2.662 - P2[6] | ٧ | | | | $V_{AGND}$ | AGND | 2 × Bandgap | 2.517 | 2.603 | 2.698 | V | | | | V <sub>REFLO</sub> | Ref Low | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.529 – P2[6] | 2.606 – P2[6] | 2.665 - P2[6] | V | | | RefPower = medium<br>Opamp bias = low | $V_{REFHI}$ | Ref High | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.505 - P2[6] | 2.594 - P2[6] | 2.665 - P2[6] | V | | | | V <sub>AGND</sub> | AGND | 2 × Bandgap | 2.525 | 2.602 | 2.685 | V | | | | V <sub>REFLO</sub> | Ref Low | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.528 - P2[6] | 2.603 - P2[6] | 2.661 – P2[6] | V | Document Number: 38-12012 Rev. AD Page 28 of 69 Table 22. 5-V DC Analog Reference Specifications (continued) | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Unit | |------------------------------|----------------------------------------|--------------------|-----------|-------------------------------------------------|-----------------|-------------------------|-------------------------|------| | | RefPower = high<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.222 | P2[4] + 1.290 | P2[4] + 1.343 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.331 | P2[4] - 1.295 | P2[4] - 1.254 | V | | | RefPower = high<br>Opamp bias = low | $V_{REFHI}$ | Ref High | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.226 | P2[4] + 1.293 | P2[4] + 1.347 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | 0b101 | | V <sub>REFLO</sub> | Ref Low | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] - 1.331 | P2[4] - 1.298 | P2[4] - 1.259 | V | | 00101 | RefPower = medium<br>Opamp bias = high | $V_{REFHI}$ | Ref High | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.227 | P2[4] + 1.294 | P2[4] + 1.347 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | V <sub>REFLO</sub> | Ref Low | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] - 1.331 | P2[4] - 1.298 | P2[4] - 1.259 | V | | | RefPower = medium<br>Opamp bias = low | $V_{REFHI}$ | Ref High | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.228 | P2[4] + 1.295 | P2[4] + 1.349 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] - 1.332 | P2[4] - 1.299 | P2[4] - 1.260 | V | | | RefPower = high | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | 2.535 | 2.598 | 2.644 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | Bandgap | 1.227 | 1.305 | 1.398 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.009 | V <sub>SS</sub> + 0.038 | V | | | RefPower = high | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | 2.530 | 2.598 | 2.643 | V | | | Opamp bias = low | $V_{AGND}$ | AGND | Bandgap | 1.244 | 1.303 | 1.370 | V | | 0b110 | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.005 | V <sub>SS</sub> + 0.024 | V | | 00110 | RefPower = medium | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | 2.532 | 2.598 | 2.644 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | Bandgap | 1.239 | 1.304 | 1.380 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.026 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | 2.528 | 2.598 | 2.645 | V | | | Opamp bias = low | $V_{AGND}$ | AGND | Bandgap | 1.249 | 1.302 | 1.362 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.018 | V | | | RefPower = high | V <sub>REFHI</sub> | Ref High | 3.2 × Bandgap | 4.041 | 4.155 | 4.234 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | 1.6 × Bandgap | 1.998 | 2.083 | 2.183 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.010 | V <sub>SS</sub> + 0.038 | V | | | RefPower = high | V <sub>REFHI</sub> | Ref High | 3.2 × Bandgap | 4.047 | 4.153 | 4.236 | V | | | Opamp bias = low | $V_{AGND}$ | AGND | 1.6 × Bandgap | 2.012 | 2.082 | 2.157 | V | | 0b111 | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.024 | V | | 0b111 | RefPower = medium | $V_{REFHI}$ | Ref High | 3.2 × Bandgap | 4.049 | 4.154 | 4.238 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | 1.6 × Bandgap | 2.008 | 2.083 | 2.165 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.026 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | 3.2 × Bandgap | 4.047 | 4.154 | 4.238 | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | 1.6 × Bandgap | 2.016 | 2.081 | 2.150 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.018 | V | Document Number: 38-12012 Rev. AD Page 29 of 69 Table 23. 3.3-V DC Analog Reference Specifications | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Unit | |------------------------------|----------------------------------------|--------------------|-----------|-----------------------------------------------------------|----------------------------|----------------------------|----------------------------|------| | | | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.225 | V <sub>DD</sub> /2 + 1.292 | V <sub>DD</sub> /2 + 1.361 | V | | | RefPower = high<br>Opamp bias = high | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.067 | V <sub>DD</sub> /2 – 0.002 | V <sub>DD</sub> /2 + 0.063 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.35 | V <sub>DD</sub> /2 – 1.293 | V <sub>DD</sub> /2 – 1.210 | V | | | | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.218 | V <sub>DD</sub> /2 + 1.294 | V <sub>DD</sub> /2 + 1.370 | V | | | RefPower = high<br>Opamp bias = low | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.038 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.035 | V | | 0b000 | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.329 | V <sub>DD</sub> /2 – 1.296 | V <sub>DD</sub> /2 – 1.259 | V | | UUUUU | | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.221 | V <sub>DD</sub> /2 + 1.294 | V <sub>DD</sub> /2 + 1.366 | V | | | RefPower = medium<br>Opamp bias = high | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.050 | V <sub>DD</sub> /2 – 0.002 | V <sub>DD</sub> /2 + 0.046 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.331 | V <sub>DD</sub> /2 – 1.296 | V <sub>DD</sub> /2 – 1.260 | V | | | | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.226 | V <sub>DD</sub> /2 + 1.295 | V <sub>DD</sub> /2 + 1.365 | V | | | RefPower = medium<br>Opamp bias = low | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.028 | V <sub>DD</sub> /2 – 0.001 | | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.329 | V <sub>DD</sub> /2 – 1.297 | V <sub>DD</sub> /2 – 1.262 | V | | | | V <sub>REFHI</sub> | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6] -<br>0.098 | P2[4] + P2[6]<br>- 0.018 | P2[4] + P2[6]<br>+ 0.055 | V | | | RefPower = high<br>Opamp bias = high | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4] – P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6] –<br>0.055 | P2[4] - P2[6]<br>+ 0.013 | P2[4] - P2[6]<br>+ 0.086 | V | | | | V <sub>REFHI</sub> | Ref High | P2[4] + P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6] -<br>0.082 | P2[4] + P2[6]<br>- 0.011 | P2[4] + P2[6]<br>+ 0.050 | V | | | RefPower = high<br>Opamp bias = low | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | 05004 | | V <sub>REFLO</sub> | Ref Low | P2[4] – P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6] –<br>0.037 | P2[4] - P2[6]<br>+ 0.006 | P2[4] - P2[6]<br>+ 0.054 | V | | 0b001 | | V <sub>REFHI</sub> | Ref High | P2[4] + P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6] –<br>0.079 | P2[4] + P2[6]<br>- 0.012 | P2[4] + P2[6]<br>+ 0.047 | V | | | RefPower = medium<br>Opamp bias = high | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6] –<br>0.038 | P2[4] - P2[6]<br>+ 0.006 | P2[4] - P2[6]<br>+ 0.057 | V | | | | V <sub>REFHI</sub> | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6] -<br>0.080 | P2[4] + P2[6]<br>- 0.008 | P2[4] + P2[6]<br>+ 0.055 | V | | | RefPower = medium<br>Opamp bias = low | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | Opamp bias = low | V <sub>REFLO</sub> | Ref Low | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6] –<br>0.032 | P2[4] – P2[6]<br>+ 0.003 | P2[4] – P2[6]<br>+ 0.042 | V | Document Number: 38-12012 Rev. AD Page 30 of 69 Table 23. 3.3-V DC Analog Reference Specifications | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Unit | |------------------------------|----------------------------------------------|--------------------|-----------|-------------------------------------------------|----------------------------|----------------------------|----------------------------|------| | | | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> | V <sub>DD</sub> - 0.06 | V <sub>DD</sub> – 0.010 | V <sub>DD</sub> | V | | | RefPower = high<br>Opamp bias = high | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 - 0.05 | V <sub>DD</sub> /2 – 0.002 | V <sub>DD</sub> /2 + 0.040 | V | | | | V <sub>REFLO</sub> | Ref Low | Vss | Vss | Vss + 0.009 | Vss + 0.056 | V | | | | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.060 | V <sub>DD</sub> - 0.006 | $V_{DD}$ | V | | | RefPower = high<br>Opamp bias = low | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 - 0.028 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.025 | V | | 05010 | | V <sub>REFLO</sub> | Ref Low | Vss | Vss | Vss + 0.005 | Vss + 0.034 | V | | 0b010 | | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> - 0.058 | V <sub>DD</sub> – 0.008 | $V_{DD}$ | V | | | RefPower = medium<br>Opamp bias = high | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.037 | V <sub>DD</sub> /2 – 0.002 | V <sub>DD</sub> /2 + 0.033 | V | | | opamp znao mgn | V <sub>REFLO</sub> | Ref Low | Vss | Vss | Vss + 0.007 | Vss + 0.046 | V | | | RefPower = medium<br>Opamp bias = low | V <sub>REFHI</sub> | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.057 | V <sub>DD</sub> - 0.006 | V <sub>DD</sub> | V | | | | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.025 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.022 | V | | | | V <sub>REFLO</sub> | Ref Low | Vss | Vss | Vss + 0.004 | Vss + 0.030 | V | | 0b011 | All power settings.<br>Not allowed for 3.3 V | - | _ | - | _ | _ | _ | _ | | 0b100 | All power settings.<br>Not allowed for 3.3 V | _ | _ | - | - | _ | _ | _ | | | RefPower = high<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.213 | P2[4] + 1.291 | P2[4] + 1.367 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | V | | | | V <sub>REFLO</sub> | Ref Low | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.333 | P2[4] – 1.294 | P2[4] - 1.208 | V | | | | V <sub>REFHI</sub> | Ref High | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.217 | P2[4] + 1.294 | P2[4] + 1.368 | V | | | RefPower = high<br>Opamp bias = low | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | V | | 05404 | | V <sub>REFLO</sub> | Ref Low | P2[4] - Bandgap<br>( $P2[4] = V_{DD}/2$ ) | P2[4] – 1.320 | P2[4] - 1.296 | P2[4] – 1.261 | V | | 0b101 | | V <sub>REFHI</sub> | Ref High | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.217 | P2[4] + 1.294 | P2[4] + 1.369 | V | | | RefPower = medium<br>Opamp bias = high | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | V | | | - chambana man | V <sub>REFLO</sub> | Ref Low | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.322 | P2[4] – 1.297 | P2[4] – 1.262 | V | | | | V <sub>REFHI</sub> | Ref High | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.219 | P2[4] + 1.295 | P2[4] + 1.37 | V | | | RefPower = medium<br>Opamp bias = low | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | V | | | Opamp bias = low | V <sub>REFLO</sub> | Ref Low | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.324 | P2[4] – 1.297 | P2[4] – 1.262 | V | Document Number: 38-12012 Rev. AD Page 31 of 69 Table 23. 3.3-V DC Analog Reference Specifications | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Unit | |------------------------------|----------------------------------------------|--------------------|-----------|-------------|-------|-------------|-------------|------| | | | $V_{REFHI}$ | Ref High | 2 × Bandgap | 2.507 | 2.598 | 2.698 | V | | | RefPower = high<br>Opamp bias = high | $V_{AGND}$ | AGND | Bandgap | 1.203 | 1.307 | 1.424 | V | | | | $V_{REFLO}$ | Ref Low | Vss | Vss | Vss + 0.012 | Vss + 0.067 | V | | | DofDower - high | $V_{REFHI}$ | Ref High | 2 × Bandgap | 2.516 | 2.598 | 2.683 | V | | 0b110 | RefPower = high<br>Opamp bias = low | $V_{AGND}$ | AGND | Bandgap | 1.241 | 1.303 | | V | | | | $V_{REFLO}$ | Ref Low | Vss | Vss | Vss + 0.007 | | V | | ODTIO | | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | 2.510 | 2.599 | 2.693 | V | | | RefPower = medium<br>Opamp bias = high | $V_{AGND}$ | AGND | Bandgap | 1.240 | 1.305 | 1.374 | V | | | | V <sub>REFLO</sub> | Ref Low | Vss | Vss | Vss + 0.008 | Vss + 0.048 | V | | | | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | 2.515 | 2.598 | 2.683 | V | | | RefPower = medium<br>Opamp bias = low | $V_{AGND}$ | AGND | Bandgap | 1.258 | 1.302 | 1.355 | V | | | . ' | $V_{REFLO}$ | Ref Low | Vss | Vss | Vss + 0.005 | Vss + 0.03 | V | | 0b111 | All power settings.<br>Not allowed for 3.3 V | _ | _ | - | - | _ | _ | _ | # DC Analog PSoC Block Specifications Table 24 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 24. DC Analog PSoC Block Specifications | Symbol | Description | Min | Тур | Max | Unit | |-----------------|---------------------------------------|-----|------|-----|------| | R <sub>CT</sub> | Resistor unit value (continuous time) | _ | 12.2 | _ | kΩ | | C <sub>SC</sub> | Capacitor unit value (switch cap) | - | 80 | - | fF | Document Number: 38-12012 Rev. AD Page 32 of 69 # DC POR and LVD Specifications Table 25 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. **Note** The bits PORLEV and VM in the following table refer to bits in the VLT\_CR register. See the *PSoC Programmable System-on-Chip Technical Reference Manual* for more information on the VLT\_CR register. Table 25. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Unit | Notes | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------| | V <sub>PPOR0R</sub><br>V <sub>PPOR1R</sub><br>V <sub>PPOR2R</sub> | V <sub>DD</sub> value for PPOR trip (positive ramp)<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b | -<br>-<br>- | 2.91<br>4.39<br>4.55 | 1 1 1 | V<br>V<br>V | V <sub>DD</sub> must be greater than or equal to 2.5 V during startup, reset from the XRES pin, or reset from watchdog. | | V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub> | V <sub>DD</sub> value for PPOR trip (negative ramp)<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b | -<br>-<br>- | 2.82<br>4.39<br>4.55 | 111 | V<br>V<br>V | | | V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub> | PPOR hysteresis PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b | -<br>-<br>- | 92<br>0<br>0 | 111 | mV<br>mV<br>mV | | | VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD6<br>VLVD7 | V <sub>DD</sub> value for LVD trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | 2.98 <sup>[17]</sup> 3.08 3.20 4.08 4.57 4.74 <sup>[18]</sup> 4.82 4.91 | V<br>V<br>V<br>V<br>V | | | VPUMP0<br>VPUMP1<br>VPUMP2<br>VPUMP3<br>VPUMP4<br>VPUMP5<br>VPUMP6<br>VPUMP7 | V <sub>DD</sub> value for PUMP trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.96<br>3.03<br>3.18<br>4.11<br>4.55<br>4.63<br>4.72<br>4.90 | 3.02<br>3.10<br>3.25<br>4.19<br>4.64<br>4.73<br>4.82<br>5.00 | 3.08<br>3.16<br>3.32<br>4.28<br>4.74<br>4.82<br>4.91<br>5.10 | V<br>V<br>V<br>V<br>V | | #### Notes <sup>17.</sup> Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply. <sup>18.</sup> Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply. ### DC Programming Specifications Table 26 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40\ ^{\circ}\text{C} \le T_{A} \le 85\ ^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40\ ^{\circ}\text{C} \le T_{A} \le 85\ ^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. **Table 26. DC Programming Specifications** | Symbol | Description | Min | Тур | Max | Unit | Notes | |-----------------------|---------------------------------------------------------------------------------------------|------------------------|-----|------------|--------|-----------------------------------------------------------------------------------------| | V <sub>DDP</sub> | V <sub>DD</sub> for programming and erase | 4.5 | 5 | 5.5 | V | This specification applies to the functional requirements of external programmer tools. | | V <sub>DDLV</sub> | Low V <sub>DD</sub> for verify | 3 | 3.1 | 3.2 | V | This specification applies to the functional requirements of external programmer tools. | | V <sub>DDHV</sub> | High V <sub>DD</sub> for verify | 5.1 | 5.2 | 5.3 | ٧ | This specification applies to the functional requirements of external programmer tools. | | V <sub>DDIWRITE</sub> | Supply voltage for flash write operation | 3 | | 5.25 | ٧ | This specification applies to this device when it is executing internal flash writes. | | I <sub>DDP</sub> | Supply current during programming or verify | = | 5 | 25 | mA | | | V <sub>ILP</sub> | Input low voltage during programming or verify | = | - | 0.8 | V | | | $V_{IHP}$ | Input high voltage during programming or verify | 2.2 | _ | - | V | | | I <sub>ILP</sub> | Input current when applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify | _ | _ | 0.2 | mA | Driving internal pull-down resistor. | | I <sub>IHP</sub> | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or verify | _ | _ | 1.5 | mA | Driving internal pull-down resistor. | | V <sub>OLV</sub> | Output low voltage during programming or verify | = | - | Vss + 0.75 | V | | | V <sub>OHV</sub> | Output high voltage during programming or verify | V <sub>DD</sub> – 1.0 | - | $V_{DD}$ | V | | | Flash <sub>ENPB</sub> | Flash endurance (per block) | 50,000 <sup>[19]</sup> | - | _ | Cycles | Erase/write cycles per block. | | Flash <sub>ENT</sub> | Flash endurance (total) <sup>[20]</sup> | 1,800,000 | - | - | Cycles | Erase/write cycles. | | Flash <sub>DR</sub> | Flash data retention | 10 | _ | _ | Years | | # DC I<sup>2</sup>C Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \,^{\circ}\text{C} \leq T_{A} \leq 85 \,^{\circ}\text{C}$ , or $3.0 \,^{\circ}\text{V}$ to $3.6 \,^{\circ}\text{V}$ and $-40 \,^{\circ}\text{C} \leq T_{A} \leq 85 \,^{\circ}\text{C}$ , respectively. Typical parameters apply to $5 \,^{\circ}\text{V}$ and $3.3 \,^{\circ}\text{V}$ at $25 \,^{\circ}\text{C}$ and are for design guidance only. Table 27. DC I<sup>2</sup>C Specifications | Parameter | Description | Min | Тур | Max | Units | Notes | |------------------------------------|------------------|-----------------------|-----|------------------------|-------|-------------------------------------------------------| | V <sub>ILI2C</sub> [21] | Input low level | - | - | 0.3 × V <sub>DD</sub> | V | $3.0~V \leq V_{DD} \leq 3.6~V$ | | | | _ | - | 0.25 × V <sub>DD</sub> | V | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ | | V <sub>IHI2C</sub> <sup>[21]</sup> | Input high level | 0.7 × V <sub>DD</sub> | - | - | V | $3.0 \text{ V} \le V_{DD} \le 5.25 \text{ V}$ | - 19. The 50,000 cycle flash endurance per block is only guaranteed if the flash is operating within one voltage range. Voltage ranges are 3.0 V to 3.6 V and 4.75 V to 5.25 V. - 19. In 6 50,000 cycle it lasts endurance per block is only guaranteed if the flash is operating within one voltage range. Voltage ranges are 3.0 v to 3.6 v and 4.7 v to 5.25 v 20.2 A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36 x 2 blocks of 25,000 maximum cycles each, or 36 x 4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36 x 50,000 and that no single block ever sees more than 50,000 cycles). For the full industrial range, you must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs application note Design Aids Reading and Writing PSoC® Flash AN2015 for more information. 21. All GPIOs meet the DC GPIO V<sub>IL</sub> and V<sub>IH</sub> specifications found in the DC GPIO specifications sections. The I<sup>2</sup>C GPIO pins also meet the above specs. Document Number: 38-12012 Rev. AD Page 34 of 69 # **AC Electrical Characteristics** #### AC Chip-Level Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , or 3.0 V to 3.6 V and $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. Table 28. AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Unit | Notes | |--------------------------|---------------------------------------------------------|--------|--------|--------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>IMO</sub> | Internal main oscillator (IMO) frequency | 23.4 | 24 | 24.6 <sup>[22]</sup> | MHz | Trimmed. Utilizing factory trim values. | | F <sub>CPU1</sub> | CPU frequency (5 V nominal) | 0.0914 | 24 | 24.6 <sup>[22]</sup> | MHz | Trimmed. Utilizing factory trim values. SLIMO mode = 0. | | F <sub>CPU2</sub> | CPU frequency (3.3 V nominal) | 0.0914 | 12 | 12.3 <sup>[23]</sup> | MHz | Trimmed. Utilizing factory trim values. SLIMO mode = 0. | | F <sub>48M</sub> | Digital PSoC block frequency | 0 | 48 | 49.2 <sup>[22, 24]</sup> | MHz | Refer to AC Digital Block<br>Specifications on page 40. | | F <sub>24M</sub> | Digital PSoC block frequency | 0 | 24 | 24.6 <sup>[24]</sup> | MHz | | | F <sub>32K1</sub> | Internal low speed oscillator (ILO) frequency | 15 | 32 | 64 | kHz | | | F <sub>32K2</sub> | External crystal oscillator | - | 32.768 | _ | kHz | Accuracy is capacitor and crystal dependent. 50% duty cycle. | | F <sub>32K_U</sub> | ILO untrimmed frequency | 5 | - | 100 | kHz | After a reset and before the m8c starts to run, the ILO is not trimmed. See the System Resets section of the PSoC Technical Reference Manual for details on timing this | | F <sub>PLL</sub> | PLL frequency | _ | 23.986 | _ | MHz | Multiple (x732) of crystal frequency. | | t <sub>PLLSLEW</sub> | PLL lock time | 0.5 | _ | 10 | ms | | | t <sub>PLLSLEWSLOW</sub> | PLL lock time for low gain setting | 0.5 | _ | 50 | ms | | | t <sub>OS</sub> | External crystal oscillator startup to 1% | _ | 1700 | 2620 | ms | | | t <sub>OSACC</sub> | External crystal oscillator startup to 100 ppm | _ | 2800 | 3800 | ms | The crystal oscillator frequency is within 100 ppm of its final value by the end of the $T_{osacc}$ period. Correct operation assumes a properly loaded 1 $\mu$ W maximum drive level 32.768 kHz crystal. 3.0 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, $-40$ °C $\leq$ T <sub>A</sub> $\leq$ 85 °C. | | t <sub>XRST</sub> | External reset pulse width | 10 | _ | - | μs | | | DC <sub>24M</sub> | 24 MHz duty cycle | 40 | 50 | 60 | % | | | DC <sub>ILO</sub> | ILO duty cycle | 20 | 50 | 80 | % | | | Step <sub>24M</sub> | 24 MHz trim step size | _ | 50 | _ | kHz | | | t <sub>POWERUP</sub> | Time from end of POR to CPU executing code | - | 16 | 100 | ms | wer-up from 0 V. See the System<br>Resets section of the PSoC<br>Technical Reference Manual. | | Fout <sub>48M</sub> | 48 MHz output frequency | 46.8 | 48.0 | 49.2 <sup>[22, 23]</sup> | MHz | Trimmed. Utilizing factory trim values. | | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | - | _ | 12.3 | MHz | | | SR <sub>POWER_UP</sub> | Power supply slew rate | _ | - | 250 | V/ms | V <sub>DD</sub> slew rate during power-up. | #### Notes 22.4.75 V < V<sub>DD</sub> < 5.25 V. 23.3.0 V < V<sub>DD</sub> < 3.6 V. See application note Adjusting PSoC<sup>®</sup> Trims for 3.3 V and 2.7 V Operation – AN2012 for information on trimming for operation at 3.3 V. 24. See the individual user module datasheets for information on maximum frequencies for user modules. Table 28. AC Chip-Level Specifications (continued) | Symbol | Description | Min | Тур | Max | Unit | Notes | |--------------------------|----------------------------------------------------|-----|-----|------|------|--------| | tjit_IMO <sup>[25]</sup> | 24 MHz IMO cycle-to-cycle jitter (RMS) | - | 200 | 700 | ps | N = 32 | | | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | _ | 300 | 900 | | | | | 24 MHz IMO period jitter (RMS) | - | 100 | 400 | | | | tjit_PLL [25] | 24 MHz IMO cycle-to-cycle jitter (RMS) | - | 200 | 800 | ps | N = 32 | | | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | _ | 300 | 1200 | | | | | 24 MHz IMO period jitter (RMS) | - | 100 | 700 | | | Figure 13. PLL Lock Timing Diagram Figure 14. PLL Lock for Low Gain Setting Timing Diagram Figure 15. External Crystal Oscillator Startup Timing Diagram 25. Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information. Document Number: 38-12012 Rev. AD Page 36 of 69 ### AC GPIO Specifications Table 29 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le \text{T}_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le \text{T}_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 29. AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Unit | Notes | |--------------------|----------------------------------------------|-----|-----|-----|------|---------------------------------------------| | F <sub>GPIO</sub> | GPIO operating frequency | 0 | - | 12 | MHz | Normal strong mode | | t <sub>RiseF</sub> | Rise time, normal strong mode, Cload = 50 pF | 3 | - | 18 | ns | V <sub>DD</sub> = 4.5 to 5.25 V, 10% to 90% | | t <sub>FallF</sub> | Fall time, normal strong mode, Cload = 50 pF | 2 | _ | 18 | ns | V <sub>DD</sub> = 4.5 to 5.25 V, 10% to 90% | | t <sub>RiseS</sub> | Rise time, slow strong mode, Cload = 50 pF | 10 | 27 | _ | ns | V <sub>DD</sub> = 3 to 5.25 V, 10% to 90% | | t <sub>FallS</sub> | Fall time, slow strong mode, Cload = 50 pF | 10 | 22 | - | ns | V <sub>DD</sub> = 3 to 5.25 V, 10% to 90% | 90% **GPIO** Pin Output Voltage TRiseF TFallF TRiseS **TFallS** Figure 16. GPIO Timing Diagram ### AC Operational Amplifier Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block. Power = high and Opamp bias = high is not supported at 3.3 V. Table 30. 5-V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Unit | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|---------------------|----------------------| | t <sub>ROA</sub> | Rising settling time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high | _<br>_<br>_ | _<br>_<br>_ | 3.9<br>0.72<br>0.62 | μs<br>μs<br>μs | | t <sub>SOA</sub> | Falling settling time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high | _<br>_<br>_ | _<br>_<br>_ | 5.9<br>0.92<br>0.72 | μs<br>μs<br>μs | | SR <sub>ROA</sub> | Rising slew rate (20% to 80%)(10 pF load, Unity Gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high | 0.15<br>1.7<br>6.5 | _<br>_<br>_ | -<br>-<br>- | V/μs<br>V/μs<br>V/μs | | SR <sub>FOA</sub> | Falling slew rate (20% to 80%)(10 pF load, Unity Gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high | 0.01<br>0.5<br>4.0 | _<br>_<br>_ | -<br>-<br>- | V/μs<br>V/μs<br>V/μs | | BW <sub>OA</sub> | Gain bandwidth product Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high | 0.75<br>3.1<br>5.4 | _<br>_<br>_ | -<br>-<br>- | MHz<br>MHz<br>MHz | | E <sub>NOA</sub> | Noise at 1 kHz (Power = medium, Opamp bias = high) | _ | 100 | _ | nV/rt-Hz | Document Number: 38-12012 Rev. AD Page 37 of 69 Table 31. 3.3-V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|--------------|--------------| | t <sub>ROA</sub> | Rising settling time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) Power = low, Opamp bias = low Power = low, Opamp bias = high | _<br>_ | | 3.92<br>0.72 | μs<br>μs | | t <sub>SOA</sub> | Falling settling time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high | _<br>_ | | 5.41<br>0.72 | μs<br>μs | | SR <sub>ROA</sub> | Rising slew rate (20% to 80%)(10 pF load, Unity Gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high | 0.31<br>2.7 | _<br>_ | _<br>_ | V/μs<br>V/μs | | SR <sub>FOA</sub> | Falling slew rate (20% to 80%)(10 pF load, Unity Gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high | 0.24<br>1.8 | _<br>_ | _<br>_ | V/μs<br>V/μs | | BW <sub>OA</sub> | Gain bandwidth product Power = low, Opamp bias = low Power = medium, Opamp bias = high | 0.67<br>2.8 | | _<br>_ | MHz<br>MHz | | E <sub>NOA</sub> | Noise at 1 kHz (Power = medium, Opamp bias = high) | _ | 100 | - | nV/rt-Hz | When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1 K resistance and the external capacitor. Figure 17. Typical AGND Noise with P2[4] Bypass Document Number: 38-12012 Rev. AD Page 38 of 69 At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level. Figure 18. Typical Opamp Noise ### AC Low-Power Comparator Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 32. AC Low-Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Unit | Notes | |-------------------|-------------------|-----|-----|-----|------|-------------------------------------------------------------------------| | t <sub>RLPC</sub> | LPC response time | - | - | 50 | μS | ≥ 50 mV overdrive comparator reference set within V <sub>REFLPC</sub> . | Document Number: 38-12012 Rev. AD Page 39 of 69 ### AC Digital Block Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 33. AC Digital Block Specifications | Function | Description | Min | Тур | Max | Unit | Notes | |----------------------|--------------------------------------------------|--------------------|-----|------|------|-------------------------------------------------------------------------------------------| | All functions | Block input clock frequency | | | • | • | | | | V <sub>DD</sub> ≥ 4.75 V | _ | - | 49.2 | MHz | | | | V <sub>DD</sub> < 4.75 V | _ | - | 24.6 | MHz | | | Timer [26, 27] | Input clock frequency | | | • | • | | | | No capture, V <sub>DD</sub> ≥ 4.75 V | _ | - | 49.2 | MHz | | | | No capture, V <sub>DD</sub> < 4.75 V | _ | ı | 24.6 | MHz | | | | With capture | - | ı | 24.6 | MHz | | | | Capture pulse width | 50 <sup>[28]</sup> | - | _ | ns | | | Counter | Input clock frequency | | | | | | | | No enable input, V <sub>DD</sub> ≥ 4.75 V | _ | - | 49.2 | MHz | | | | No enable input, V <sub>DD</sub> < 4.75 V | _ | - | 24.6 | MHz | | | | With enable input | _ | - | 24.6 | MHz | | | | Enable input pulse width | 50 <sup>[28]</sup> | ı | _ | ns | | | Dead Band | Kill pulse width | | | | | | | | Asynchronous restart mode | 20 | - | _ | ns | | | | Synchronous restart mode | 50 <sup>[28]</sup> | - | _ | ns | | | | Disable mode | 50 <sup>[28]</sup> | - | _ | ns | | | | Input clock frequency | | | | | | | | V <sub>DD</sub> ≥ 4.75 V | _ | - | 49.2 | MHz | | | | V <sub>DD</sub> < 4.75 V | _ | ı | 24.6 | MHz | | | CRCPRS | Input clock frequency | | | | | | | (PRS Mode) | V <sub>DD</sub> ≥ 4.75 V | _ | - | 49.2 | MHz | | | | V <sub>DD</sub> < 4.75 V | - | ı | 24.6 | MHz | | | CRCPRS<br>(CRC Mode) | Input clock frequency | _ | - | 24.6 | MHz | | | SPIM | Input clock frequency | _ | - | 8.2 | MHz | The SPI serial clock (SCLK) frequency is equal to the input clock frequency divided by 2. | | SPIS <sup>[29]</sup> | Input clock (SCLK) frequency | - | 1 | 4.1 | MHz | The input clock is the SPI SCLK in SPIS mode. | | | Width of SS_negated between transmissions | 50 <sup>[28]</sup> | - | _ | ns | | | Transmitter | Input clock frequency | | | | | The baud rate is equal to the input clock frequency | | | $V_{DD} \ge 4.75 \text{ V}, 2 \text{ stop bits}$ | _ | _ | 49.2 | MHz | divided by 8. | | | V <sub>DD</sub> ≥ 4.75 V, 1 stop bit | _ | - | 24.6 | MHz | | | | V <sub>DD</sub> < 4.75 V | _ | - | 24.6 | MHz | | | Receiver | Input clock frequency | | | | | The baud rate is equal to the input clock frequency divided by 8. | | | V <sub>DD</sub> ≥ 4.75 V, 2 stop bits | _ | - | 49.2 | MHz | | | | V <sub>DD</sub> ≥ 4.75 V, 1 stop bit | _ | - | 24.6 | MHz | | | | V <sub>DD</sub> < 4.75 V | _ | ı | 24.6 | MHz | | #### Notes - 26. Errata: When operated between 4.75V to 5.25V, the input capture signal cannot be sourced from Row Output signals or the Broadcast clock signals. This problem has been fixed in silicon Rev B. For more information, see "Errata" on page 61. - 27. Errata: When operated between 3.0V to 4.75V, the input capture signal can only be sourced from Row input signal that has been re-synchronized. This problem has been fixed in silicon Rev B. For more information, see "Errata" on page 61. - 28.50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period). - 29. Errata: In PSoC, when one output of one SPI Slave block is connected to the input of other SPI slave block, data is shifted correctly but last bit is read incorrectly. For the workaround and more information related to this problem, see "Errata" on page 61. Document Number: 38-12012 Rev. AD Page 40 of 69 ### AC Analog Output Buffer Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ , or 3.0 V to 3.6 V and $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^\circ\text{C}$ and are for design guidance only. Table 34. 5-V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Unit | |-------------------|---------------------------------------------------------------------------------------------------|--------------|--------|------------|--------------| | t <sub>ROB</sub> | Rising settling time to 0.1%, 1 V Step, 100 pF load Power = low Power = high | _<br>_ | _<br>_ | 2.5<br>2.5 | μs<br>μs | | t <sub>SOB</sub> | Falling settling time to 0.1%, 1 V Step, 100 pF load Power = low Power = high | _<br>_ | _<br>_ | 2.2<br>2.2 | μs<br>μs | | SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V Step, 100 pF load<br>Power = low<br>Power = high | 0.65<br>0.65 | _<br>_ | _<br>_ | V/μs<br>V/μs | | SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V Step, 100 pF load Power = low Power = high | 0.65<br>0.65 | _<br>_ | | V/μs<br>V/μs | | BW <sub>OB</sub> | Small signal bandwidth, 20 mV <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high | 0.8<br>0.8 | _<br>_ | _<br>_ | MHz<br>MHz | | BW <sub>OB</sub> | Large signal bandwidth, 1 V <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high | 300<br>300 | _<br>_ | _<br>_ | kHz<br>kHz | ### Table 35. 3.3-V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Unit | |-------------------|---------------------------------------------------------------------------------------------------|------------|--------|------------|--------------| | t <sub>ROB</sub> | Rising settling time to 0.1%, 1 V Step, 100 pF load Power = low Power = high | _<br>_ | _<br>_ | 3.8<br>3.8 | μs<br>μs | | t <sub>SOB</sub> | Falling settling time to 0.1%, 1 V Step, 100 pF load Power = low Power = high | _<br>_ | _<br>_ | 2.6<br>2.6 | μs<br>μs | | SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V Step, 100 pF load Power = low Power = high | 0.5<br>0.5 | _<br>_ | | V/μs<br>V/μs | | SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V Step, 100 pF load Power = low Power = high | 0.5<br>0.5 | _<br>_ | | V/μs<br>V/μs | | BW <sub>OB</sub> | Small signal bandwidth, 20m V <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high | 0.7<br>0.7 | _<br>_ | _<br>_ | MHz<br>MHz | | BW <sub>OB</sub> | Large signal bandwidth, 1 V <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high | 200<br>200 | | _<br>_ | kHz<br>kHz | Document Number: 38-12012 Rev. AD Page 41 of 69 ### AC External Clock Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 36. 5-V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Unit | |---------------------|------------------------|-------|-----|------|------| | F <sub>OSCEXT</sub> | Frequency | 0.093 | - | 24.6 | MHz | | - | High period | 20.6 | - | 5300 | ns | | - | Low period | 20.6 | - | - | ns | | _ | Power-up IMO to switch | 150 | _ | - | μS | Table 37. 3.3-V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Unit | |---------------------|-----------------------------------------------------------------|-------|-----|------|------| | F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 1 <sup>[30]</sup> | 0.093 | ı | 12.3 | MHz | | F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 2 or greater <sup>[31]</sup> | 0.186 | - | 24.6 | MHz | | _ | High period with CPU clock divide by 1 | 41.7 | - | 5300 | ns | | _ | Low period with CPU clock divide by 1 | 41.7 | - | - | ns | | - | Power-up IMO to switch | 150 | - | Ī | μs | ### AC Programming Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \,^{\circ}\text{C} \le T_{\text{A}} \le 85 \,^{\circ}\text{C}$ , or $3.0 \,^{\circ}\text{V}$ to $3.6 \,^{\circ}\text{V}$ and $-40 \,^{\circ}\text{C} \le T_{\text{A}} \le 85 \,^{\circ}\text{C}$ , respectively. Typical parameters apply to $5 \,^{\circ}\text{V}$ and $3.3 \,^{\circ}\text{V}$ at $25 \,^{\circ}\text{C}$ and are for design guidance only. **Table 38. AC Programming Specifications** | Symbol | Description | Min | Тур | Max | Unit | Notes | |---------------------------|--------------------------------------------|-----|-----|---------------------|------|------------------------------------------------| | t <sub>RSCLK</sub> | Rise time of SCLK | 1 | _ | 20 | ns | | | t <sub>FSCLK</sub> | Fall time of SCLK | 1 | _ | 20 | ns | | | t <sub>SSCLK</sub> | Data setup time to falling edge of SCLK | 40 | _ | _ | ns | | | t <sub>HSCLK</sub> | Data hold time from falling edge of SCLK | 40 | _ | - | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | _ | 8 | MHz | | | t <sub>ERASEB</sub> | Flash erase time (Block) | _ | 30 | _ | ms | | | t <sub>WRITE</sub> | Flash block write time | _ | 10 | _ | ms | | | t <sub>DSCLK</sub> | Data out delay from falling edge of SCLK | - | _ | 45 | ns | V <sub>DD</sub> > 3.6 | | t <sub>DSCLK3</sub> | Data out delay from falling edge of SCLK | _ | _ | 50 | ns | $3.0 \leq V_{DD} \leq 3.6$ | | <sup>t</sup> ERASEALL | Flash erase time (Bulk) | - | 95 | _ | ms | Erase all Blocks and protection fields at once | | t <sub>PROGRAM_HOT</sub> | Flash block erase + flash block write time | - | - | 80 <sup>[32]</sup> | ms | 0 °C ≤ Tj ≤ 100 °C | | t <sub>PROGRAM_COLD</sub> | Flash block erase + flash block write time | _ | _ | 160 <sup>[32]</sup> | ms | -40 °C ≤ Tj ≤ 0 °C | #### Notes - 30. Maximum CPU frequency is 12 MHz at 3.3 V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. - 31. If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. - 32. For the full industrial range, you must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs application note Design Aids Reading and Writing PSoC® Flash AN2015 for more information. Document Number: 38-12012 Rev. AD Page 42 of 69 ### AC I<sup>2</sup>C Specifications Table 39 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 ^{\circ}\text{C} \leq \text{T}_{A} \leq 85 ^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40 ^{\circ}\text{C} \leq \text{T}_{A} \leq 85 ^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25 ^{\circ}\text{C}$ and are for design guidance only. Table 39. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins | Cumah al | Decembrism | Standar | d Mode | Fast | Unit | | |-----------------------|----------------------------------------------------------------------------------------------|---------|--------|---------------------|------|------| | Symbol | Description | | Max | Min | Max | Unit | | F <sub>SCLI2C</sub> | SCL clock frequency | 0 | 100 | 0 | 400 | kHz | | t <sub>HDSTAI2C</sub> | Hold time (repeated) start condition. After this period, the first clock pulse is generated. | | _ | 0.6 | _ | μS | | t <sub>LOWI2C</sub> | Low period of the SCL clock | 4.7 | - | 1.3 | - | μs | | t <sub>HIGHI2C</sub> | High period of the SCL clock | 4.0 | _ | 0.6 | _ | μs | | t <sub>SUSTAI2C</sub> | Set up time for a repeated start condition | 4.7 | - | 0.6 | - | μs | | t <sub>HDDATI2C</sub> | Data hold time | 0 | _ | 0 | _ | μs | | t <sub>SUDATI2C</sub> | Data set up time | 250 | _ | 100 <sup>[33]</sup> | _ | ns | | t <sub>SUSTOI2C</sub> | Set up time for stop condition | 4.0 | - | 0.6 | - | μs | | t <sub>BUFI2C</sub> | Bus-free time between a stop and start condition | 4.7 | - | 1.3 | - | μs | | t <sub>SPI2C</sub> | Pulse width of spikes are suppressed by the input filter. | | _ | 0 | 50 | ns | Figure 19. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus ## Note Document Number: 38-12012 Rev. AD Page 43 of 69 <sup>33.</sup> A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU-DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released. ## **Packaging Information** This section illustrates the packaging specifications for the CY8C27x43 PSoC device, along with the thermal impedances for each package and the typical package capacitance on crystal pins. **Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the emulator pod drawings at http://www.cypress.com/design/MR10161. ### **Packaging Dimensions** Figure 20. 8-pin (300-Mil) PDIP 8 Lead (300 Mil) PDIP Document Number: 38-12012 Rev. AD Page 44 of 69 Figure 21. 20-pin (210-Mil) SSOP # 20 Lead (5.3mm) SSOP Document Number: 38-12012 Rev. AD Page 45 of 69 Figure 22. 20-pin SOIC (0.513 × 0.300 × 0.0932 Inches) Package Outline, 51-85024 Figure 23. 28-pin (300-Mil) Molded DIP Document Number: 38-12012 Rev. AD Page 46 of 69 51-85014 \*G Figure 24. 28-pin (210-Mil) SSOP ## 28 Lead (5.3mm) SSOP Figure 25. 28-pin SOIC (0.713 × 0.300 × 0.0932 Inches) Package Outline, 51-85026 NOTE : - 1. JEDEC STD REF MO-119 - 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH,BUT DOES INCLUDE MOLD MISMATCH AND ARE MEASURED AT THE MOLD PARTING LINE. MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.010 in (0.254 mm) PER SIDE - 3. DIMENSIONS IN INCHES MIN. MAX. | PART# | | | | | | |---------------------|-----------------------|--|--|--|--| | S28.3 STANDARD PKG. | | | | | | | SZ28.3 | LEAD FREE PKG. | | | | | | SX28.3 | SX28.3 LEAD FREE PKG. | | | | | 51-85026 \*H Document Number: 38-12012 Rev. AD Page 47 of 69 ### Figure 26. 44-pin TQFP (10 × 10 × 1.4 mm) A44S Package Outline, 51-85064 ## 44 Lead Thin Plastic Quad Flatpack 10 X 10 X 1.4mm 1. JEDEC STD REF MS-026 - 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH - 3. DIMENSIONS IN MILLIMETERS 51-85064 \*G Figure 27. 48-pin (300-Mil) SSOP 51-85061 \*F Document Number: 38-12012 Rev. AD Page 48 of 69 **BOTTOM VIEW** Figure 28. 48-pin QFN 7 × 7 × 1 mm (Sawn Type) SIDE VIEW 7.00±0.10 48 37 PIN 1 DOT 7.00±0.10 5.10±0.10 12 13 24 7.00±0.10 7.00±0.10 7.00±0.10 7.00±0.10 #### NOTES: - 1. M HATCH AREA IS SOLDERABLE EXPOSED METAL. - 2. REFERENCE JEDEC#: MO-220 - 3. PACKAGE WEIGHT: $13 \pm 1 \text{ mg}$ - 4. ALL DIMENSIONS ARE IN MILLIMETERS TOP VIEW 001-13191 \*H Important Note For information on the preferred dimensions for mounting QFN packages, see the following application note, *Design Guidelines for Cypress Quad Flat No Extended Lead (QFN) Packaged Devices – AN72845* available at http://www.cypress.com. Document Number: 38-12012 Rev. AD Page 49 of 69 ### **Thermal Impedances** ### Table 40. Thermal Impedances per Package | Package | Typical θ <sub>JA</sub> <sup>[34]</sup> | |----------------------------|-----------------------------------------| | 8-pin PDIP | 120 °C/W | | 20-pin SSOP | 116 °C/W | | 20-pin SOIC | 79 °C/W | | 28-pin PDIP | 67 °C/W | | 28-pin SSOP | 95 °C/W | | 28-pin SOIC | 68 °C/W | | 44-pin TQFP | 61 °C/W | | 48-pin SSOP | 69 °C/W | | 48-pin QFN <sup>[35]</sup> | 18 °C/W | | 56-pin SSOP | 47 °C/W | ### **Capacitance on Crystal Pins** Table 41. Typical Package Capacitance on Crystal Pins | Package | Package Capacitance | |-------------|---------------------| | 8-pin PDIP | 2.8 pF | | 20-pin SSOP | 2.6 pF | | 20-pin SOIC | 2.5 pF | | 28-pin PDIP | 3.5 pF | | 28-pin SSOP | 2.8 pF | | 28-pin SOIC | 2.7 pF | | 44-pin TQFP | 2.6 pF | | 48-pin SSOP | 3.3 pF | | 48-pin QFN | 2.3 pF | | 56-pin SSOP | 3.3 pF | ### **Solder Reflow Specifications** The following table shows the solder reflow temperature limits that must not be exceeded. Thermap ramp rate should 3 °C or lower. Table 42. Solder Reflow Specifications | Package | Maximum Peak Temperature (T <sub>C</sub> ) <sup>[36]</sup> | Maximum Time above T <sub>C</sub> - 5 °C | |-------------|------------------------------------------------------------|------------------------------------------| | 8-pin PDIP | 260 °C | 30 seconds | | 20-pin SSOP | 260 °C | 30 seconds | | 20-pin SOIC | 260 °C | 30 seconds | | 28-pin PDIP | 260 °C | 30 seconds | | 28-pin SSOP | 260 °C | 30 seconds | | 28-pin SOIC | 260 °C | 30 seconds | | 44-pin TQFP | 260 °C | 30 seconds | | 48-pin SSOP | 260 °C | 30 seconds | | 48-pin QFN | 260 °C | 30 seconds | | 56-pin SSOP | 260 °C | 30 seconds | ### Notes Document Number: 38-12012 Rev. AD Page 50 of 69 <sup>34.</sup> T<sub>J</sub> = T<sub>A</sub> + POWER × θ<sub>JA</sub>. 35. To achieve the thermal impedance specified for the QFN package, refer to *Design Guidelines for Cypress Quad Flat No Extended Lead (QFN) Packaged Devices – AN72845* available at http://www.cypress.com. 36. Refer to Table 44 on page 53. ### **Development Tool Selection** This chapter presents the development tools available for all current PSoC device families including the CY8C27x43 family. #### Software ### PSoC Designer™ At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is available free of charge at http://www.cypress.com and includes a free C compiler. #### PSoC Programmer Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer or PSoC Express. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at <a href="http://www.cypress.com">http://www.cypress.com</a>. ### **Development Kits** All development kits can be purchased from the Cypress Online Store. #### CY3215-DK Basic Development Kit The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface lets you to run, halt, and single step the processor and view the content of specific memory locations. Advance emulation features also supported through PSoC Designer. The kit includes: - PSoC Designer Software CD - ICE-Cube In-Circuit Emulator - ICE Flex-Pod for CY8C29x66 Family - Cat-5 Adapter - Mini-Eval Programming Board - 110 ~ 240 V Power Supply, Euro-Plug Adapter - iMAGEcraft C Compiler - ISSP Cable - USB 2.0 Cable and Blue Cat-5 Cable - 2 CY8C29466-24PXI 28-PDIP Chip Samples #### **Evaluation Tools** All evaluation tools can be purchased from the Cypress Online Store #### CY3210-MiniProg1 The CY3210-MiniProg1 kit lets you to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes: - MiniProg Programming Unit - MiniEval Socket Programming and Evaluation Board - 28-pin CY8C29466-24PXI PDIP PSoC Device Sample - 28-pin CY8C27443-24PXI PDIP PSoC Device Sample - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### CY3210-PSoCEval1 The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes: - Evaluation Board with LCD Module - MiniProg Programming Unit - 28-pin CY8C29466-24PXI PDIP PSoC Device Sample (2) - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### CY3214-PSoCEvalUSB The CY3214-PSoCEvalUSB evaluation kit features a development board for the CY8C24794-24LFXI PSoC device. Special features of the board include both USB and capacitive sensing development and debugging support. This evaluation board also includes an LCD module, potentiometer, LEDs, an enunciator and plenty of breadboarding space to meet all of your evaluation needs. The kit includes: - PSoCEvalUSB Board - LCD Module - MIniProg Programming Unit - Mini USB Cable - PSoC Designer and Example Projects CD - Getting Started Guide - Wire Pack Document Number: 38-12012 Rev. AD Page 51 of 69 ### **Device Programmers** All device programmers can be purchased from the Cypress Online Store. ### CY3216 Modular Programmer The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes: - Modular Programmer Base - 3 Programming Module Cards - MiniProg Programming Unit - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable ### CY3207ISSP In-System Serial Programmer (ISSP) The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment. Note CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes: - CY3207 Programmer Unit - PSoC ISSP Software CD - 110 ~ 240 V Power Supply, Euro-Plug Adapter - USB 2.0 Cable ## **Accessories (Emulation and Programming)** **Table 43. Emulation and Programming Accessories** | Part # | Pin Package | Flex-Pod Kit <sup>[37]</sup> | Foot Kit <sup>[38]</sup> | Adapter <sup>[39]</sup> | |------------------|-------------|------------------------------|--------------------------|--------------------------| | CY8C27143-24PXI | 8-pin PDIP | CY3250-27XXX | CY3250-8PDIP-FK | Adapters can be found at | | CY8C27243-24PVXI | 20-pin SSOP | CY3250-27XXX | CY3250-20SSOP-FK | http://www.emulation.com | | CY8C27243-24SXI | 20-pin SOIC | CY3250-27XXX | CY3250-20SOIC-FK | | | CY8C27443-24PXI | 28-pin PDIP | CY3250-27XXX | CY3250-28PDIP-FK | | | CY8C27443-24PVXI | 28-pin SSOP | CY3250-27XXX | CY3250-28SSOP-FK | | | CY8C27443-24SXI | 28-pin SOIC | CY3250-27XXX | CY3250-28SOIC-FK | | | CY8C27543-24AXI | 44-pin TQFP | CY3250-27XXX | CY3250-44TQFP-FK | | | CY8C27643-24PVXI | 48-pin SSOP | CY3250-27XXX | CY3250-48SSOP-FK | | | CY8C27643-24LTXI | 48-pin QFN | CY3250-27XXXQFN | CY3250-48QFN-FK | | #### Notes - 37. Flex-Pod kit includes a practice flex-pod and a practice PCB, in addition to two flex-pods. - 38. Foot kit includes surface mount feet that can be soldered to the target PCB. - 39. Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters can be found at http://www.emulation.com. Document Number: 38-12012 Rev. AD Page 52 of 69 ## **Ordering Information** The following table lists the CY8C27x43 PSoC device's key package features and ordering codes. Table 44. CY8C27x43 PSoC Device Key Features and Ordering Information | Package | Ordering<br>Code | | RAM<br>(Bytes) | Switch Mode<br>Pump | Temperature<br>Range | Digital Blocks<br>(Rows of 4) | Analog Blocks<br>(Columns of 3) | Digital I/O<br>Pins | Analog<br>Inputs | Analog<br>Outputs | XRES Pin | |------------------------------------------|----------------------------------|------|----------------|---------------------|----------------------|-------------------------------|---------------------------------|---------------------|------------------|-------------------|----------| | 8-pin (300-Mil) DIP | CY8C27143-24PXI | 16 K | 256 | No | –40 °C to +85 °C | 8 | 12 | 6 | 4 | 4 | No | | 20-pin (210-Mil) SSOP | CY8C27243-24PVXI | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 16 | 8 | 4 | Yes | | 20-pin (210-Mil) SSOP<br>(Tape and Reel) | CY8C27243-24PVXIT | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 16 | 8 | 4 | Yes | | 20-pin (300-Mil) SOIC | CY8C27243-24SXI | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 16 | 8 | 4 | Yes | | 20-pin (300-Mil) SOIC<br>(Tape and Reel) | CY8C27243-24SXIT | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 16 | 8 | 4 | Yes | | 28-pin (300-Mil) DIP | CY8C27443-24PXI | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 24 | 12 | 4 | Yes | | 28-pin (210-Mil) SSOP | CY8C27443-24PVXI | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 24 | 12 | 4 | Yes | | 28-pin (210-Mil) SSOP<br>(Tape and Reel) | CY8C27443-24PVXIT | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 24 | 12 | 4 | Yes | | 28-pin (300-Mil) SOIC | CY8C27443-24SXI | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 24 | 12 | 4 | Yes | | 28-pin (300-Mil) SOIC<br>(Tape and Reel) | CY8C27443-24SXIT | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 24 | 12 | 4 | Yes | | 44-pin TQFP | CY8C27543-24AXI | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 40 | 12 | 4 | Yes | | 44-pin TQFP<br>(Tape and Reel) | CY8C27543-24AXIT | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 40 | 12 | 4 | Yes | | 48-pin (300-Mil) SSOP | CY8C27643-24PVXI | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 44 | 12 | 4 | Yes | | 48-pin (300-Mil) SSOP<br>(Tape and Reel) | CY8C27643-24PVXIT | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 44 | 12 | 4 | Yes | | 48-pin (7 × 7 × 1 mm) QFN (Sawn) | CY8C27643-24LTXI | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 44 | 12 | 4 | Yes | | 48-pin (7 × 7 × 1 mm) QFN (Sawn) | CY8C27643-24LTXIT | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 44 | 12 | 4 | Yes | | 56-pin OCD SSOP | CY8C27002-24PVXI <sup>[40]</sup> | 16 K | 256 | Yes | –40 °C to +85 °C | 8 | 12 | 44 | 14 | 4 | Yes | Note For Die sales information, contact a local Cypress sales office or Field Applications Engineer (FAE). Note 40. This part may be used for in-circuit debugging. It is NOT available for production. ### **Ordering Code Definitions** Document Number: 38-12012 Rev. AD Page 54 of 69 ### **Acronyms** Table 45 lists the acronyms that are used in this document. Table 45. Acronyms Used in this Datasheet | Acronym | Description | Acronym | Description | |---------|-----------------------------------------------------|---------|-----------------------------------------------| | AC | alternating current | MIPS | million instructions per second | | ADC | analog-to-digital converter | OCD | on-chip debug | | API | application programming interface | PCB | printed circuit board | | CMOS | complementary metal oxide semiconductor | PDIP | plastic dual-in-line package | | CPU | central processing unit | PGA | programmable gain amplifier | | CRC | cyclic redundancy check | PLL | phase-locked loop | | CT | continuous time | POR | power on reset | | DAC | digital-to-analog converter | PPOR | precision power on reset | | DC | direct current | PRS | pseudo-random sequence | | DTMF | dual-tone multi-frequency | PSoC | Programmable System-on-Chip | | ECO | external crystal oscillator | PWM | pulse width modulator | | EEPROM | electrically erasable programmable read-only memory | QFN | quad flat no leads | | GPIO | general purpose I/O | RTC | real time clock | | ICE | in-circuit emulator | SAR | successive approximation | | IDE | integrated development environment | SC | switched capacitor | | ILO | internal low speed oscillator | SMP | switch mode pump | | IMO | internal main oscillator | SOIC | small-outline integrated circuit | | I/O | input/output | SPI | serial peripheral interface | | IrDA | infrared data association | SRAM | static random access memory | | ISSP | in-system serial programming | SROM | supervisory read only memory | | LCD | liquid crystal display | SSOP | shrink small-outline package | | LED | light-emitting diode | TQFP | thin quad flat pack | | LPC | low power comparator | UART | universal asynchronous reciever / transmitter | | LVD | low voltage detect | USB | universal serial bus | | MAC | multiply-accumulate | WDT | watchdog timer | | MCU | microcontroller unit | XRES | external reset | ### **Reference Documents** CY8CPLC20, CY8CLED16P01, CY8C29X66,CY8C27X43, CY8C24X94, CY8C24X23, CY8C24X23A,CY8C22X13, CY8C21X34, CY8C21X34B, CY8C21X23,CY7C64215, CY7C603XX, CY8CNP1XX, and CYWUSB6953 PSoC(R) Programmable System-on-chip Technical Reference Manual (TRM) (001-14463) PSoC® 1 - Reading and Writing Flash – AN2015 (001-40459) Design Guidelines for Cypress Quad Flat No Extended Lead (QFN) Packaged Devices – AN72845 available at http://www.cypress.com. Document Number: 38-12012 Rev. AD Page 55 of 69 ### **Document Conventions** #### **Units of Measure** Table 46 lists the unit sof measures. #### Table 46. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | |--------|-----------------|--------|-------------------------| | dB | decibels | ms | millisecond | | °C | degree Celsius | ns | nanosecond | | fF | femto farad | ps | picosecond | | pF | picofarad | μV | microvolts | | kHz | kilohertz | mV | millivolts | | MHz | megahertz | mVpp | millivolts peak-to-peak | | rt-Hz | root hertz | nV | nanovolts | | kΩ | kilohm | V | volts | | Ω | ohm | μW | microwatts | | μΑ | microampere | W | watt | | mA | milliampere | mm | millimeter | | nA | nanoampere | ppm | parts per million | | pA | pikoampere | % | percent | | μs | microsecond | | | #### **Numeric Conventions** Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimal. ## Glossary active high - 1. A logic signal having its asserted state as the logic 1 state. - 2. A logic signal having the logic 1 state as the higher voltage of the two states. analog blocks The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more. analog-to-digital (ADC) A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog (DAC) converter performs the reverse operation. Application programming interface (API) A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications. asynchronous A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal. Bandgap reference A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference. bandwidth - 1. The frequency range of a message or information processing system measured in hertz. - 2. The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is sometimes represented more specifically as, for example, full width at half maximum. Document Number: 38-12012 Rev. AD Page 56 of 69 bias - 1. A systematic deviation of a value from a reference value. - The amount by which the average of a set of values departs from a reference value. - 3. The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device. block - 1. A functional unit that performs a single function, such as an oscillator. - 2. A functional unit that may be configured to perform one of several functions, such as a digital PSoC block or an analog PSoC block. buffer - 1. A storage area for data that is used to compensate for a speed difference, when transferring data from one device to another. Usually refers to an area reserved for IO operations, into which data is read, or from which data is written. - 2. A portion of memory set aside to store data, often before it is sent to an external device or as it is received from an external device. - 3. An amplifier used to lower the output impedance of a system. bus - 1. A named connection of nets. Bundling nets together in a bus makes it easier to route nets with similar routing patterns. - 2. A set of signals performing a common function and carrying similar data. Typically represented using vector notation; for example, address[7:0]. - 3. One or more conductors that serve as a common connection for a group of related devices. clock The device that generates a periodic signal with a fixed frequency and duty cycle. A clock is sometimes used to synchronize different logic blocks. comparator An electronic circuit that produces an output voltage or current whenever two input levels simultaneously satisfy predetermined amplitude requirements. compiler A program that translates a high level language, such as C, into machine language. configuration space In PSoC devices, the register space accessed when the XIO bit, in the CPU F register, is set to '1'. crystal oscillator An oscillator in which the frequency is controlled by a piezoelectric crystal. Typically a piezoelectric crystal is less sensitive to ambient temperature than other circuit components. check (CRC) cyclic redundancy A calculation used to detect errors in data communications, typically performed using a linear feedback shift register. Similar calculations may be used for a variety of other purposes such as data compression. data bus A bi-directional set of signals used by a computer to convey information from a memory location to the central processing unit and vice versa. More generally, a set of signals used to convey data between digital functions. debugger A hardware and software system that allows you to analyze the operation of the system under development. A debugger usually allows the developer to step through the firmware one step at a time, set break points, and analyze memory. dead band A period of time when neither of two or more signals are in their active state or in transition. digital blocks The 8-bit logic blocks that can act as a counter, timer, serial receiver, serial transmitter, CRC generator, pseudo-random number generator, or SPI. digital-to-analog (DAC) A device that changes a digital signal to an analog signal of corresponding magnitude. The analog-to-digital (ADC) converter performs the reverse operation. Document Number: 38-12012 Rev. AD Page 57 of 69 duty cycle The relationship of a clock period high time to its low time, expressed as a percent. emulator Duplicates (provides an emulation of) the functions of one system with a different system, so that the second system appears to behave like the first system. External Reset (XRES) An active high signal that is driven into the PSoC device. It causes all operation of the CPU and blocks to stop and return to a pre-defined state. Flash An electrically programmable and erasable, non-volatile technology that provides you the programmability and data storage of EPROMs, plus in-system erasability. Non-volatile means that the data is retained when power is OFF. Flash block The smallest amount of Flash ROM space that may be programmed at one time and the smallest amount of Flash space that may be protected. A Flash block holds 64 bytes. frequency The number of cycles or events per unit of time, for a periodic function. gain The ratio of output current, voltage, or power to input current, voltage, or power, respectively. Gain is usually expressed in dB. I<sup>2</sup>C A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). I2C is an Inter-Integrated Circuit. It is used to connect low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at +5V and pulled high with resistors. The bus operates at 100 kbits/second in standard mode and 400 kbits/second in fast mode. ICE The in-circuit emulator that allows you to test the project in a hardware environment, while viewing the debugging device activity in a software environment (PSoC Designer). input/output (I/O) A device that introduces data into or extracts data from a system. interrupt A suspension of a process, such as the execution of a computer program, caused by an event external to that process, and performed in such a way that the process can be resumed. interrupt service routine (ISR) A block of code that normal code execution is diverted to when the M8C receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in the program where it left normal program execution. jitter 1. A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on serial data streams. 2. The abrupt and unwanted variations of one or more signal characteristics, such as the interval between successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles. low-voltage detect A circuit that senses $V_{DD}$ and provides an interrupt to the system when $V_{DD}$ falls lower than a selected threshold. (LVD) M8C An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside a PSoC by interfacing to the Flash, SRAM, and register space. master device A device that controls the timing for data exchanges between two devices. Or when devices are cascaded in width, the master device is the one that controls the timing for data exchanges between the cascaded devices and an external interface. The controlled device is called the slave device. Document Number: 38-12012 Rev. AD Page 58 of 69 microcontroller An integrated circuit chip that is designed primarily for control systems and products. In addition to a CPU, a microcontroller typically includes memory, timing circuits, and IO circuitry. The reason for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a microprocessor. mixed-signal The reference to a circuit containing both analog and digital techniques and components. modulator A device that imposes a signal on a carrier. noise 1. A disturbance that affects a signal and that may distort the information carried by the signal. 2. The random variations of one or more characteristics of any entity such as voltage, current, or data. oscillator A circuit that may be crystal controlled and is used to generate a clock frequency. parity A technique for testing transmitting data. Typically, a binary digit is added to the data to make the sum of all the digits of the binary data either always even (even parity) or always odd (odd parity). Phase-locked loop (PLL) An electronic circuit that controls an **oscillator** so that it maintains a constant phase angle relative to a reference signal. pinouts The pin number assignment: the relation between the logical inputs and outputs of the PSoC device and their physical counterparts in the printed circuit board (PCB) package. Pinouts involve pin numbers as a link between schematic and PCB design (both being computer generated files) and may also involve pin names. port A group of pins, usually eight. Power on reset (POR) A circuit that forces the PSoC device to reset when the voltage is lower than a pre-set level. This is a type of hardware reset. PSoC<sup>®</sup> Cypress Semiconductor's PSoC<sup>®</sup> is a registered trademark and Programmable System-on-Chip™ is a trademark of Cypress. PSoC Designer™ The software for Cypress' Programmable System-on-Chip technology. pulse width modulator (PWM) An output in the form of duty cycle which varies as a function of the applied measurand RAM An acronym for random access memory. A data-storage device from which data can be read out and new data can be written in. register A storage device with a specific capacity, such as a bit or byte. reset A means of bringing a system back to a know state. See hardware reset and software reset. ROM An acronym for read only memory. A data-storage device from which data can be read out, but new data cannot be written in. serial 1. Pertaining to a process in which all events occur one after the other. 2. Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or channel. settling time The time it takes for an output signal or value to stabilize after the input has changed from one value to another. Document Number: 38-12012 Rev. AD Page 59 of 69 shift register A memory storage device that sequentially shifts a word either left or right to output a stream of serial data. slave device A device that allows another device to control the timing for data exchanges between two devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external interface. The controlling device is called the master device. SRAM An acronym for static random access memory. A memory device where you can store and retrieve data at a high rate of speed. The term static is used because, after a value is loaded into an SRAM cell, it remains unchanged until it is explicitly altered or until power is removed from the device. SROM An acronym for supervisory read only memory. The SROM holds code that is used to boot the device, calibrate circuitry, and perform Flash operations. The functions of the SROM may be accessed in normal user code, operating from Flash. stop bit A signal following a character or block that prepares the receiving device to receive the next character or block. synchronous 1. A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal. 2. A system whose operation is synchronized by a clock signal. tri-state A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does not drive any value in the Z state and, in many respects, may be considered to be disconnected from the rest of the circuit, allowing another output to drive the same net. UART A UART or universal asynchronous receiver-transmitter translates between parallel bits of data and serial bits. user modules Pre-build, pre-tested hardware/firmware peripheral functions that take care of managing and configuring the lower level Analog and Digital PSoC Blocks. User Modules also provide high level API (Application Programming Interface) for the peripheral function. user space The bank 0 space of the register map. The registers in this bank are more likely to be modified during normal program execution and not just during initialization. Registers in bank 1 are most likely to be modified only during the initialization phase of the program. $V_{DD}$ A name for a power net meaning "voltage drain." The most positive power supply signal. Usually 5 V or 3.3 V. V<sub>SS</sub> A name for a power net meaning "voltage source." The most negative power supply signal. watchdog timer A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified period of time. Document Number: 38-12012 Rev. AD Page 60 of 69 #### **Errata** This section describes the errata for CY8C27143, CY8C27243, CY8C27443, CY8C27543, and CY8C27643 devices. Details include errata trigger conditions, scope of impact, available workaround, and silicon revision applicability. Contact your local Cypress Sales Representative if you have questions. ### In Production Part Numbers Affected | Part Number | |-------------| | CY8C27143 | | CY8C27243 | | CY8C27443 | | CY8C27543 | | CY8C27643 | Qualification Status CY8C27XXX Rev. B - In Production #### Errata Summary The following table defines the errata applicability to available devices. | Items | Part Number | Silicon Revision | Fix Status | |---------------------------------------------------------------------------------|--------------------|------------------|----------------------------------------------------| | Reading from chained SPI slaves does not give correct results. | All parts affected | | No silicon fix planned.<br>Workaround is required. | | Internal Main Oscillator (IMO) Tolerance Deviation at Temperature Extremes. | All devices | | No silicon fix planned.<br>Workaround is required. | #### 1. Reading from chained SPI slaves does not give correct results. #### ■ Problem Definition When multiple Digital Communication Blocks are configured as SPI Slave devices and one SPI's output (MISO) is connected to the input (MOSI) of the second SPI, the serial data will be correctly forwarded, but reading the results from the DCBxxDR2 register in the second device will result in the last bit shifted in being incorrect. #### ■ Parameters Affected NA ### ■ Trigger Condition Connection of the output of one PSoC SPI slave to the input of another PSoC SPI slave. #### ■ Scope of Impact PSoC end user designs incorporating SPI configurations with multiple Digital Communication Blocks configured as SPI Slave devices with one SPI output (MISO) connected to the input (MOSI) of the second SPI. ### ■ Workaround This solution requires the use of an additional digital block configured as a PWM8 set for a 50% duty cycle. The same clock is routed to the PWM8, as goes to the two SPI slaves. The PWM8 User Module is parameterized to have a Period of 15 (so that it divides by 16) and a pulse width of 8 (with CompType set to "Less Than Or Equal" (so that it has a "1" pulse width of 8 clocks and a "0" pulse width of 8 clocks). The output of the PWM8 is connected to the Slave Select (/SS) of each SPI slave. One of these connections is direct. The other connection is inverted using the row output LUT. This configuration will "ping pong" the two SPIs so that each one receives alternating bytes. This solution works especially well in cases where the two SPI slaves are being used to implement a 16-bit shift register, the following method has worked. ### **■ Fix Status** There are no fixes planned. The workaround listed above should be used. Document Number: 38-12012 Rev. AD Page 61 of 69 ### 2. Internal Main Oscillator (IMO) Tolerance Deviation at Temperature Extremes. ### ■ Problem Definition Asynchronous Digital Communications Interfaces may fail framing beyond 0 to 70 °C. This problem does not affect end-product usage between 0 and 70 °C. ### ■ Parameters Affected The IMO frequency tolerance. The worst case deviation when operated below 0°C and above +70°C and within the upper and lower datasheet temperature range is ±5%. ### ■ Trigger Condition(s) The asynchronous Rx/Tx clock source IMO frequency tolerance may deviate beyond the data sheet limit of $\pm$ 2.5% when operated beyond the temperature range of 0 to +70 °C. #### ■ Scope of Impact This problem may affect UART, IrDA, and FSK implementations. ### **■** Workaround Implement a quartz crystal stabilized clock source on at least one end of the asynchronous digital communications interface. #### **■ Fix Status** There are no fixes planned. The workaround listed above should be used. Document Number: 38-12012 Rev. AD Page 62 of 69 ### **Not in Production** Part Numbers Affected | Part Number | |-------------| | CY8C27143 | | CY8C27243 | | CY8C27443 | | CY8C27543 | | CY8C27643 | Qualification Status CY8C27X43 Rev. A - Not in production Errata Summary The following table defines the errata applicability to available devices. | Items | Part Number | Silicon Revision | Fix Status | |---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--------------------------------| | The Timer Capture Input signal is limited to<br>re-synchronized Row Inputs or Analog<br>Comparator bus inputs when operating over<br>4.75 V. | All parts affected | А | Fix confirmed in Silicon Rev B | | The Timer Capture Inputs are limited to<br>re-synchronized Row Inputs when operating<br>at less than 4.75 V. | All parts affected | А | Fix confirmed in Silicon Rev B | | 3. The I2C_CFG, I2C_SCR, and I2C_MSCR registers have some restrictions as to the CPU frequency that must be in effect when these registers are written. | All parts affected | А | Fix confirmed in Silicon Rev B | # 1. The Timer Capture Input signal is limited to re-synchronized Row Inputs or Analog Comparator bus inputs when operating over 4.75 V. ### ■ Problem Definition When the device is operating at 4.75 V to 5.25 V, the Input Capture signal source for a digital block operating in Timer mode is limited to either a Row Input signal that has been re-synchronized, or an Analog Comparator bus input. The Row Output signals, or the Broadcast clock signals, cannot be used as a source for the Timer Capture signal. ### ■ Parameters Affected NA #### ■ Trigger Condition(S) Device operating with VCC between 4.75 V to 5.25 V. ### ■ Scope of Impact Digital blocks operating in timer mode and user modules relying on the timer's output are affected by this errata element. #### ■ Workaround To connect the Input Capture signal to the output of another block in the same row, run the output of that block to a Row Output, then to a Global Output, then back to a Global Input, then a Row Input, where the signal can be resynchronized. When connecting the Input Capture signal to an output of a block in a different row, the connection will naturally follow the path of Global Output, to Global Input, then to Row Input. #### ■ Fix Status Fix in silicon rev B Document Number: 38-12012 Rev. AD Page 63 of 69 ### 2. The Timer Capture Inputs are limited to re-synchronized Row Inputs when operating at less than 4.75 V. #### ■ Problem Definition When the device is operating at 3.0 V to 4.75 V, the Input Capture signal source for a digital block operating in Timer mode is limited to a Row Input signal that has been re-synchronized. Maximum width is 16-bits Timer Capture less than 4.75 V. The Row Output signals, Analog Comparator input signals, or the Broadcast Clock signals cannot be used as a source for the Timer Capture signal. #### ■ Parameters Affected NA #### **■** Trigger Condition(S) Device operating with VCC between 3.0 V to 4.75 V. ### ■ Scope of Impact Digital blocks operating in timer mode and user modules relying on the timer's output are affected by this errata element. #### ■ Workaround To connect the input capture signal to the output of another block, run the output of that block to a row output, then to a global output, back to a global input, then a row input, where the signal can be re-synchronized. To connect an analog comparator bus signal to an input capture, this signal must be routed to pass through a re-synchronizer. The only way this can be accomplished is to route the analog comparator on an analog output bus to connect with an I/O pin. This will use up the resource of the analog output bus, and even though this bus is designed for analog signals, the digital signal from the Analog Comparator operates correctly when transmitted on this bus. After the signal reaches the pin, it is converted back to a digital signal and is communicated back to the digital array using the global input bus for that pin. To make this connection, the port pin must be setup with the global input bus enabled. To enable this configuration within PSoC Designer™, first turn ON the analog output, and then enable the global input. Figure 30. Resynchronized #### **■ Fix Status** Fix in silicon rev B 3. The I2C\_CFG, I2C\_SCR, and I2C\_MSCR registers have some restrictions as to the CPU frequency that must be in effect when these registers are written. #### ■ Problem Definition The CPU frequency must be set to one of the recommended values just prior to a write to these registers and can be immediately set back to the original operating frequency in the instruction just following the register write. A write instruction to these registers occurring at a CPU frequency that is not recommended could result in unpredictable behavior. The table below lists the possible selections of the CPU memory for writes to the I2C\_CFG, I2C\_SCR, and I2C\_MSCR registers, and it highlights the particular settings that are recommended (Rec) and not recommended (NR). Document Number: 38-12012 Rev. AD Page 64 of 69 | I2C_SCR Write and | I2C_CFG Write | | | | | | | | | |-------------------|---------------|--------|-------|-------|---------|-------|-------|------|--| | I2C_MSCR Write | 24 MHz | 12 MHz | 6 MHz | 3 MHz | 1.5 MHz | 375 K | 180 K | 93 K | | | 24 MHz | NR | | 12 MHz | NR | NR | Rec | Rec | Rec | Rec | NR | NR | | | 6 MHz | NR | Rec | Rec | NR | NR | Rec | NR | NR | | | 3 MHz | NR | Rec | NR | Rec | Rec | Rec | Rec | Rec | | | 1.5 MHz | NR | Rec | NR | Rec | Rec | Rec | Rec | Rec | | | 375 K | NR | Rec | NR | Rec | Rec | Rec | Rec | Rec | | | 180 K | NR | Rec | NR | Rec | Rec | Rec | Rec | Rec | | | 93 K | NR | Rec | NR | Rec | Rec | Rec | Rec | Rec | | ### **■** Parameters Affected NA ### ■ Trigger Condition(S) See the mentioned table for CPU settings which trigger false writes. ### ■ Scope of Impact I<sup>2</sup>C operation is affected by this Errata element. #### ■ Workaround The I2CHW User Module is designed to implement the recommended combination of register write frequencies. This user module has a parameter that must be set by users of CY8C27x43 Silicon Revision A devices. When this parameter is set, the user module code temporarily changes the CPU frequency to the recommended values when writing to the affected registers. Users of PSoC Designer should download and install the PSoC Designer 4.1 Service Pack 1 which is available on the web at http://www.cypress.com/psoc. ### ■ Fix Status Fix in silicon rev B. Document Number: 38-12012 Rev. AD Page 65 of 69 ## **Document History Page** | Oocument Title: CY8C27143/CY8C27243/CY8C27443/CY8C27543/CY8C27643, PSoC <sup>®</sup> Programmable System-on-Chip™<br>Oocument Number: 38-12012 | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Revision | ECN | Origin of<br>Change | Submission<br>Date | Description of Change | | | | ** | 127087 | New Silicon. | 7/01/2003 | New document (Revision **). | | | | *A | 128780 | Engineering and NWJ | 7/29/2003 | New electrical spec additions, fix of Core Architecture links, corrections to some text, tables, drawings, and format. | | | | *B | 128992 | NWJ | 8/14/2003 | Interrupt controller table fixed, refinements to Electrical Spec section and Register chapter. | | | | *C | 129283 | NWJ | 8/28/2003 | Significant changes to the Electrical Specifications section. | | | | *D | 129442 | NWJ | 9/09/2003 | Changes made to Electrical Spec section. Added 20/28-Lead SOIC packages and pinouts. | | | | *E | 130129 | NWJ | 10/13/2003 | Revised document for Silicon Revision A. | | | | *F | 130651 | NWJ | 10/28/2003 | Refinements to Electrical Specification section and I2C chapter. | | | | *G | 131298 | NWJ | 11/18/2003 | Revisions to GDI, RDI, and Digital Block chapters. Revisions to AC Digital Block Spec and miscellaneous register changes. | | | | *H | 229416 | SFV | See ECN | New data sheet format and organization. Reference the <i>PSoC Programmable System-on-Chip Technical Reference Manual</i> for additional information. Title change. | | | | * | 247529 | SFV | See ECN | Added Silicon B information to this data sheet. | | | | *J | 355555 | НМТ | See ECN | Add DS standards, update device table, swap 48-pin SSOP 45 and 46, add Reflow Peak Temp. table. Add new color and logo. Re-add pinout ISSP notation. Add URL to preferred dimensions for mounting MLF packages. Update Transmitter and Receiver AC Digital Block Electrical Specifications. | | | | *K | 523233 | НМТ | See ECN | Add Low Power Comparator (LPC) AC/DC electrical spec. tables. Add new Dev. Tool section. Add CY8C20x34 to PSoC Device Characteristics table. Add OCD pinout and package diagram. Add ISSP note to pinout tables. Update package diagram revisions. Update typical and recommended Storage Temperature per industrial specs. Update CY branding and QFN convention. Update copyright and trademarks. | | | | *L | 2545030 | YARA | 07/29/2008 | Added note to DC Analog Reference Specification table and Ordering Information. | | | | *M | 2696188 | DPT / PYRS | 04/22/2009 | Changed title from "CY8C27143, CY8C27243, CY8C27443, CY8C27543, and CY8C27643 PSoC Mixed Signal Array Final data sheet" to "CY8C27143, CY8C27243, CY8C27443, CY8C27543, CY8C27643 PSoC® Programmable System-on-Chip™". Updated data sheet template. Added 48-Pin QFN (Sawn) package outline diagram and Ordering information details for CY8C27643-24LTXI and CY8C27643-24LTXIT parts | | | | *N | 2762501 | MAXK | 09/11/2009 | Updated DC GPIO, AC Chip-Level, and AC Programming Specifications as follows: Modified T <sub>WRITE</sub> specification. Replaced T <sub>RAMP</sub> (time) specification with SR <sub>POWER_UP</sub> (slew rate) specification. Added note [9] to Flash Endurance specification. Added I <sub>OH</sub> , I <sub>OL</sub> , DCILO, F32K_U, T <sub>POWERUP</sub> , T <sub>ERASEALL</sub> , T <sub>PROGRAM_HOT</sub> , and T <sub>PROGRAM_COLD</sub> specifications. | | | | *0 | 2811860 | ECU | 11/20/2009 | Added Contents page. In the Ordering Information table, added 48 Sawn QFN (LTXI) to the Silicon B parts. Updated 28-Pin package drawing (51-85014) | | | Document Number: 38-12012 Rev. AD Page 66 of 69 ## **Document History Page** (continued) | Revision | ECN | Origin of<br>Change | Submission<br>Date | Description of Change | |----------|---------|---------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *P | 2899847 | NJF / HMI | 03/26/10 | Added CY8C27643-24LKXI and CY8C27643-24LTXI to Emulation and Programming Accessories on page 52. Updated Cypress website links. Added T <sub>BAKETEMP</sub> and T <sub>BAKETIME</sub> parameters in Absolute Maximum Ratings on page 19. Updated AC electrical specs. Updated Note in Packaging Information on page 44. Updated package diagrams. Updated Thermal Impedances, Solder Reflow Specifications, and Capacitance on Crystal Pins. Removed Third Party Tools and Build a PSoC Emulator into your Board. Updated Ordering Code Definitions on page 54. Updated Ordering Information table. Updated links in Sales, Solutions, and Legal Information. | | *Q | 2949177 | ECU | 06/10/2010 | Updated content to match current style guide and data sheet template.<br>No technical updates | | *R | 3032514 | NJF | 09/17/10 | Added PSoC Device Characteristics table. Added DC I <sup>2</sup> C Specifications table. Added F <sub>32K U</sub> max limit. Added Tjit IMO specification, removed existing jitter specifications. Updated Analog reference tables. Updated Units of Measure, Acronyms, Glossary, and References sections. Updated solder reflow specifications. No specific changes were made to AC Digital Block Specifications table and I <sup>2</sup> C Timing Diagram. They were updated for clearer understanding. Updated Figure 13 since the labelling for y-axis was incorrect. Template and styles update. | | *S | 3092470 | GDK | 11/22/10 | Removed the following pruned parts from the data sheet. CY8C27643-24LFXIT CY8C27643-24LFXI | | *T | 3180303 | HMI | 02/23/2011 | Updated Packaging Information. | | *U | 3378917 | GIR | 09/28/2011 | The text "Pin must be left floating" is included under Description of NC pin in Table 8 on page 14. Updated Table 42 on page 50 for improved clarity. Removed Footnote # 31 and its reference under Table 42 on page 50. Removed inactive part CY8C27643-24LKXI from Table 43 on page 52. | | *V | 3525102 | UVS | 02/14/2012 | Updated 48-pin sawn QFN package revision. No technical update. | | *W | 3598316 | LURE /<br>XZNG | 04/24/2012 | Changed the PWM description string from "8- to 32-bit" to "8- and 16-bit". | | *X | 3959251 | GVH | 04/09/2013 | Updated Packaging Information: spec 51-85014 – Changed revision from *F to *G. spec 51-85061 – Changed revision from *E to *F. spec 001-13191 – Changed revision from *F to *G. spec 51-85062 – Changed revision from *E to *F. Added Errata. | | *Y | 3997627 | GVH | 05/11/2013 | Updated Packaging Information:<br>spec 51-85026 – Changed revision from *F to *G.<br>Updated Errata. | Document Number: 38-12012 Rev. AD Page 67 of 69 ## **Document History Page** (continued) | ocument Title: CY8C27143/CY8C27243/CY8C27443/CY8C27543/CY8C27643, PSoC <sup>®</sup> Programmable System-on-Chip™<br>ocument Number: 38-12012 | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Revision | ECN | Origin of<br>Change | Submission<br>Date | Description of Change | | | | *Z | 4066294 | GVH | 07/17/2013 | Added Errata footnotes (Note 1, 2, 3, 26, 27, 29). | | | | | | | | Updated PSoC Functional Overview: Updated Digital System: Added Note 1, 2 and referred the same notes in "Timers (8- to 32-bit)". Added Note 3 and referred the same note in "SPI slave and master (up to two)". | | | | | | | | Updated Electrical Specifications: Updated AC Electrical Characteristics: Updated AC Digital Block Specifications: Added Note 26, 27 and referred the same notes in "Timer" parameter. Added Note 29 and referred the same note in "SPIS" parameter. | | | | | | | | Updated to new template. | | | | AA | 4416806 | ASRI | 07/09/2014 | Replaced references of "Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages" with "Design Guidelines for Cypress Quad Flat No Extended Lead (QFN) Packaged Devices – AN72845" in all instances across the document. | | | | | | | | Added More Information. | | | | | | | | Added PSoC Designer. | | | | | | | | Removed "Getting Started". | | | | | | | | Updated Packaging Information:<br>spec 51-85024 – Changed revision from *E to *F.<br>spec 51-85026 – Changed revision from *G to *H.<br>spec 51-85064 – Changed revision from *E to *F. | | | | | | | | Updated Reference Documents:<br>Removed references of spec 001-17397 and spec 001-14503 as these specs are obsolete. | | | | AB | 4507916 | ASRI | 09/19/2014 | Updated Errata. | | | | | | | | Completing Sunset Review. | | | | AC | 5974213 | VKVK | 11/23/2017 | Updated Packaging Information: spec 51-85075 – Changed revision from *C to *D. spec 51-85077 – Changed revision from *E to *F. spec 51-85079 – Changed revision from *E to *F. spec 51-85064 – Changed revision from *F to *G. spec 001-13191 – Changed revision from *G to *H. Updated to new template. | | | | AD | 6014099 | VKVK | 01/04/2018 | Updated to new template. | | | Document Number: 38-12012 Rev. AD Page 68 of 69 ### Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/touch cypress.com/usb cypress.com/wireless ### **Products** Touch Sensing USB Controllers Wireless Connectivity Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU ### **Cypress Developer Community** Community | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2003-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems of the medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.