Figure 2. Functional Block Diagram ## **Table 1. PIN FUNCTION DESCRIPTION** | Pin No. | Pin Name | Description | | | |---------|------------------|----------------------------------------------------------------------------------------------------------|--|--| | 1 | PWR_ON | Power ON, CMOS input. | | | | 2 | V <sub>CHG</sub> | Charger IN, CMOS input. | | | | 3 | NIC | No Internal Connection. A voltage or signal applied to this pin will have no effect on device operation. | | | | 4 | GND | System Ground. | | | | 5 | OUT | Drive Output. Active-high push-pull output. | | | | 6 | VDD | Positive Power Supply. | | | ## **Table 2. ABSOLUTE MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | | |-----------------------------------------------------------------------------------|---------------------|----------------------------------------------------------|------|--| | Input Voltage Range | $V_{DD}$ | -0.3 to 6 | V | | | Output Voltage Range | V <sub>OUT</sub> | -0.3 to 6 or (V <sub>DD</sub> + 0.3), whichever is lower | V | | | Input Voltage; PWR_ON, V <sub>CHG</sub> | V <sub>IN</sub> | -0.3 to 6 or (V <sub>DD</sub> + 0.3), whichever is lower | V | | | Maximum Junction Temperature | T <sub>J(max)</sub> | 150 | °C | | | Output Current; OUT | l <sub>out</sub> | 10 | mA | | | Storage Temperature Range | T <sub>STG</sub> | -65 to 150 | °C | | | ESD Capability, Human Body Model (Note 1) | ESD <sub>HBM</sub> | 2 | kV | | | ESD Capability, Machine Model (Note 2) | ESD <sub>MM</sub> | 150 | V | | | Lead Temperature Soldering<br>Reflow (SMD Styles Only), Pb-Free Versions (Note 2) | T <sub>SLD</sub> | 260 | °C | | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. This device series incorporates ESD protection and is tested by the following methods: - ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114) ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115) - ESD Machine Model tested per AEC–Q100–003 (EIA/JESD22–A115) Latch–up Current Maximum Rating: ≤150 mA per JEDEC standard: JESD78 - 2. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D **Table 3. RECOMMENDED OPERATING CONDITIONS** | Rating | Symbol | Min | Max | Unit | |-----------------------------------------|------------------|-----|-----------------|------| | Input Voltage; VDD | $V_{DD}$ | 1.8 | 5.5 | V | | Input Voltage; PWR_ON, V <sub>CHG</sub> | V <sub>IN</sub> | 0 | V <sub>DD</sub> | V | | Output Current; OUT | I <sub>OUT</sub> | 0 | 3 | mA | | Ambient Temperature | T <sub>A</sub> | -40 | 85 | °C | Table 4. ELECTRICAL OPERATING CHARACTERISTICS $(V_{DD}$ = 1.8 V to 5.5 V. For typical values $T_A$ = 25°C, for min/max values $T_A$ = -40°C to +85°C unless otherwise noted.) | Parameter Test Conditions | | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|------|------------------------|------| | POWER | • | | • | | | | | V <sub>DD</sub> Supply Voltage | | $V_{DD}$ | 1.8 | | 5.5 | V | | Quiescent Supply Current PWR_ON = VDD, V <sub>CHG</sub> = 0 V | | I <sub>DD</sub> | | 100 | 1000 | nA | | Operating Supply Current | PWR_ON = 0 V, $V_{CHG}$ = 0 V Measured during setup period. Measurement includes current through internal 200 k $\Omega$ pull-up resistor on PWR_ON | | | | 50 | μА | | LOGIC INPUTS AND OUTPUTS | | | | | | | | Input Voltage; HIGH | PWR_ON, V <sub>CHG</sub> | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | | | V | | Input Voltage; LOW | | | | | 0.25 x V <sub>DD</sub> | V | | Hysteresis | | V <sub>HYS</sub> | | 250 | | mV | | Input Current V <sub>CHG</sub> | V <sub>CHG</sub> = 0 V; V <sub>DD</sub> = 5 V<br>(internal pull-down) | I <sub>IL1</sub> | | 50 | 300 | nA | | Input Current V <sub>CHG</sub> | V <sub>CHG</sub> = 5 V; V <sub>DD</sub> = 5 V<br>(internal pull-down) | I <sub>IH1</sub> | | 25 | | μΑ | | Input Current PWR_ON | PWR_ON = 0 V; $V_{DD}$ = 5 V (internal 200 kΩ pull–up resistor) | I <sub>IL2</sub> | | 25 | | μΑ | | Input Current PWR_ON | PWR_ON = 5 V; $V_{DD}$ = 5 V (internal 200 kΩ pull–up resistor) | I <sub>IH2</sub> | | 50 | 300 | nA | | Output Voltage; HIGH | $I_{SOURCE} = -0.1 \text{ mA}, V_{DD} = 1.8 \text{ V}$ | V <sub>OH</sub> | V <sub>DD</sub> – 0.2 | | | V | | Output Voltage; LOW | I <sub>SINK</sub> = 3 mA, V <sub>DD</sub> = 1.8 V | V <sub>OL</sub> | | 0.1 | 0.4 | V | | TIMING | | | | | | | | Input Delay PWR_ON | T <sub>A</sub> = 25°C | t <sub>low_delay</sub> | 6.56 | 8.00 | 9.44 | s | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | 6.00 | | 10.00 | | | <b>TEST MODE</b> (V <sub>DD</sub> = 5 V, T <sub>A</sub> = 25°C) | (Note 3) | | | | | | | Start TEST Window | | t <sub>ST</sub> | | | 35 | μs | | Test Mode Delay $ \begin{array}{c} {\sf PWR\_ON=0\ V,V_{CHG}\to 7}\\ {\sf cycles,delaymeasuredafter8th}\\ {\sf risingedgeofV_{CHG}clockpulse} \end{array} $ | | t <sub>D</sub> | | 250 | | μs | | Test Mode Clock Frequency | Clock applied to V <sub>CHG</sub> | f <sub>tm</sub> | | 1 | | MHz | | PWR_ON Test Mode Clock Setup<br>Time | Measured from PWR_ON falling edge to first falling edge of V <sub>CHG</sub> | t <sub>P</sub> | 1 | | | μs | | V <sub>CHG</sub> Input Voltage; LOW | V <sub>CHG</sub> , Test Mode Operation | V <sub>IL_TM</sub> | | | 0.2 x V <sub>DD</sub> | V | | V <sub>CHG</sub> Pulse Width | | t <sub>pw</sub> | | 500 | | ns | <sup>3. &</sup>quot;Test Mode" parameters are not tested in production. ## **TIMING WAVEFORMS** Figure 3. Timing Waveforms #### SYSTEM DESCRIPTION AND APPLICATIONS INFORMATION #### General CAT874 is designed for the manual switching of microprocessors and microcontrollers. To prevent accidental resets, CAT874 requires PWR\_ON input be held low for a prescribed period before an Active high output is issued to the system processor. ## PWR\_ON and V<sub>CHG</sub> Inputs PWR\_ON and V<sub>CHG</sub> are Schmitt trigger CMOS inputs. PWR\_ON must go low and stay low for a predetermined period (t<sub>LOW\_DELAY</sub>) to generate an Active high on the output. $V_{CHG}$ is a standard CMOS input with internal pull down resistor 200 $k\Omega$ to keep the input low when charger is not plugged in and PWR\_ON is also a CMOS input with an internal 200 $k\Omega$ pull-up resistor, thus PWR\_ON can be left floating. When PWR\_ON goes low, an internal timing cycle is initiated. If it goes high before the countdown timer has concluded its cycle, the timer will reset and will restart from the beginning when PWR\_ON returns to being low. #### **Output (OUT)** CAT874 provides an active-high push pull output. This output will sink up to 3 mA. #### **Delay Timer Testing:** A user test mode is provided to reduce the system test time after the CAT874 is mounted on the board. Instead of waiting $t_{\rm LOW\ DELAY}$ for the output to go active. The user brings PWR\_ON low, and sends seven positive edges on the $V_{CHG}$ pin in a window of time $t_{ST}$ . After a delay $t_{D}$ , the device output will change state from low to high, and will return to the low state only when there is a high-to-low transition on PWR\_ON. http://onsemi.com #### APPLICATION INFORMATION ## **Output Operation** ## System with Two Different Power Supply Voltages When both $V_{CHG}$ and VBAT are present, the following application can be adapted. Schottky diodes D1 and D2 can be used to isolate the two sources. The higher source will supply the VDD power. If $V_{CHG}$ is not present then drop across D2 should be low enough to turn off Q1. If both $V_{CHG}$ and VBAT are present, the timing waveforms should be used as shown in Figure 4. An external resistor 1M should be used OUT, to discharge the output when both sources turn off. # Operation with Low VDD Voltage and Brownout Condition The CAT874 requires a minimum supply voltage VDD of 1.8 V to guarantee the normal operation within the specification. To prevent small VDD supply glitch, a small ceramic capacitor can be added between the VDD pin and GND. Figure 5. Application Schematic in Dual Supply System #### PACKAGE DIMENSIONS ## ULLGA6, 1.45x1.0, 0.5P CASE 613AF-01 **ISSUE A** **BOTTOM VIEW** 0.10 0.05 Ф CAB C NOTE 3 #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 mm FROM THE TERMINAL TIP. A MAXIMUM OF 0.05 PULL BACK OF THE - PLATED TERMINAL FROM THE EDGE OF THE PACKAGE IS ALLOWED. | | MILLIMETERS | | | | |-----|-------------|------|--|--| | DIM | MIN | MAX | | | | Α | | 0.40 | | | | A1 | 0.00 | 0.05 | | | | b | 0.15 | 0.25 | | | | D | 1.45 BSC | | | | | E | 1.00 BSC | | | | | е | 0.50 BSC | | | | | Ĺ | 0.25 | 0.35 | | | | L1 | 0.30 | 0.40 | | | ### **MOUNTING FOOTPRINT SOLDERMASK DEFINED\*** **DIMENSIONS: MILLIMETERS** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## **Table 5. ORDERING INFORMATION** | Device | Timeout (s) | Marking | Package | Shipping (Note 4) | |----------------|-------------|-----------------------------------------------|---------|---------------------| | CAT874-80ULGT3 | 8 | d M<br>"P" written at 180° clockwise rotation | μLLGA-6 | 3,000 / Tape & Reel | 4. For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative