#### **ABSOLUTE MAXIMUM RATINGS**

| IN to GND                         | 0.3V to +30V              |
|-----------------------------------|---------------------------|
| IN Clamp (internal shunt) Current | 5mA                       |
| V <sub>CC</sub> to GND            | 0.3V to +13V              |
| FB, COMP, UVLO/EN, RT, CS to GND. | 0.3V to +6V               |
| UFLG to GND                       |                           |
| NDRV to GND                       | 0.3V to $(V_{CC} + 0.3V)$ |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = +12V \text{ (for MAX17500, bring V_{IN} up to 23.6V for startup), 10nF bypass capacitors at IN and V_{CC}, R12 = 15k\Omega (MAX17499A/MAX17500A), R12 = 7.5k\Omega (MAX17499B/MAX17500B), R15 = 1k\Omega, C6 = 100nF (see the$ *Typical Application Circuit* $), NDRV = open, V_{UVLO/EN} = +1.4V, V_{FB} = +1.0V, COMP = open, V_{CS} = 0V, T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ , unless otherwise noted. Typical values are at T\_A = +25^{\circ}C.) (Note 1)

| PARAMETER                                           | SYMBOL            | CONDITIONS                                                   | MIN           | ТҮР  | МАХ   | UNITS |  |
|-----------------------------------------------------|-------------------|--------------------------------------------------------------|---------------|------|-------|-------|--|
| UVLO/STARTUP                                        |                   | ·                                                            |               |      |       | •     |  |
| Bootstrap UVLO Wake-Up Level                        | VSUVR             | V <sub>IN</sub> rising (MAX17500 only)                       | 19.68         | 21.6 | 23.60 | V     |  |
| Bootstrap UVLO Shutdown Level                       | VSUVF             | V <sub>IN</sub> falling (MAX17500 only)                      | 9.05          | 9.74 | 10.43 | V     |  |
| UVLO/EN Wake-Up Threshold                           | VULR2             | UVLO/EN rising                                               | 1.215         | 1.23 | 1.245 | V     |  |
| UVLO/EN Shutdown Threshold                          | VULF2             | UVLO/EN falling                                              | 1.14          | 1.17 | 1.20  | V     |  |
| UVLO/EN Input Current                               | IUVLO             | $V_{UVLO/EN} \le 2V$                                         | -50           |      | +50   | nA    |  |
| UVLO/EN Hysteresis                                  |                   |                                                              |               | 60   |       | mV    |  |
| IN Supply Current In UVLO                           | ISTART            | V <sub>IN</sub> = 19V, MAX17500 only when in bootstrap UVLO  |               | 50   | 90    | μA    |  |
| IN Input Voltage Range                              | VIN               | MAX17499 only                                                | 9.5           |      | 24.0  | V     |  |
| UVLO/EN to UFLG Propagation                         |                   | UVLO/EN steps up from 1V to 1.4V                             |               | 3    |       | μs    |  |
| Delay (Figure 3)                                    |                   | UVLO/EN steps down from 1.4V to 1V                           |               | 0.6  |       |       |  |
| UVLO/EN to NDRV Propagation                         | t <sub>EXTR</sub> | UVLO/EN steps up from 1V to 1.4V                             |               | 3    | 10    | ms    |  |
| Delay (Figure 3)                                    | <b>t</b> EXTF     | UVLO/EN steps down from 1.4V to 1V                           | 150           | 210  | 300   | μs    |  |
| Bootstrap UVLO Propagation                          | tBUVR             | V <sub>IN</sub> steps up from 9V to 24V (MAX17500 only)      | 24V (MAX17500 |      |       |       |  |
| Delay                                               | tBUVF             | V <sub>IN</sub> steps down from 24V to 9V<br>(MAX17500 only) |               | 1    |       | μs    |  |
| UFLG Low Output Voltage                             | VUFLG             | I <sub>UFLG</sub> = 5mA sinking                              |               |      | 1.5   | V     |  |
| UFLG High Output Leakage<br>Current                 |                   | V <sub>UFLG</sub> = 25V                                      |               | 0.1  | 1     | μA    |  |
| INTERNAL SUPPLY                                     |                   |                                                              |               |      |       |       |  |
| V <sub>CC</sub> Regulator Set Point V <sub>CC</sub> |                   | $V_{IN}$ = 10.8V to 24V, sinking 1µA to 20mA from $V_{CC}$   | 7.0           |      | 10.5  | V     |  |
| IN Supply Current After Startup                     | l <sub>IN</sub>   | V <sub>IN</sub> = 24V                                        |               | 2    | 4     | mA    |  |
| Shutdown Supply Current                             |                   | UVLO/EN = low                                                |               | 50   | 90    | μA    |  |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = +12V)$  (for MAX17500, bring  $V_{IN}$  up to 23.6V for startup), 10nF bypass capacitors at IN and  $V_{CC}$ , R12 = 15k $\Omega$  (MAX17499A/MAX17500A), R12 = 7.5k $\Omega$  (MAX17499B/MAX17500B), R15 = 1k $\Omega$ , C6 = 100nF (see the *Typical Application Circuit*), NDRV = open,  $V_{UVLO/EN} = +1.4V$ ,  $V_{FB} = +1.0V$ , COMP = open,  $V_{CS} = 0V$ , TA = -40°C to +125°C, unless otherwise noted. Typical values are at TA = +25°C.) (Note 1)

| PARAMETER                                          | SYMBOL           | CONDITIONS                                     | MIN  | ТҮР   | MAX  | UNITS          |
|----------------------------------------------------|------------------|------------------------------------------------|------|-------|------|----------------|
| GATE DRIVER                                        |                  | •                                              | •    |       |      |                |
| Driver Output Impedance                            | RON(LOW)         | Measured at NDRV sinking 100mA                 |      | 2     | 4    | Ω              |
| Driver Output Impedance                            | RON(HIGH)        | Measured at NDRV sourcing 20mA                 |      | 4     | 10   | 52             |
| Driver Peak Sink Current                           |                  |                                                |      | 1     |      | А              |
| Driver Peak Source Current                         |                  |                                                |      | 0.65  |      | А              |
| PWM COMPARATOR                                     |                  |                                                |      |       |      |                |
| Comparator Offset Voltage                          | VPWM             | VCOMP - VCS                                    | 1.24 | 1.38  | 1.54 | V              |
| CS Input Bias Current                              | Ics              | $V_{CS} = 0V$                                  | -4   |       | +4   | μΑ             |
| Comparator Propagation Delay                       | t <sub>PWM</sub> | Change in $V_{CS} = 0.1V$                      |      | 60    |      | ns             |
| CURRENT-LIMIT COMPARATOR                           |                  |                                                |      |       |      |                |
| Current-Limit Trip Threshold                       | V <sub>CS</sub>  |                                                | 900  | 1000  | 1100 | mV             |
| CS Input Bias Current                              | Ics              | $V_{CS} = 0V$                                  | -4   |       | +4   | μΑ             |
| Propagation Delay from<br>Comparator Input to NDRV | <b>t</b> PDCS    | 100mV overdrive                                |      | 60    |      | ns             |
| IN CLAMP VOLTAGE                                   |                  | •                                              | •    |       |      |                |
| IN Clamp Voltage                                   | VINC             | 2mA sink current (Note 2)                      | 24.1 | 26.1  | 29.0 | V              |
| ERROR AMPLIFIER                                    |                  |                                                |      |       |      |                |
| Voltage Gain                                       |                  | $R_{LOAD} = 100 k\Omega$                       |      | 80    |      | dB             |
| Unity-Gain Bandwidth                               |                  | $R_{LOAD} = 100 k\Omega$ , $C_{LOAD} = 200 pF$ |      | 2     |      | MHz            |
| Phase Margin                                       |                  | $R_{LOAD} = 100 k\Omega$ , $C_{LOAD} = 200 pF$ |      | 65    |      | Degrees        |
| FB Input Offset Voltage                            |                  |                                                |      | ±1    |      | mV             |
| COMP High Voltage                                  |                  | ICOMP = 0A                                     | 2.5  |       |      | V              |
| COMP Low Voltage                                   |                  | ICOMP = 0A                                     |      |       | 1.1  | V              |
| Source Current                                     |                  |                                                | 0.5  |       |      | mA             |
| Sink Current                                       |                  |                                                | 0.5  |       |      | mA             |
| Reference Voltage                                  | VREF             | (Note 3)                                       |      | 1.230 |      | V              |
| Reference Voltage Accuracy                         |                  |                                                | -1.5 |       | +1.5 | %              |
| FB Input Bias Current                              |                  |                                                | -50  |       | +50  | nA             |
| COMP Short-Circuit Current                         |                  |                                                |      | 8     |      | mA             |
| DIGITAL SOFT-START                                 |                  |                                                |      |       |      |                |
| Soft-Start Duration                                | tss              |                                                |      | 1984  |      | NDRV<br>cycles |
|                                                    |                  | f <sub>SW</sub> = 350kHz                       |      | 5.6   |      | ms             |
| Reference Voltage Steps During<br>Soft-Start       |                  |                                                |      | 31    |      | Steps          |
| Reference Voltage Step                             |                  |                                                |      | 39.67 |      | mV             |



### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = +12V \text{ (for MAX17500, bring V_{IN} up to 23.6V for startup), 10nF bypass capacitors at IN and V_{CC}, R12 = 15k\Omega (MAX17499A/MAX17500A), R12 = 7.5k\Omega (MAX17499B/MAX17500B), R15 = 1k\Omega, C6 = 100nF (see the$ *Typical Application Circuit* $), NDRV = open, V_{UVLO/EN} = +1.4V, V_{FB} = +1.0V, COMP = open, V_{CS} = 0V, T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ , unless otherwise noted. Typical values are at T\_A = +25^{\circ}C.) (Note 1)

| PARAMETER SYMBOL              |      | _ CONDITIONS                                               |      | ТҮР | MAX   | UNITS |  |  |
|-------------------------------|------|------------------------------------------------------------|------|-----|-------|-------|--|--|
| OSCILLATOR                    |      |                                                            |      |     |       |       |  |  |
| Oscillator Frequency Range    | fosc |                                                            | 50   |     | 2500  | kHz   |  |  |
|                               |      | f <sub>OSC</sub> = 200kHz to 800kHz                        | -10  |     | +10   | %     |  |  |
| Oscillator Frequency Accuracy |      | $f_{OSC} = 50$ kHz to 2500kHz                              | -20  |     | +20   | 70    |  |  |
| NDRV Switching Frequency      | f    | MAX17499A/MAX17500A, $f_{SW} = f_{OSC}/2$                  | 25   |     | 625   | kHz   |  |  |
| (Note 4)                      | fsw  | MAX17499B/MAX17500B, f <sub>SW</sub> = f <sub>OSC</sub> /4 | 12.5 |     | 625.0 | КПИ   |  |  |
| Maximum Duty Ovala            | 5    | MAX17499A/MAX17500A                                        | 50   |     | 0/    |       |  |  |
| Maximum Duty Cycle            | DMAX | MAX17499B/MAX17500B                                        |      | 75  |       | %     |  |  |

**Note 1:** All devices are 100% tested at  $T_A = +125$ °C. All limits over temperature are guaranteed by characterization.

Note 2: The MAX17500 is intended for use in universal input power supplies. The internal clamp circuit at IN is used to prevent the bootstrap capacitor (C1 in Figure 1) from charging to a voltage beyond the absolute maximum rating of the device when UVLO/EN is low (shutdown mode). Externally limit the maximum current to IN (hence to clamp) to 2mA maximum when UVLO/EN is low. Clamp currents higher than 2mA may result in a clamp voltage higher than 30V, thus exceeding the absolute maximum rating for IN. For the MAX17499, do not exceed the 24V maximum operating voltage of the device.
Note 3: V<sub>REF</sub> is measured with FB connected to COMP (see the *Functional Diagram*).

Note 4: The oscillator in the MAX17499A/MAX17500A is capable of operating up to 2500kHz. However, the NDRV switching frequency is limited to operate up to 625kHz. Thus, the oscillator frequency for the MAX17499A/MAX17500A must be limited to 1250kHz (maximum).



### **Typical Operating Characteristics**

( $V_{UVLO/EN} = +1.4V$ ,  $V_{FB} = +1V$ , COMP = open,  $V_{CS} = 0V$ ,  $T_A = +25^{\circ}C$ , unless otherwise noted.)



#### **Typical Operating Characteristics (continued)**

(V<sub>UVLO/EN</sub> = +1.4V, V<sub>FB</sub> = +1V, COMP = open, V<sub>CS</sub> = 0V, T<sub>A</sub> = +25°C, unless otherwise noted.)



### **Typical Operating Characteristics (continued)**

(V<sub>UVLO/EN</sub> = +1.4V, V<sub>FB</sub> = +1V, COMP = open, V<sub>CS</sub> = 0V, T<sub>A</sub> = +25°C, unless otherwise noted.)



6

MAX17499/MAX17500

### **Typical Operating Characteristics (continued)**

(V<sub>UVLO/EN</sub> = +1.4V, V<sub>FB</sub> = +1V, COMP = open, V<sub>CS</sub> = 0V, T<sub>A</sub> = +25°C, unless otherwise noted.)



### Pin Configuration



### **Pin Description**

| PIN | NAME    | FUNCTION                                                                                                                                                                                                                                                   |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | UVLO/EN | Externally Programmable Undervoltage Lockout. UVLO/EN programs the input start voltage. Connect UVLO/EN to GND to disable the device. NDRV stops switching approximately 210µs after the UVLO/EN voltage falls below 1.17V.                                |
| 2   | UFLG    | Open-Drain Undervoltage Flag Output. UFLG is asserted low as soon as the UVLO/EN voltage falls below its threshold.                                                                                                                                        |
| 3   | FB      | Error-Amplifier Inverting Input                                                                                                                                                                                                                            |
| 4   | COMP    | Error-Amplifier Output                                                                                                                                                                                                                                     |
| 5   | CS      | Current-Sense Input. Current-sense connection for PWM regulation and cycle-by-cycle current limit.<br>Connect to the high side of the sense resistor. An RC filter may be necessary to eliminate leading-edge<br>spikes. Current-limit trip voltage is 1V. |
| 6   | RT      | Oscillator Timing Resistor Input. An RC network may be required to reduce jitter (see the <i>Typical Application Circuit</i> ).                                                                                                                            |



### Pin Description (continued)

| PIN | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                   |
|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GND             | Ground Connection                                                                                                                                                                                                                                                                                                          |
| 8   | NDRV            | External n-Channel MOSFET Gate Connection                                                                                                                                                                                                                                                                                  |
| 9   | V <sub>CC</sub> | Gate-Drive Supply. Internally generated supply from IN. Decouple $V_{CC}$ with a 10nF or larger capacitor to GND.                                                                                                                                                                                                          |
| 10  | IN              | IN Supply. Decouple with a 10nF or larger capacitor to GND. For bootstrapped operation (MAX17500), connect a startup resistor from the input supply line to IN. Connect the bias winding supply to IN also (see the <i>Typical Application Circuit</i> ). For the MAX17499, connect IN directly to the 9.5V to 24V supply. |

### **Detailed Description**

The MAX17499/MAX17500 current-mode PWM controllers are ideal for isolated and nonisolated powersupply applications. The devices offer an accurate input startup voltage programmable through the UVLO/EN input. This feature prevents the power supply from entering a brownout condition in case the input voltage sags below its minimum value. This is important since switching power supplies increases their input supply current as the input voltage drops to keep the output power constant. In addition to this externally adjustable UVLO feature, the MAX17500 also offers a bootstrap UVLO with a large hysteresis (11.9V) and very low startup and operating current, which result in an efficient universal input power supply. The switching frequency of the devices is programmable with an external resistor.

The MAX17500 is well suited for universal input (rectified 85V AC to 265V AC) or telecom (-36V DC to -72V DC) power supplies. The MAX17499 is well suited for low-input-voltage (9.5V DC to 24V DC) power supplies. The devices include an internal clamp at IN to prevent the input voltage from exceeding the absolute maximum rating (see Note 2 at the end of the *Electrical Characteristics* table). The input is clamped when the devices are started with a bleed resistor (R1 in Figure 1) from a high input voltage and the UVLO/EN input is low. The clamp can safely sink up to 2mA current.

MXXM



Figure 1. Nonisolated Power Supply with Programmable Input-Supply Start Voltage

Power supplies designed with the MAX17500 use a high-value startup resistor, R1, that charges a reservoir capacitor, C1 (see Figure 1). During this initial period, while the voltage is less than the internal bootstrap UVLO threshold, the device typically consumes only  $50\mu$ A of quiescent current. This low startup current and the large bootstrap UVLO hysteresis help to minimize the power dissipation across R1 even at the high end of the universal AC input voltage (265V AC).

The devices include a cycle-by-cycle current limit that turns off the gate drive to the external MOSFET whenever the internally set threshold of 1V is exceeded. When using the MAX17500 in bootstrapped mode, if the power-supply output is shorted, the tertiary winding voltage drops below the internally set threshold causing the UVLO to turn off the gate drive to the external power MOSFET. This reinitiates a startup sequence with soft-start.

#### **Current-Mode Control Loop**

The advantages of current-mode control over voltagemode control are twofold. First, there is the feed-forward characteristic brought on by the controller's ability to adjust for variations in the input voltage on a cycle-by-cycle basis. Secondly, the stability requirements of the current-mode controller are reduced to that of a single-pole system unlike the double pole in voltage-mode control.

The devices use a current-mode control loop where the output of the error amplifier (COMP) is compared to the current-sense voltage at CS. When the current-sense signal is lower than the noninverting input of the CPWM comparator, the output of the CPWM comparator is low and the switch is turned on at each clock pulse. When the current-sense signal is higher than the inverting input of the CPWM, the output of the CPWM comparator goes high and the switch is turned off.

#### **Undervoltage Lockout**

The devices provide a UVLO/EN input. The threshold for UVLO is 1.23V with 60mV hysteresis. Before any operation can commence, the voltage on UVLO/EN has to exceed 1.23V. The UVLO circuit keeps the CPWM comparator, ILIM comparator, oscillator, and output driver shut down to reduce current consumption (see the *Functional Diagram*). Use this UVLO/EN input to program the input-supply start voltage. For example, a reasonable start voltage for a 36V to 72V telecom range is usually 34V. Calculate the resistor-divider values, R2 and R3 (see Figure 1) by using the following formulas:

$$R3 \cong \frac{V_{ULR2} V_{IN}}{500 I_{UVLO} (V_{IN} - V_{ULR2})}$$
$$R2 = \frac{V_{IN} - V_{ULR2}}{V_{ULR2}} R3$$

where  $I_{UVLO}$  is the UVLO/EN input current (50nA max), and  $V_{ULR2}$  is the UVLO/EN wake-up threshold (1.23V).  $V_{IN}$  is the value of the input-supply voltage where the power supply must start. The value of R3 is calculated to minimize the voltage-drop error across R2 as a result of the input bias current of the UVLO/EN input.

#### MAX17500 Bootstrap UVLO

In addition to the externally programmable UVLO function offered in both devices, the MAX17500 includes an internal bootstrap UVLO that is very useful when designing high-voltage power supplies (see the Functional Diagram). This allows the device to bootstrap itself during initial power-up. The MAX17500 attempts to start when VIN exceeds the bootstrap UVLO threshold of 21.6V. During startup, the UVLO circuit keeps the CPWM comparator, ILIM comparator, oscillator, and output driver shut down to reduce current consumption. Once VIN reaches 21.6V, the UVLO circuit turns on the CPWM and ILIM comparators, the oscillator, and allows the output driver to switch. If VIN drops below 1.17V, the UVLO circuit shuts down the CPWM comparator, ILIM comparator, oscillator, and output driver returning the MAX17500 to the low-current startup mode.

#### **Startup Operation**

The MAX17499 starts up when the voltage at IN exceeds 9.5V and the UVLO/EN input is greater than 1.23V. However, the MAX17500 requires that, in addition to meeting the specified startup conditions for the MAX17499, the voltage at IN exceeds the bootstrap UVLO threshold of 21.6V.



Figure 2.  $V_{IN}$  and  $V_{CC}$  During Startup When Using the MAX17500 in Bootstrapped Mode (Figure 1)

For the MAX17500, the voltage at IN is normally derived from a tertiary winding of the transformer. However, at startup there is no energy being delivered through the transformer; hence, a special bootstrap sequence is required. Figure 2 shows the voltages at VIN and V<sub>CC</sub> during startup. Initially, both V<sub>IN</sub> and V<sub>CC</sub> are 0V. After the line voltage is applied, C1 charges through the startup resistor, R1, to an intermediate voltage. At this

point, the internal regulator begins charging C2 (see Figure 1). Only 50µA of the current supplied through R1 is used by the MAX17500; the remaining input current charges C1 and C2. The charging of C2 stops when the  $V_{CC}$  voltage reaches approximately 9.5V, while the voltage across C1 continues rising until it reaches the wake-up level of 21.6V. Once VIN exceeds the bootstrap UVLO threshold, NDRV begins switching the MOSFET and transfers energy to the secondary and tertiary outputs. If the voltage on the tertiary output builds to higher than 9.74V (the bootstrap UVLO lower threshold), then startup has been accomplished and sustained operation commences. If VIN drops below 9.74V before startup is complete, the device goes back to low-current UVLO. In this case, increase the value of C1 to store enough energy to allow for the voltage at the tertiary winding to build up.

#### **UVLO Flag (UFLG)**

The devices have an open-drain undervoltage flag output (UFLG). When used with an optocoupler, the UFLG output can serve to sequence a secondary-side controller. An internal 210µs delay occurs the instant the voltage on UVLO/EN drops below 1.17V until NDRV stops switching. This allows for the UFLG output to change state before the devices shut down (Figure 3).

When the voltage at the UVLO/EN is above the threshold, UFLG is high impedance. When UVLO/EN is below the threshold, UFLG goes low. UFLG is not affected by bootstrap UVLO (MAX17500).



Figure 3. UVLO/EN and UFLG Operation Timing

#### Soft-Start

The devices' soft-start feature allows the output voltage to ramp up in a controlled manner, eliminating voltage overshoot. The devices' reference generator that is internally connected to the error amplifier soft-starts to achieve superior control of the output voltage under heavy- and light-load conditions. Soft-start begins after UVLO is deasserted (V<sub>IN</sub> is above 21.6V for the MAX17500, V<sub>IN</sub> is above 9.5V for the MAX17499, and the voltage on UVLO/EN is above 1.23V). The voltage applied to the noninverting node of the amplifier ramps from 0 to 1.23V in 1984 NDRV switching cycles. Use the following formula to calculate the soft-start time (tss):

$$t_{SS} = \frac{1984}{f_{NDRV}}$$

where  $f_{NDRV}$  is the switching frequency at the NDRV output. Figure 4 shows the soft-start regulated output of a power supply using the MAX17500 during startup.

#### n-Channel MOSFET Switch Driver

The NDRV output drives an external n-channel MOSFET. The internal regulator output (V<sub>CC</sub>), set to approximately 9V, drives NDRV. For the universal input voltage range, the MOSFET used must withstand the DC level of the high-line input voltage plus the reflected voltage at the primary of the transformer. Most applications that use the discontinuous flyback topology require a MOSFET rated at 600V. NDRV can source/sink in excess of 650mA/ 1000mA peak current; therefore, select a MOSFET that mA yields acceptable conduction and switching losses.

#### **Oscillator/Switching Frequency**

Use an external resistor at RT to program the devices' internal oscillator frequency between 50kHz and 2.5MHz. The MAX17499A/MAX17500A output switching frequency is one-half the programmed oscillator frequency with a 50% duty cycle. The MAX17499B/MAX17500B output switching frequency is one-quarter of the programmed oscillator frequency with a 75% duty cycle.

The MAX17499A/MAX17500A and MAX17499B/ MAX17500B have programmable output switching frequencies from 25kHz to 625kHz and 12.5kHz to 625kHz, respectively. Use the following formulas to determine the appropriate value of resistor R12 (see Figure 1) needed to generate the desired output switching frequency (fsw) at the NDRV output:

$$R12 = \frac{10^{10}}{2f_{SW}}$$
 for the MAX17499A/MAX17500A.  
$$R12 = \frac{10^{10}}{4f_{SW}}$$
 for the MAX17499B/MAX17500B.

M/X/M



Figure 4. Primary-Side Output Voltage Soft-Start During Initial Startup for the Circuit in Figure 6

where R12 is the resistor connected from RT to GND (see Figure 1).

Connect an RC network in parallel with R12 as shown in Figure 1. The RC network should consist of a 100nF capacitor, C6, (for stability) in series with resistor R15, which serves to further minimize jitter. Use the following formula to determine the value of R15:

$$R15 = 88.9 \times (R12)^{\frac{1}{4}}$$

For example, if R12 is  $4k\Omega$ , R15 becomes  $707\Omega$ .

#### **Internal Error Amplifier**

The devices include an internal error amplifier to regulate the output voltage in the case of a nonisolated power supply (see Figure 1). For the circuit in Figure 1, calculate the output voltage using the following equation:

$$V_{OUT} = \left(1 + \frac{R13}{R14}\right) V_{REF}$$

where  $V_{REF} = 1.23V$ . The amplifier's noninverting input is internally connected to a digital soft-start circuit that gradually increases the reference voltage during startup applied to this input. This forces the output voltage to come up in an orderly and well-defined manner under all load conditions.

The error amplifier may also be used to regulate the tertiary winding output, which implements a primary-sideregulated, isolated power supply (see Figure 6). For the

circuit in Figure 6, calculate the output voltage using the following equation:

$$V_{OUT} = \frac{N_S}{N_T} \left[ \left( 1 + \frac{R1}{R2} \right) V_{REF} + V_{D6} \right] - V_{D2}$$

where Ns is the number of secondary winding turns, NT is the number of tertiary winding turns, and both  $V_{D6}$  and  $V_{D2}$  are the diode drops at the respective outputs.

#### **Current Limit**

The current-sense resistor (R4 in Figure 1), connected between the source of the MOSFET and ground, sets the current limit. The current-limit comparator has a voltage trip level (V<sub>CS</sub>) of 1V. Use the following equation to calculate the value of R4:

$$R4 = \frac{V_{CS}}{I_{PRI}}$$

where IPRI is the peak current in the primary side of the transformer, which also flows through the MOSFET. When the voltage produced by this current (through the current-sense resistor) exceeds the current-limit comparator threshold, the MOSFET driver (NDRV) terminates the current on-cycle within 60ns (typ). Use a small RC network to filter out the leading-edge spikes on the sensed waveform when needed. Set the corner frequency between 2MHz and 10MHz.

#### \_Applications Information

#### Startup Time Considerations for Power Supplies Using the MAX17500

The bypass capacitor at IN, C1, supplies current immediately after the MAX17500 wakes up (see Figure 1). The size of C1 and the connection configuration of the tertiary winding determine the number of cycles available for startup. Large values of C1 increase the startup time but also supply gate charge for more cycles during initial startup. If the value of C1 is too small, V<sub>IN</sub> drops below 9.74V because NDRV does not have enough time to switch and build up sufficient voltage across the tertiary output, which powers the device. The device goes back into UVLO and does not start. Use a low-leakage capacitor for C1 and C2.

Typically, offline power supplies keep startup times to less than 500ms even in low-line conditions (85V AC input for universal offline or 36V DC for telecom applications). Size the startup resistor, R1, to supply both the maximum startup bias of the device (90 $\mu$ A) and the charging current for C1 and C2. The bypass capacitor, C2, must charge to 9.5V and C1 to 24V, all within the desired time period of 500ms. Because of the internal soft-start time of the MAX17500 (approximately 5.6ms when fsw = 350kHz), C1 must store enough charge to deliver current to the device for at least this much time. To calculate the approximate amount of capacitance required, use the following formula:

$$I_{G} = Q_{GTOT} f_{SW}$$
$$C1 = \frac{(I_{IN} + I_{G})(t_{SS})}{V_{HYST}}$$

where I<sub>IN</sub> is the MAX17500's internal supply current (2mA) after startup,  $Q_{GTOT}$  is the total gate charge for Q1, f<sub>SW</sub> is the MAX17500's switching frequency (350kHz), V<sub>HYST</sub> is the bootstrap UVLO hysteresis (approximately 12V), and t<sub>SS</sub> is the internal soft-start time (5.6ms).

Example:  $I_G = (8nC) (350kHz) \approx 2.8mA$ 

$$C1 = \frac{(2mA + 2.8mA)(5.6ms)}{12V} = 2.24 \mu F$$

Choose a 2.2µF standard value (assuming 350kHz switching frequency).

Assuming C1 > C2, calculate the value of R1 as follows:

$$I_{C1} = \frac{V_{SUVR} C1}{(500ms)}$$
$$R1 \cong \frac{V_{IN(MIN)} - V_{SUVR}}{I_{C1} + I_{START}}$$

where V<sub>IN(MIN)</sub> is the minimum input supply voltage for the application (36V for telecom), V<sub>SUVR</sub> is the bootstrap UVLO wake-up level (23.6V max), and I<sub>START</sub> is the IN supply current at startup (90 $\mu$ A max).

For example:

$$I_{C1} = \frac{(24V)(2.2\mu F)}{(500ms)} = 0.105mA$$
$$R1 \cong \frac{(36V) - (24V)}{(0.105mA) + (90\mu A)} = 61.5k\Omega$$

/N/XI/N

Choose a 61.9k $\Omega$  standard value.

Choose a higher value for R1 than the one calculated in the previous equation if a longer startup time can be tolerated to minimize power loss on this resistor.

The above startup method is applicable to a circuit similar to the one shown in Figure 1. In this circuit, the tertiary winding has the same phase as the output windings. Thus, the voltage on the tertiary winding at any given time is proportional to the output voltage and goes through the same soft-start period as the output voltage. The minimum discharge time of C1 from 21.6V to 9.74V must be greater than the soft-start time of 5.6ms. Another method for bootstrapping the power supply is to use a bias winding that is in-phase with the MOSFET on-time (see Figure 5). In this case, the amount of capacitance required at IN (C1) is much smaller. However, the input voltage cannot have a range greater than approximately 2:1 (primary-winding voltage to bias-winding voltage ratio).

For hiccup-mode fault protection, make the bias winding in-phase with the output, then the power-supply hiccups and soft-starts under output short-circuit conditions. The power supply does not hiccup if the bias winding is in-phase with the MOSFET on-time.



Figure 5. Secondary-Side Regulated, Isolated Power Supply

Downloaded from Arrow.com.





Figure 6. Primary-Side-Regulated, Dual-Output, Isolated Telecom Power Supply

#### **Primary-Side-Regulated, Isolated Telecom Power Supply**

Figure 6 shows a complete circuit of a dual-output power supply with a 36V to 72V telecom voltage range. An important aspect of this power supply is that it is primary-side regulated. The regulation through the tertiary winding also supplies bias for the MAX17500.

In the circuit of Figure 6, cross-regulation has been improved (tertiary and 5V outputs) by using chip inductors, L1 and L2, and R7 II R12 across C12. R7 II R12 presents enough loading on the tertiary winding output to allow ±10% load regulation on the 5V output over a 150mA to 1.5A load current range (Figure 7).



Figure 7. Output Voltage Regulation for the Circuit in Figure 6





Figure 8. 12V to 15V Output Boost Regulator

Figure 8 shows the 12V to 15V output boost regulator.

#### **Layout Recommendations**

Typically, there are two sources of noise emission in a switching power supply: high di/dt loops and high dV/dt surfaces. For example, traces that carry the drain current often form high di/dt loops. Similarly, the heatsink of the MOSFET presents a dV/dt source; therefore, minimize the surface area of the heatsink as much as possible. Keep all PCB traces carrying switching currents as short as possible to minimize current loops. Use a ground plane for best results. The pins of the  $\mu$ MAX package are positioned to allow easy interfacing to the external MOSFET.

For universal AC input design, follow all applicable safety regulations. Offline power supplies may require UL, VDE, and other similar agency approvals. To avoid noise coupling of signals from RT to NDRV, route traces from RT away from NDRV. MAX17499/MAX17500



MAX17499/MAX17500 D2 K 5 D1 R5 + VOUT  $R_2 \ge$ C4  $\langle \Lambda \Lambda \rangle$  $\left| \right\rangle$  $\leq_{R1}$ 10 IN UVLO/EN r 9\_V<sub>CC</sub> UFLG M/IXI/M MAX17500 8 NDRV FB **Q**1 C2 -/// COMP[ R11 \_\_\_\_ \_7\_GND -| |-36V TO 72V C5 Δ  $R3 \ge$ CS 5 6 RT R6 >C6 C2 \_ I C1  $\leq_{R4}$ R12 > R15

**Typical Application Circuit** 

### \_Functional Diagram



### Selector Guide

| PART*     | BOOTSTRAP<br>UVLO | STARTUP<br>VOLTAGE (V) | MAX DUTY<br>CYCLE (%) |
|-----------|-------------------|------------------------|-----------------------|
| MAX17499A | No                | 9.5                    | 50                    |
| MAX17499B | No                | 9.5                    | 75                    |
| MAX17500A | Yes               | 22                     | 50                    |
| MAX17500B | Yes               | 22                     | 75                    |

\*The MAX17499 does not have an internal bootstrap UVLO. The MAX17499 starts operation as long as  $V_{\rm IN}$  is higher than 9.5V and UVLO/EN is higher than 1.23V.

### Chip Information

PROCESS: BiCMOS

### **Package Information**

For the latest package outline information and land patterns (footprints), go to **www.maxim-ic.com/packages**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE | PACKAGE | OUTLINE        | LAND           |
|---------|---------|----------------|----------------|
| TYPE    | CODE    | NO.            | PATTERN NO.    |
| 10 µMAX | U10+2   | <u>21-0061</u> | <u>90-0330</u> |



### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                          | PAGES<br>CHANGED |
|--------------------|------------------|----------------------------------------------------------------------|------------------|
| 0                  | 9/10             | Initial release                                                      | —                |
| 1                  | 7/11             | Changed operating temperature from -40°C to +85°C to -40°C to +125°C | 1–4              |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

18

\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 2011 Maxim Integrated Products

Maxim is a registered trademark of Maxim Integrated Products, Inc.