# **ABSOLUTE MAXIMUM RATINGS** #### (Notes 1, 2) | (110100 1, 2) | |-----------------------------------------------------------------------------------| | Supply Voltages (V <sub>CC</sub> , IOV <sub>CC</sub> )0.3V to 6V | | IN <sub>A</sub> , IN <sub>B</sub> , IN <sub>C</sub> , IN <sub>D</sub> –0.3V to 6V | | IDLSEL, PD, REFSEL0.3V to 6V | | V <sub>OUTA</sub> , V <sub>OUTB</sub> , V <sub>OUTC</sub> , | | $V_{OUTD}$ | | REF $-0.3V$ to Min $(V_{CC} + 0.3V, 6V)$ | | Operating Temperature Range | | LTC2645C0°C to 70°C | | LTC2645I40°C to 85°C | | LTC2645H40°C to 125°C | | Maximum Junction Temperature 150°C | | Storage Temperature Range65°C to 150°C | | Lead Temperature (Soldering, 10 sec)300°C | # PIN CONFIGURATION ## ORDER INFORMATION Contact the factory for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix. ## PRODUCT SELECTION GUIDE | PART NUMBER | PART MARKING* | RESOLUTION | CHANNELS | VFS WITH INTERNAL<br>Reference | MAXIMUM INL | PACKAGE DESCRIPTION | |-------------|---------------|------------|----------|--------------------------------|-------------|----------------------| | LTC2645-L12 | 645L12 | 12-Bit | 4 | 2.5V | ±2.5LSB | 16-Lead Plastic MSOP | | LTC2645-L10 | 645L10 | 10-Bit | 4 | 2.5V | ±1.0LSB | 16-Lead Plastic MSOP | | LTC2645-L8 | 2645L8 | 8-Bit | 4 | 2.5V | ±0.5LSB | 16-Lead Plastic MSOP | <sup>\*</sup>Temperature grades are identified by a label on the shipping container. # **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 2.7V to 5.5V, V<sub>OUT</sub> unloaded unless otherwise specified. $LTC2645-L12/-L10/-L8 (V_{FS} = 2.5V)$ | | | | | L | TC2645- | L8 | L1 | C2645-I | .10 | LTC2645-L12 | | | | |-------------------|--------------------------------------------|------------------------------------------------------------------------------|----------------------|----------|----------------|-------|-----|----------------|-------|-------------|------------------------------|-------|----------------------------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | DC Perfo | rmance | | , | | | | | | | | | | | | | Resolution | | • | 8 | | | 10 | | | 12 | | | Bits | | | Monotonicity | V <sub>CC</sub> = 3V, Internal Ref. (Note 3 | 3) | 8 | | | 10 | | | 12 | | | Bits | | DNL | Differential<br>Nonlinearity | V <sub>CC</sub> = 3V, Internal Ref. (Note 3 | 3) | | | ±0.5 | | | ±0.5 | | | ±1 | LSB | | INL | Integral Nonlinearity | V <sub>CC</sub> = 3V, Internal Ref. (Note 3 | 3) | | ±0.05 | ±0.5 | | ±0.2 | ±1 | | ±1 | ±2.5 | LSB | | ZSE | Zero-Scale Error | V <sub>CC</sub> = 3V, Internal Ref., Code | = 0 | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | mV | | V <sub>OS</sub> | Offset Error | V <sub>CC</sub> = 3V, Internal Ref. (Note | 4) | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | mV | | V <sub>OSTC</sub> | V <sub>OS</sub> Temperature<br>Coefficient | V <sub>CC</sub> = 3V, Internal Ref. (Note 9 | 9) | | ±10 | | | ±10 | | | ±10 | | μV/°C | | GE | Gain Error | V <sub>CC</sub> = 3V, Internal Ref. | • | | ±0.2 | ±0.8 | | ±0.2 | ±0.8 | | ±0.2 | ±0.8 | %FSR | | GE <sub>TC</sub> | Gain Temperature<br>Coefficient | V <sub>CC</sub> = 3V, Internal Ref. (Note 9<br>C-grade<br>I-grade<br>H-grade | 9) | | 10<br>10<br>10 | | | 10<br>10<br>10 | | | 10<br>10<br>10 | | ppm/°C<br>ppm/°C<br>ppm/°C | | | Load Regulation | Internal Ref., Mid-Scale, $V_{CC}$ = 3V ±10%, $-5mA \le I_{OUT} \le 5mA$ | • | | 0.009 | 0.016 | | 0.035 | 0.064 | | 0.14 | 0.256 | LSB/mA | | | | V <sub>CC</sub> = 5V ±10%,<br>-10mA ≤ I <sub>OUT</sub> ≤ 10mA | • | | 0.009 | 0.016 | | 0.035 | 0.064 | | 0.14 | 0.256 | LSB/mA | | R <sub>OUT</sub> | DC Output<br>Impedance | Internal Ref., Mid-Scale, $V_{CC}$ = 3V ±10%, $-5mA \le I_{OUT} \le 5mA$ | • | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | Ω | | | | $V_{CC} = 5V \pm 10\%,$<br>-10mA \le I <sub>OUT</sub> \le 10mA | • | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | Ω | | SYMBOL | PARAMETER | ( | CONDIT | IONS | | | | | MIN | ı . | ТҮР | MAX | UNITS | | V <sub>OUT</sub> | DAC Output Span External Internal | | | | | | | | | | o V <sub>REF</sub><br>to 2.5 | | V | | PSR | Power Supply Rejec | tion | / <sub>CC</sub> = 3\ | / ±10% | or 5V ±1 | 0% | | | | | -80 | | dB | | Isc | Short Circuit Output | Current (Note 5) | $V_{ES} = V_{C}$ | c = 5.5\ | / | | | | | | | | | | VOUT | DAG Output Span | Internal Reference | | | 0 to V <sub>REF</sub><br>0 to 2.5 | | V | |-----------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---|------|-----------------------------------|-----------|----------| | PSR | Power Supply Rejection | V <sub>CC</sub> = 3V ±10% or 5V ±10% | | | -80 | | dB | | I <sub>SC</sub> | Short Circuit Output Current (Note 5) Sinking Sourcing | $V_{FS}$ = $V_{CC}$ = 5.5V Zero-Scale; $V_{OUT}$ Shorted to $V_{CC}$ Full-Scale; $V_{OUT}$ Shorted to GND | • | | 27<br>–28 | 48<br>-48 | mA<br>mA | | Power | Supply | | , | | | | _ | | $V_{CC}$ | Positive Supply Voltage | For Specified Performance | • | 2.7 | | 5.5 | V | | 101/ | Disital Issuet Ossaska Valtassa | Fan On a sifical Danfannana | | 4 74 | | | | | $V_{CC}$ | Positive Supply Voltage | For Specified Performance | • | 2.7 | | 5.5 | V | |------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------|---|------|----------|--------|----------| | IOV <sub>CC</sub> | Digital Input Supply Voltage | For Specified Performance | • | 1.71 | | 5.5 | | | I <sub>CC</sub> | Supply Current (Note 6) | V <sub>CC</sub> = 3V, Internal Reference<br>V <sub>CC</sub> = 5V, Internal Reference | • | | 4<br>6.4 | 5<br>8 | mA<br>mA | | I <sub>CC(IOVCC)</sub> | Supply Current, IOV <sub>CC</sub> (Note 6) | IOV <sub>CC</sub> = 5V | • | | 25 | 50 | μA | | I <sub>SD</sub> | Supply Current in Power-Down Mode (Note 6) | $V_{CC} = 5V, \overline{PD} = 0V$ | • | | 0.5 | 5 | μΑ | | I <sub>SD(IOVCC)</sub> | Supply Current in Power-Down Mode, IOV <sub>CC</sub> (Note 6) | $IOV_{CC} = 5V, \overline{PD} = 0V$ | • | | 0.5 | 5 | μА | # $LTC2645-L12/-L10/-L8 (V_{FS} = 2.5V)$ | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---|-----------------------|------------|-----------------|----------------------------------------| | Reference | e Input | | | | | | | | V <sub>REF</sub> | Input Voltage Range | | • | 1 | | V <sub>CC</sub> | V | | | Resistance | | • | 120 | 160 | 200 | kΩ | | | Capacitance | | | | 7.5 | | pF | | I <sub>REF</sub> | Reference Current, Power-Down Mode | DAC Powered Down | • | | 0.005 | 1.5 | μА | | Reference | e Output | | | | | | | | | Output Voltage | | • | 1.24 | 1.25 | 1.26 | V | | | Reference Temperature Coefficient | (Note 9) | | | ±10 | | ppm/°C | | | Output Impedance | | | | 0.5 | | kΩ | | | Capacitive Load Driving | | | | 10 | | μF | | | Short Circuit Current | V <sub>CC</sub> = 5.5V, REF Shorted to GND | | | 2.5 | | mA | | Digital In | puts (IN <sub>A</sub> , IN <sub>B</sub> , IN <sub>C</sub> , IN <sub>D</sub> , <del>PD</del> ) | | | | | | | | V <sub>IH</sub> | Digital Input High Voltage | | • | 0.8•IOV <sub>CC</sub> | | | V | | $V_{IL}$ | Digital Input Low Voltage | | • | | | 0.5 | V | | I <sub>LK</sub> | Digital Input Leakage | $IN_A/IN_B/IN_C/IN_D = GND \text{ to } IOV_{CC}$ | • | | | ±1 | μА | | C <sub>IN</sub> | Digital Input Capacitance | (Note 7) | • | | | 5 | pF | | AC Perfor | mance | | | | | | | | t <sub>s</sub> | Settling Time From IN <sub>A</sub> /IN <sub>B</sub> /IN <sub>C</sub> /IN <sub>D</sub> Rising Edge | ±0.39% (±1LSB at 8 Bits) | | | 7.0 | | μs | | | (Note 8) | ±0.098% (±1LSB at 10 Bits)<br>±0.024% (±1LSB at 12 Bits) | | | 7.4<br>7.8 | | μs<br>μs | | | Voltage Output Slew Rate | | | | 1.0 | | V/µs | | | Capacitive Load Driving | | | | 500 | | pF | | | Glitch Impulse | At Mid-Scale Transition | | | 2.1 | | nV • s | | | DAC-to-DAC Crosstalk | 1 DAC Held at FS, 1 DAC Switched 0 to FS | | | 0.9 | | nV • s | | | Multiplying Bandwidth | External Reference | | | 320 | | kHz | | e <sub>n</sub> | Output Voltage Noise Density | At f = 1kHz, External Reference | | | 180 | | nV/√Hz | | | | At f = 10kHz, External Reference | | | 160 | | nV/√Hz | | | | At f = 1kHz, Internal Reference<br>At f = 10kHz, Internal Reference | | | 200<br>180 | | nV/√Hz<br>nV/√Hz | | | Output Voltage Noise | 0.1Hz to 10Hz, External Reference | | | 35 | | μV <sub>P-P</sub> | | | , | 0.1Hz to 10Hz, Internal Reference | | | 40 | | μV <sub>P-P</sub> | | | | 0.1Hz to 200kHz, External Reference<br>0.1Hz to 200kHz, Internal Reference | | | 680<br>730 | | μV <sub>P-P</sub><br>μV <sub>P-P</sub> | | | | $C_{REF} = 0.1 \mu F$ | | | , 50 | | P*P-P | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}\text{C}$ . $V_{CC} = 2.7 \text{V}$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. #### $LTC2645-L12/-L10/-L8 (V_{FS} = 2.5V)$ | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|----------------------------------------------------------------------------------------------------|-------------|---|-------|-----|------|-------| | t <sub>PWH</sub> | IN <sub>A</sub> /IN <sub>B</sub> /IN <sub>C</sub> /IN <sub>D</sub> High Time | | • | 25 | | | ns | | t <sub>PWL</sub> | IN <sub>A</sub> /IN <sub>B</sub> /IN <sub>C</sub> /IN <sub>D</sub> Low Time | | • | 25 | | | ns | | t <sub>PER</sub> | IN <sub>A</sub> /IN <sub>B</sub> /IN <sub>C</sub> /IN <sub>D</sub> Rising Edge to Rising Edge | LTC2645-L12 | • | 0.160 | | 33 | ms | | | Period | LTC2645-L10 | • | 0.040 | | 33 | ms | | | | LTC2645-L8 | • | 0.010 | | 33 | ms | | t <sub>3</sub> | IN <sub>A</sub> /IN <sub>B</sub> /IN <sub>C</sub> /IN <sub>D</sub> Idle Mode Timeout | | • | 50 | | 70 | ms | | t <sub>4</sub> | IN <sub>A</sub> /IN <sub>B</sub> /IN <sub>C</sub> /IN <sub>D</sub> Rising Edge to DAC Update Delay | | | | 3.2 | | μs | | f <sub>MAX</sub> | IN <sub>A</sub> /IN <sub>B</sub> /IN <sub>C</sub> /IN <sub>D</sub> Frequency | LTC2645-L12 | • | 0.03 | | 6.25 | kHz | | | | LTC2645-L10 | • | 0.03 | | 25 | kHz | | | | LTC2645-L8 | • | 0.03 | | 100 | kHz | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: All voltages with respect to GND. **Note 3:** Linearity and monotonicity are defined from code 16 to code 4095 (LTC2645-12), code 4 to code 1023 (LTC2645-10) or code 1 to code 255 (LTC2645-8). **Note 4:** Inferred from measurement at code 16 (LTC2645-12), code 4 (LTC2645-10) or code 1 (LTC2645-8), and at full-scale. **Note 5:** This IC includes current limiting that is intended to protect the device during momentary overload conditions. Junction temperature can exceed the rated maximum during current limiting. Continuous operation above the specified maximum operating junction temperature may impair device reliability. Note 6: INx at OV or IOV<sub>CC</sub>. Note 7: Guaranteed by design and not production tested. **Note 8:** Internal Reference mode. DAC is stepped $\frac{1}{4}$ scale to $\frac{3}{4}$ scale and $\frac{3}{4}$ scale to $\frac{1}{4}$ scale. Load is $\frac{2}{4}$ in parallel with 100pF to GND. **Note 9:** Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range. # TYPICAL PERFORMANCE CHARACTERISTICS $(T_A = 25^{\circ}C, unless otherwise noted.)$ LTC2645-12 (Internal Reference, V<sub>FS</sub> = 2.5V) 2μs/DIV Settling to ±1LSB Rising Rev. B 2645 G06 # TYPICAL PERFORMANCE CHARACTERISTICS (T<sub>A</sub> = 25°C, unless otherwise noted.) LTC2645-10 (Internal Reference, $V_{FS} = 2.5V$ ) LTC2645-8 (Internal Reference, $V_{FS} = 2.5V$ ) LTC2645 # TYPICAL PERFORMANCE CHARACTERISTICS $(T_A = 25^{\circ}C, unless otherwise noted.)$ (Internal Reference, $V_{FS} = 2.5V$ ) Voutx 0.5V/DIV Versign = IN<sub>X</sub> to V<sub>OUTX</sub> Delay Full-Scale Transition IN<sub>A</sub> 2/DIV V<sub>OUTA</sub> 500mV/DIV 2µs/DIV 2645 G16 Entering Idle Mode Full-Scale From Mid-Scale (IDLSEL = GND) Exiting Idle Mode Zero-Scale to Mid-Scale (IDLSEL = GND) Exiting Idle Mode Full-Scale to Mid-Scale (IDLSEL = GND) Exiting Idle Mode Power-Down (1 Channel) to Mid-Scale (IDLSEL = V<sub>CC</sub>) Power-On-Reset to Idle Mode Full-Scale (IDLSEL = GND) # TYPICAL PERFORMANCE CHARACTERISTICS (TA = 25°C, unless otherwise noted.) (Internal Reference, V<sub>FS</sub> = 2.5V) ## PIN FUNCTIONS **V<sub>CC</sub>** (**Pin 1**): Supply Voltage Input. $2.7V \le V_{CC} \le 5.5V$ . Bypass to GND with a $0.1\mu F$ capacitor. $IN_A$ , $IN_B$ , $IN_C$ , $IN_D$ (Pins 6, 5, 11, 10): PWM Inputs. Apply a pulse-width modulated input frequency between 30Hz and 6.25kHz (12-bit), 25kHz (10-bit) or 100kHz (8-bit). After each $IN_X$ rising edge, the part calculates the duty cycle based upon the pulse width and period and updates DAC channel $V_{OLITX}$ . Logic levels are referenced to $IOV_{CC}$ . **IOV**<sub>CC</sub> (**Pin 7**): I/O Supply Voltage Input. $1.71V \le IOV_{CC} \le 5.5V$ . Bypass to GND with a $0.1\mu F$ capacitor. **IDLSEL (Pin 4):** Idle Mode Select Input. Connect IDLSEL to GND or $V_{CC}$ to select the behavior of the DAC output when there has been no rising edge on the PWM input for more than the idle mode timeout delay $t_3$ (nominal delay is 60ms). Available idle mode states are power-down with high impedance output, hold previous state, zero-scale or full-scale. This pin also selects the initial state of the DAC outputs following a power-on reset. $\overline{PD}$ (Pin 9): Active-Low Power-Down Input. Connect $\overline{PD}$ to GND to place the part in power-down with a typical supply current of <1 $\mu$ A. Connect $\overline{PD}$ to IOV<sub>CC</sub> for normal operation. **REFSEL (Pin 13):** Reference Select Input. Connect REFSEL to GND to select internal reference mode. Connect REFSEL to V<sub>CC</sub> to select external reference mode. **REF (Pin 12):** Reference Voltage Input or Output. When REFSEL is connected to $V_{CC}$ , REF is an input (1V $\leq$ $V_{REF} \leq$ $V_{CC}$ ) where the voltage supplied sets the full-scale DAC output voltage. When REFSEL is connected to GND, the 10ppm/°C, 1.25V internal reference (half full-scale) is available at the pin. This output may be bypassed to GND with up to 10µF and must be buffered when driving external DC load current. **V<sub>OUTA</sub>**, **V<sub>OUTB</sub>**, **V<sub>OUTC</sub>**, **V<sub>OUTD</sub>** (**Pins 2**, **3**, **14**, **15**): DAC Analog Voltage Outputs. The DAC output voltage can be calculated by the following equation: $$V_{OUTX} = V_{REF} \cdot t_{PWHX}/t_{PERX}$$ where $V_{REF}$ is 2.5V in internal reference mode or the REF pin voltage in external reference mode, $t_{PWHX}$ is the pulse width of the preceding $IN_X$ period and $t_{PERX}$ is the time between the two most recent $IN_X$ rising edges. GND (Pins 8, 16): Ground. ## **BLOCK DIAGRAM** Rev. # TIMING DIAGRAMS #### (b) Sample/Hold Operation (IDLSEL = V<sub>CC</sub>) (c) Transparent Operation (IDLSEL = GND) Figure 1. The LTC2645 is a family of quad PWM input, voltage output DACs in a 16-lead MSOP package. The part measures the pulse width and period of the PWM inputs and updates each DAC output after the corresponding PWM input rising edge. Each DAC can operate rail-to-rail using an external reference, or with a 2.5V full-scale voltage using an integrated reference. Three resolutions (12-, 10-, and 8-bit) are available. #### PWM-to-Voltage Conversion The LTC2645 converts a PWM input to an accurate, stable, buffered voltage without the latency, slow settling, and high-value passive components required for discrete solutions. The PWM input pins ( $IN_X$ ) accept frequencies from 30Hz up to 6.25kHz (12-bit), 25kHz (10-bit), or 100kHz (8-bit). The duty cycle is calculated after each PWM input rising edge based upon the previous high and low pulse width. The resulting digital DAC code k is calculated as: $$k = 2^{N} \cdot t_{PWHX} / t_{PFRX}$$ where $t_{PWHX}$ is the pulse width of the preceding $IN_X$ period and $t_{PERX}$ is the time between the two most recent $IN_X$ rising edges. The digital-to-analog transfer function is: $$V_{OUT(IDEAL)} = \left(\frac{k}{2^N}\right) V_{REF}$$ , for $k = 0$ to $2^N - 1$ where N is the resolution, $V_{REF}$ is 2.5V for internal reference mode or the REF pin voltage for external reference mode. ### **DAC Update Timing** The update for DAC output $V_{OUTX}$ occurs following each rising edge input on $IN_X$ (Figure 1a). Delay $t_S$ is the delay from an $IN_X$ rising edge to the $V_{OUTX}$ settled output voltage corresponding to the previous period's duty cycle. Delay $t_S$ is composed of the computational cycle delay ( $t_4$ ) and the actual settling of the output DAC. The PWM-to-binary, internal computational cycle begins immediately following the $IN_X$ rising edge. The computational cycle is completed after delay $t_4$ and the DAC output $V_{OUTX}$ is updated. The DAC output typically settles to 12-bit accuracy within $8\mu s$ from the $IN_X$ rising edge. #### **PWM Input Idle Mode Selection** When no PWM input rising edge is received for more than the idle mode timeout delay $t_3$ (nominal delay is 60ms), the DAC output enters an idle mode state which can be configured by connecting IDLSEL to GND or $V_{CC}$ according to Table 1 below. Note that these pins also control the initial state of the DACs after power-on reset. Table 1. Power-On Reset and Idle Mode States | IDLSEL | POWER-ON RESET | OWER-ON RESET IN <sub>X</sub> IDLE LOW | | | | |-----------------|-----------------|----------------------------------------|------------|--|--| | GND | Zero-Scale | Zero-Scale | Full-Scale | | | | V <sub>CC</sub> | Power-Down Hi-Z | Power-Down Hi-Z | Hold | | | #### **Transparent Operation** For applications in which the PWM input duty cycle may be 0% or 100%, connect IDLSEL to GND to select transparent operation, in which case an idle low input sets the DAC to zero-scale or an idle high input sets the DAC to full-scale. Figure 1c illustrates the timing for transparent operation. Any pair of PWM input rising edges separated by less than the idle mode timeout delay $t_3$ (50ms minimum) will cause the DAC code to be updated following the second rising edge. Note that an idle high input state may be followed by an idle low input state. ## Sample/Hold Operation The LTC2645 has the capability to *sample* the pulse-width/period and *hold* the corresponding voltage level indefinitely. Unlike analog filter implementations which require the PWM input to run continuously, the LTC2645 may operate with a discontinuous PWM input. Connect IDLSEL to $V_{CC}$ to select sample/hold operation, in which a single pair of rising edges is sufficient to update the DAC, and the DAC code retains its previous value when the PWM input idles high. Figure 1b illustrates correct timing for sample/hold operations. Any pair of rising edges separated by less than the idle timeout delay $t_3$ (50ms minimum) will cause the DAC code to be updated. Any pair of rising edges separated by more than $t_3$ (70ms maximum) will be ignored and the DAC code will retain its previous value. Note that after power-on-reset or when $IN_X$ idles low, the DAC will power down with a high impedance output. #### Short IN<sub>X</sub> Period Operation The accuracy of the PWM to voltage conversion is guaranteed for $\text{IN}_X$ input frequencies up to 6.25 kHz (12-bit), 25kHz (10-bit) or 100kHz (8-bit). Faster $\text{IN}_X$ input frequencies will proportionally decrease the resolution and accuracy of the analog output. For $\text{IN}_X$ input periods of less than the computational delay $t_4$ (nominally 3.2µs), the DAC update will be skipped and the DAC code will retain its previous value. #### Short IN<sub>X</sub> Pulse-Width Operation Provide $IN_X$ input high and low pulse widths greater than $t_{PWH}$ and $t_{PWL}$ to ensure that the DAC output is updated after every $IN_X$ rising edge. High going pulses narrower than $t_{PWH}$ will cause the DAC code to be calculated as zero-scale, and low going pulses narrower than $t_{PWL}$ will cause the DAC code to be calculated as full-scale. For much narrower pulse widths of only a few nanoseconds, the input edge may not be recognized, in which case the DAC update will be skipped entirely and the DAC code will retain its previous value. #### Power-On Reset The LTC2645 resets the output to a known state when power is first applied, making system initialization consistent and repeatable. Connect the IDLSEL pin to GND or $V_{CC}$ according to Table 1 to cause the DACs to initialize to zero-scale or with the device powered down and the DAC outputs high impedance. For some applications, downstream circuits are active during DAC power-up, and may be sensitive to nonzero outputs from the DAC during this time. The LTC2645 contains circuitry to reduce the power-on glitch when zero-scale reset is selected: the analog output typically rises less than 5mV above zero-scale during power on if the power supply is ramped to 5V in 1ms or more. In general, the glitch amplitude decreases as the power supply ramp time is increased. #### **Reference Modes** For applications where an accurate external reference is not available, nor desirable due to limited space, the LTC2645 has a user-selectable, integrated reference. Internal Reference mode can be selected by connecting the REFSEL pin to GND. The 10ppm/°C, 1.25V internal reference is available at the REF pin. This voltage is internally amplified by $2\times$ to provide a 2.5V full-scale DAC output voltage range. Adding bypass capacitance to the REF pin will improve noise performance; $0.1\mu F$ is recommended, and up to $10\mu F$ can be driven without oscillation. The REF output must be buffered when driving an external DC load current. Alternatively, the DAC can operate in External Reference mode by connecting the REFSEL pin to $V_{CC}.$ In this mode, an input voltage supplied externally to the REF pin provides the reference (1V $\leq$ V\_{REF} $\leq$ V\_{CC}) and the supply current is reduced. In this mode the full-scale DAC output voltage is equal to the voltage at the REF pin. #### **Power-Down Mode** For power constrained applications, power-down mode can be used to reduce the supply current whenever less than four DAC outputs are needed. When in power-down mode, the buffer amplifiers, bias circuits, and integrated reference circuits are disabled, and draw essentially zero current. If IDLSEL is connected to $V_{CC}$ , any channel or all channels can be powered down by keeping the PWM input(s) (IN<sub>A</sub>/IN<sub>B</sub>/IN<sub>C</sub>/IN<sub>D</sub>) low for the idle mode timeout delay $t_3$ . The integrated reference is automatically powered down when external reference mode is selected or when all DAC channels are powered down. In addition, all the DAC channels and the integrated reference can be powered down by pulling the $\overline{PD}$ pin low. When the integrated reference is powered down, the REF pin becomes high impedance (typically > $1G\Omega$ ). Normal operating current resumes when $\overline{PD}$ returns high for transparent operation (IDLSEL = GND). For sample/hold operation (IDLSEL = V<sub>CC</sub>), the LTC2645 remains in full power-down until the first rising edge is received on any PWM input. Any pair of PWM input rising edges separated by less than the idle mode timeout delay $t_3$ (50ms minimum) will cause the DAC code to be updated. The DAC output(s) will remain in Hi-Z until the channel is updated following the second rising PWM input edge. ## **Voltage Output** The LTC2645's integrated rail-to-rail amplifier has guaranteed load regulation when sourcing or sinking up to 10mA at 5V, and 5mA at 3V. Load regulation is a measure of the amplifier's ability to maintain the rated voltage accuracy over a wide range of load current. The measured change in output voltage per change in forced load current is expressed in LSB/mA. DC output impedance is equivalent to load regulation, and may be derived from it by simply calculating a change in units from LSB/mA to $\Omega$ . The amplifier's DC output impedance is $0.1\Omega$ when driving a load well away from the rails. When drawing a load current from either rail, the output voltage headroom with respect to that rail is limited by the $50\Omega$ typical channel resistance of the output devices (e.g., when sinking 1mA, the minimum output voltage is $50\Omega \cdot 1mA$ , or 50mV). See the graph Headroom at Rails vs Output Current in the Typical Performance Characteristics section. The amplifier is stable driving capacitive loads of up to 500pF. #### **Rail-to-Rail Output Considerations** In any rail-to-rail voltage output device, the output is limited to voltages within the supply range. Since the analog output of the DAC cannot go below ground, it may limit the lowest codes reachable as shown in Figure 2b. Similarly, limiting can occur near full-scale when the REF pin is tied to $V_{CC}$ . If $V_{REF} = V_{CC}$ and the DAC full-scale error (FSE) is positive, the output for the highest codes limits at $V_{CC}$ , as shown in Figure 2c. No full-scale limiting will occur if $V_{REF}$ is less than $V_{CC}$ —FSE. Offset and linearity are defined and tested over the region of the DAC transfer function where no output limiting can occur. #### **Board Layout** The PC board should have separate areas for the analog and digital sections of the circuit. A single, solid ground plane should be used, with analog and digital signals carefully routed over separate areas of the plane. This keeps digital signals away from sensitive analog signals and minimizes the interaction between digital ground currents and the analog section of the ground plane. The resistance from the LTC2645 GND pin to the ground plane should be as low as possible. Resistance here will add directly to the effective DC output impedance of the device (typically $0.1\Omega$ ). Note that the LTC2645 is no more susceptible to this effect than any other parts of this type; on the contrary, it allows layout-based performance improvements to shine rather than limiting attainable performance with excessive internal resistance. Another technique for minimizing errors is to use a separate power ground return trace on another board layer. The trace should run between the point where the power supply is connected to the board and the DAC ground pin. Thus the DAC ground pin becomes the common point for analog ground, digital ground, and power ground. When the LTC2645 is sinking large currents, this current flows out of the ground pin and directly into the power ground trace without affecting the analog ground plane voltage. It is sometimes necessary to interrupt the ground plane to confine digital ground currents to the digital portion of the plane. When doing this, make the gap in the plane only as long as it needs to be to serve its purpose and ensure that no traces cross over the gap. Figure 2. Effects of Rail-to-Rail Operation on a DAC Transfer Curve (Shown for 12 Bits) # TYPICAL APPLICATIONS Figure 3. Analog Control Voltage with PWM Transmission to DAC Control Voltage Output ## PACKAGE DESCRIPTION #### **MS Package** 16-Lead Plastic MSOP (Reference LTC DWG # 05-08-1669 Rev A) - 2. DRAWING NOT TO SCALE - 3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE - 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE - 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX # **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|--------------------------------------------|-------------| | Α | 02/17 | Corrected V <sub>OUT(IDEAL)</sub> equation | 13 | | В | 11/18 | Corrected Units of Output Voltage Noise | 5 | ## TYPICAL APPLICATION Figure 4. Voltage Margining Application with LTC3850 (3.3V ±10%) # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | | | |-----------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--| | LTC2644 | Dual 12-/10-/8-Bit PWM to V <sub>OUT</sub> DACs with 10ppm°/C Reference | Zero Latency Bus Update, 100kHz to 30Hz Input Frequency, ±2.5LSB INL, 2.7V to 5.5V Supply Range, 12-Lead MSOP Package | | | | LT®1991 | Precision, 100µA Gain Selectable Amplifier Gain Accuracy of 0.04%, Gains from -13 to 14, 100µA Precision Op Amp | | | | | LT1469-2 | Dual 200MHz, 30V/µs 16-Bit Accurate Op Amp | 200MHz Gain Bandwidth, 125μV Offset, 30V/μs Slew Rate Precision Op Amp | | | | LTC2055 | Dual Micropower Zero-Drift Op Amp | 2.7V Minimum Supply Voltage, 150µA Supply Current per Amplifier, Zero-Drift<br>Op Amp | | | | LTC6992 | Timer Blox: Voltage-Controlled Pulse Width Modulator (PWM) | 3.8Hz to 1MHz Output Frequency Range, OV to 1V Analog Input, < 1.7% Maximum Frequency Error | | | | LTC2634/LTC2635 | Quad 12-/10-/8-Bit SPI/I <sup>2</sup> C V <sub>OUT</sub> DACs with 10ppm/°C Reference | ±2.5LSB INL, 2.7V to 5.5V Supply Range, 10ppm/°C Reference, External REF Mode, 16-Pin 3mm × 3mm QFN and 10-Lead MSOP Packages | | |