Contents L4984D

## **Contents**

| 1  | Description                                 |
|----|---------------------------------------------|
| 2  | Block diagram 5                             |
| 3  | Electrical characteristics 9                |
| 4  | Typical electrical performance              |
| 5  | Application information                     |
| 6  | Overvoltage protection (OVP)                |
| 7  | Feedback failure detection (FFD)            |
| 8  | Voltage feedforward                         |
| 9  | Soft-start                                  |
| 10 | Inductor saturation detection               |
| 11 | THD optimizer circuit                       |
| 12 | Power management and housekeeping functions |
| 13 | Package mechanical data 32                  |
| 14 | Revision history                            |



L4984D List of figures

# **List of figures**

| Figure 1.  | Electrical diagram                                                                                        | . 5 |
|------------|-----------------------------------------------------------------------------------------------------------|-----|
| Figure 2.  | Pin connection (top view)                                                                                 | . 6 |
| Figure 3.  | IC consumption vs. V <sub>CC</sub>                                                                        | 12  |
| Figure 4.  | IC consumption vs. Tj                                                                                     | 12  |
| Figure 5.  | V <sub>CC</sub> Zener voltage vs. Tj                                                                      | 12  |
| Figure 6.  | Startup & UVLO vs. Tj                                                                                     | 12  |
| Figure 7.  | Feedback reference vs. Tj                                                                                 | 12  |
| Figure 8.  | E/A output clamp levels vs. Tj                                                                            |     |
| Figure 9.  | UVLO saturation vs. Tj                                                                                    | 13  |
| Figure 10. | OVP levels vs. Tj                                                                                         | 13  |
| Figure 11. | Inductor saturation threshold vs. Tj                                                                      | 13  |
| Figure 12. | V <sub>cs</sub> clamp vs. Tj                                                                              |     |
| Figure 13. | Timer pin charging current vs. Tj                                                                         | 13  |
| Figure 14. | Brownout threshold (on VFF) vs. Tj                                                                        | 13  |
| Figure 15. | R <sub>FF</sub> discharge vs. Tj                                                                          |     |
| Figure 16. | Line drop detection threshold vs. Tj                                                                      | 14  |
| Figure 17. | V <sub>MULTpk</sub> - V <sub>VFF</sub> dropout vs. Tj                                                     | 14  |
| Figure 18. | PFC_OK enable threshold vs. Tj                                                                            | 14  |
| Figure 19. | FFD threshold vs. Tj                                                                                      | 14  |
| Figure 20. | Multiplier characteristics at V <sub>FF</sub> =1 V                                                        | 15  |
| Figure 21. | Multiplier characteristics at V <sub>FF</sub> =3 V                                                        | 15  |
| Figure 22. | Multiplier gain vs. Tj                                                                                    |     |
| Figure 23. | Gate drive clamp vs. Tj                                                                                   | 15  |
| Figure 24. | Gate drive output saturation vs. Tj                                                                       |     |
| Figure 25. | Delay to output vs. Tj                                                                                    |     |
| Figure 26. | Line-modulated fixed-off-time modulator: a) internal block diagram; b) key waveforms                      | 17  |
| Figure 27. | Typical frequency change along a line half-cycle in a boost PFC                                           |     |
|            | operated in LM-FOT (left) and TM (right)                                                                  |     |
| Figure 28. | Line-modulated fixed-off-time-controlled boost PFC: current waveforms                                     |     |
| Figure 29. | Line-modulated fixed-off-time-controlled boost PFC: input current harmonic contents                       |     |
| Figure 30. | Output voltage setting, OVP and FFD functions: internal block diagram                                     |     |
| Figure 31. | Voltage feedforward: squarer-divider (1/V2) block diagram and transfer characteristic                     |     |
| Figure 32. | R <sub>FF</sub> ·C <sub>FF</sub> as a function of 3rd harmonic distortion introduced in the input current |     |
| Figure 33. | Startup mechanisms and activations of the soft-start function                                             |     |
| Figure 34. | Effect of boost inductor saturation on MOSFET current and detection method                                |     |
| Figure 35. | THD optimizer circuit                                                                                     |     |
| Figure 36. | HD optimization: standard PFC controller                                                                  |     |
| Figure 37. | Interface circuits that let DC-DC converter controller IC disable the L4984D                              |     |
| Figure 38. | SSO10 package dimensions                                                                                  | 33  |



Description L4984D

### 1 Description

The L4984D is a current-mode PFC controller operating with line-modulated fixed-off-time (LM-FOT) control. A proprietary LM-FOT modulator allows fixed-frequency operation for boost PFC converters as long as they are operated in CCM (continuous conduction mode).

The chip comes in a 10-pin SO package and offers a low-cost solution for CCM-operated boost PFC pre-regulators in EN61000-3-2 and JEIDA-MITI compliant applications, in a power range that spans from few hundred W to 1 KW and above.

The highly linear multiplier includes a special circuit, able to reduce the crossover distortion of the AC input current, that allows wide-range-mains operation with a reasonably low THD, even over a large load range.

The output voltage is controlled by means of a voltage-mode error amplifier and an accurate (1% at Tj = 25 °C) internal voltage reference. Loop stability is optimized by the voltage feedforward function ( $1/V^2$  correction), which in this IC uses a proprietary technique that also significantly improves line transient response in the case of mains drops and surges ("bi-directional").

The device features low consumption and includes a disable function suitable for IC remote on/off. These features allow use in applications which also comply with the latest energy saving requirements (Blue Angel, ENERGY STAR®, Energy 2000, etc.).

In addition to overvoltage protection able to keep the output voltage under control during transient conditions, the IC is also provided with protection against feedback loop failures or erroneous settings. Other onboard protection functions allow that brownout conditions and boost inductor saturation can be safely handled. Soft-start limits peak current and extends off-time to prevent flux runaway in the initial cycles.

The totem pole output stage, capable of 600 mA source and 800 mA sink current, is suitable for big MOSFETs or IGBT drive.

L4984D Block diagram

## 2 Block diagram



Figure 1. Electrical diagram

Block diagram L4984D

Table 2. Absolute maximum ratings

| Symbol          | Pin               | Parameter                                  | Value        | Unit |
|-----------------|-------------------|--------------------------------------------|--------------|------|
| V <sub>CC</sub> | 10                | IC supply voltage (Icc = 20 mA)            | Self-limited | V    |
| -               | 1, 3, 6           | Max. pin voltage (I <sub>pin</sub> = 1 mA) | Self-limited | V    |
| -               | 2, 4, 5, 7        | Analog inputs & outputs                    | -0.3 to 8    | V    |
| VFF pin         | 5                 | Maximum withstanding voltage range         | +/- 1500     | V    |
| Other pins      | 1 to 4<br>6 to 10 | test condition: ANSI/ESDA/JEDEC JS001      | +/- 2000     | V    |

Figure 2. Pin connection (top view)



Table 3. Thermal data

| Symbol    | Parameter                                     | Value      | Unit |
|-----------|-----------------------------------------------|------------|------|
| Rth j-amb | Max. thermal resistance, junction-to-ambient  | 120        | °C/W |
| Ptot      | Power dissipation at T <sub>amb</sub> = 50 °C | 0.75       | W    |
| Tj        | Junction temperature operating range          | -40 to 150 | °C   |
| Tstg      | Storage temperature                           | -55 to 150 | °C   |

Table 4. Pin functions

| N. | Name | Function                                                                                                                                                                                                                                                                                                                                                             |
|----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | INV  | Inverting input of the error amplifier. The information on the output voltage of the PFC pre-regulator is fed into the pin through a resistor divider. The pin normally features high impedance.                                                                                                                                                                     |
| 2  | COMP | Output of the error amplifier. A compensation network is placed between this pin and INV (pin 1) to achieve stability of the voltage control loop and ensure high power factor and low THD. To avoid uncontrolled rise of the output voltage at zero load, when the voltage on the pin falls below 2.4 V the gate driver output is inhibited (burst-mode operation). |

6/35 DocID024474 Rev 1

L4984D Block diagram

**Table 4. Pin functions (continued)** 

| N. | Name   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3  | MULT   | Main input to the multiplier. This pin is connected to the rectified mains voltage via a resistor divider and provides the sinusoidal reference to the current loop. The voltage on this pin is used also to derive the information on the RMS mains voltage. At startup this pin is used also to perform soft-start. This pin can also be used as a remote ON-OFF control input by means of the internal brownout comparator. In this case the IC performs the soft-start function when the pin is released.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4  | cs     | Input to the PWM comparator. The current flowing in the MOSFET is sensed through a resistor; the resulting voltage is applied to this pin and compared to an internal sinusoidal-shaped reference, generated by the multiplier, to determine the turn-off instant of the external Power MOSFET. The pin is equipped with about 220 ns digital leading-edge blanking for improved noise immunity. A second comparison level set at 1.7 V detects abnormal currents (e.g. due to boost inductor saturation) and, on this occurrence, activates a safety procedure that temporarily stops the converter and limits the stress of the power components.                                                                                                                                                                                                                                                                                                                           |
| 5  | VFF    | Second input to the multiplier for $1/V^2$ function. A capacitor and a parallel resistor must be connected from the pin to GND. They complete the internal peak-holding circuit that derives the information on the RMS mains voltage. The resistor should range from $100~k\Omega$ (minimum) to $2~M\Omega$ (maximum). The voltage on this pin, a DC level equal to the peak voltage on pin MULT (3), compensates the control loop gain dependence on the mains voltage. This pin is also internally connected to a comparator in order to provide brownout (AC mains undervoltage) protection. A voltage below $0.8~V$ shuts down (not latched) the IC and brings its consumption to a considerably lower level. The IC restarts as the voltage at the pin goes above $0.88~V$ . Never connect the pin directly to GND.                                                                                                                                                     |
| 6  | PFC_OK | PFC pre-regulator output voltage monitoring/disable function. This pin senses the output voltage of the PFC pre-regulator through a resistor divider and is used for protection purposes. If the voltage on the pin exceeds 2.5 V, the IC stops switching and restarts as the voltage falls below 2.4 V. However, if at the same time the voltage on the INV pin falls below 1.66 V, a feedback failure is assumed. In this case the device is latched off. Normal operation can be resumed only by cycling $V_{\rm CC}$ . If the voltage on this pin is brought below 0.23 V, the IC is shut down. To restart the IC the voltage on the pin must go above 0.27 V. This pin can also be used as a burst-mode control input to synchronize the burst-mode of the IC to the one of a D2D converter controller. Do not use this pin as remote ON/OFF control input because the soft-start function is performed only at the startup by PFC_OK but not on the following releases. |
| 7  | TIMER  | LM-FOT modulator setting. A capacitor connected between this pin and ground is charged by an accurate internal generator during the off-time of the external Power MOSFET (i.e. while pin GD is low), therefore generating a voltage ramp. As the voltage ramp equals the voltage on the MULT pin, the off-time of the Power MOSFET is terminated, the GD pin is driven high and the ramp is reset at zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 8  | GND    | Ground. Current return for both the signal part of the IC and the gate driver. Keep the PCB trace that goes from this pin to the "cold" end of the sense resistor separate from the trace that collects the grounding of the bias components (output voltage sensing divider, multiplier bias divider and LM-FOT modulator setting).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



Block diagram L4984D

**Table 4. Pin functions (continued)** 

| N. | Name            | Function                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 9  | GD              | Gate driver output. The totem pole output stage is able to drive Power MOSFETs and IGBTs. It is capable of 600 mA source current and 800 mA sink current (minimum values). The high-level voltage of this pin is clamped at about 12 V to avoid excessive gate voltages in case the pin is supplied with a high $V_{\rm CC}$ .                    |  |  |  |
| 10 | V <sub>CC</sub> | Supply voltage of both the signal part of the IC and the gate driver. Sometimes a small bypass capacitor (0.1 $\mu$ F typ.) to GND may be useful in order to get a clean bias voltage for the signal part of the IC. The voltage on the pin is internally clamped at 22.5 V min. to protect the internal circuits from excessive supply voltages. |  |  |  |

### 3 Electrical characteristics

(Tj = -25 to 125 °C,  $V_{CC}$  = 12  $V_{c}^{(a)}$  CTIMER = 470 pF, Co = 1 nF between pin GD and GND,  $C_{FF}$  = 1  $\mu$ F and  $R_{FF}$  = 1  $M\Omega$  between pin VFF and GND; unless otherwise specified.)

**Table 5. Electrical characteristics** 

| Symbol                                  | Parameter                               | Test condition                                                                                  | Min    | Тур   | Max   | Unit |
|-----------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------|--------|-------|-------|------|
| Supply volta                            | age                                     |                                                                                                 |        | · ·   |       |      |
| V <sub>CC</sub>                         | Operating range                         | After turn-on                                                                                   | 10.3   |       | 22.5  | V    |
| V <sub>CCOn</sub>                       | Turn-on threshold                       | (1)                                                                                             | 11     | 12    | 13    | V    |
| V <sub>CCOff</sub>                      | Turn-off threshold                      | (1)                                                                                             | 8.7    | 9.5   | 10.3  | V    |
| V <sub>CCrestart</sub>                  | V <sub>CC</sub> for resuming from latch | OVP latched                                                                                     | 5      | 6     | 7     | V    |
| Hys                                     | Hysteresis                              |                                                                                                 | 2.3    |       | 2.7   | V    |
| V <sub>Z</sub>                          | Zener voltage                           | Icc = 20 mA                                                                                     | 22.5   | 25    | 28    | V    |
| Supply curr                             | ent                                     |                                                                                                 | I      | I     |       |      |
| I <sub>start-up</sub>                   | Startup current                         | Before turn-on, V <sub>CC</sub> = 10 V                                                          |        | 65    | 150   | μA   |
| Iq                                      | Quiescent current                       | After turn-on, V <sub>MULT</sub> = 1 V                                                          |        | 4     | 5     | mA   |
| I <sub>CC</sub>                         | Operating supply current                | At 70 kHz                                                                                       |        | 5     | 6.0   | mA   |
| I <sub>qdis</sub>                       | Idle state quiescent current            | V <sub>PFC_OK</sub> > V <sub>PFC_OK_S</sub><br>and<br>V <sub>INV</sub> < V <sub>INVD</sub>      |        | 200   | 280   | μΑ   |
|                                         |                                         | V <sub>PFC_OK</sub> < V <sub>PFC_OK_D</sub>                                                     |        | 1.5   | 2.2   | mA   |
| Iq                                      | Quiescent current                       | V <sub>PFC_OK</sub> > V <sub>PFC_OK_S</sub><br>or<br>V <sub>COMP</sub> < 2.3 V                  |        | 2.2   | 3     | mA   |
| Multiplier in                           | put                                     |                                                                                                 |        |       |       |      |
| I <sub>MULT</sub>                       | Input bias current                      | V <sub>MULT</sub> = 0 to 3 V                                                                    |        | -0.2  | -1    | μA   |
| V <sub>MULT</sub>                       | Linear operation range                  |                                                                                                 | 0 to 3 |       |       | V    |
| V <sub>CLAMP</sub>                      | Internal clamp level                    | I <sub>MULT</sub> = 1 mA                                                                        | 9      | 9.5   |       | V    |
| $\frac{\Delta V_{CS}}{\Delta V_{MULT}}$ | Output max. slope                       | V <sub>MULT</sub> = 0 to 0.4 V<br>V <sub>VFF</sub> = 0.915 V<br>V <sub>COMP</sub> = upper clamp | 0.935  | 1.34  |       | V/V  |
| $K_{M}$                                 | Gain <sup>(2)</sup>                     | V <sub>MULT</sub> = V <sub>COMP</sub> = 0.915 V V <sub>COMP</sub><br>= 4 V                      | 0.248  | 0.304 | 0.360 | V    |
| Error amplif                            | fier                                    |                                                                                                 |        |       |       |      |
|                                         | Voltage feedback input                  | Tj = 25 °C                                                                                      | 2.475  | 2.5   | 2.525 | V    |
| $V_{INV}$                               | threshold                               | 10.3 V < V <sub>CC</sub> < 22.5 V <sup>(1)</sup>                                                | 2.455  |       | 2.545 |      |

a. Adjust  $\rm V_{\rm CC}$  above  $\rm V_{\rm CCOn}$  before setting at 12 V.



DocID024474 Rev 1

Table 5. Electrical characteristics (continued)

| Symbol                | Parameter                                                   | Test condition                                                       | Min   | Тур  | Max   | Unit |
|-----------------------|-------------------------------------------------------------|----------------------------------------------------------------------|-------|------|-------|------|
|                       | Line regulation                                             | V <sub>CC</sub> = 10.3 V to 22.5 V                                   |       | 2    | 5     | mV   |
| I <sub>INV</sub>      | Input bias current                                          | V <sub>INV</sub> = 0 to 4 V                                          |       | -0.2 | -1    | μA   |
| V <sub>INVCLAMP</sub> | Internal clamp level                                        | I <sub>INV</sub> = 1 mA                                              | 8     | 9    |       | V    |
| Gv                    | Voltage gain                                                | Open loop                                                            | 60    | 80   |       | dB   |
| GB                    | Gain-bandwidth product                                      |                                                                      |       | 1    |       | MHz  |
|                       | Source current                                              | V <sub>COMP</sub> = 4 V, V <sub>INV</sub> = 2.4 V                    | 2     | 4    |       | mA   |
| I <sub>COMP</sub>     | Sink current                                                | V <sub>COMP</sub> = 4 V, V <sub>INV</sub> = 2.6 V                    | 2.5   | 4.5  |       | mA   |
|                       | Upper clamp voltage                                         | I <sub>SOURCE</sub> = 0.5 mA                                         | 5.7   | 6.2  | 6.7   | V    |
| V <sub>COMP</sub>     | Burst-mode threshold                                        | (1)                                                                  | 2.3   | 2.4  | 2.5   |      |
|                       | Lower clamp voltage                                         | I <sub>SINK</sub> = 0.5 mA <sup>(3)</sup>                            | 2.1   | 2.25 | 2.4   |      |
| Current sens          | se comparator                                               |                                                                      | 1     | l    | 1     |      |
| I <sub>CS</sub>       | Input bias current                                          | V <sub>CS</sub> = 0                                                  |       |      | 1     | μA   |
| t <sub>LEB</sub>      | Leading edge blanking                                       |                                                                      | 145   | 220  | 400   | ns   |
| td <sub>(H-L)</sub>   | Delay to output                                             |                                                                      | 100   | 200  | 300   | ns   |
| V <sub>CSclamp</sub>  | Current sense reference clamp                               | $V_{COMP}$ = upper clamp<br>$V_{MULT}$ = $V_{VFF}$ = 0.915 $V^{(1)}$ | 0.84  | 0.88 | 0.93  | V    |
| N/                    | 0 (2)                                                       | V <sub>MULT</sub> = 0, V <sub>VFF</sub> = 3 V                        |       | 35   | 47    | mV   |
| Vcs <sub>ofst</sub>   | Current sense offset (2)                                    | V <sub>MULT</sub> = 3 V, V <sub>VFF</sub> = 3 V                      |       | 10   |       |      |
| Boost induc           | tor saturation detector                                     |                                                                      |       | I    | l     |      |
| V <sub>CS_th</sub>    | Threshold on current sense                                  | (1)                                                                  | 1.6   | 1.7  | 1.8   | V    |
| I <sub>INV</sub>      | E/A input pull-up current                                   | V <sub>CS</sub> > V <sub>CS_th</sub> , before restart                | 5     | 10   | 13    | μA   |
| t <sub>START</sub>    | Restart delay                                               |                                                                      |       | 300  |       | μs   |
| Pfc_ok func           | tions                                                       |                                                                      | · ·   | I.   |       |      |
| I <sub>PFC_OK</sub>   | Input bias current                                          | V <sub>PFC_OK</sub> = 0 to 2.6 V                                     |       | -0.1 | -1    | μA   |
| V <sub>PFC_OK_C</sub> | Clamp voltage                                               | I <sub>PFC_OK</sub> = 1 mA                                           | 9     | 9.5  |       | V    |
| V <sub>PFC_OK_S</sub> | OVP threshold                                               | (1) Voltage rising                                                   | 2.435 | 2.5  | 2.565 | V    |
| V <sub>PFC_OK_R</sub> | Restart threshold after OVP                                 | (1) Voltage falling                                                  | 2.34  | 2.4  | 2.46  | V    |
| V <sub>PFC_OK_D</sub> | Disable threshold                                           | (1) Voltage falling                                                  | 0.12  | 0.23 | 0.35  | V    |
| V <sub>PFC_OK_E</sub> | Enable threshold                                            | (1) Voltage rising                                                   | 0.15  | 0.27 | 0.38  | V    |
| Feedback fai          | lure detection                                              |                                                                      |       |      |       |      |
| V <sub>INVD</sub>     | Feedback failure detection threshold (on V <sub>INV</sub> ) | (1) Voltage falling,<br>V <sub>PFC_OK</sub> = V <sub>PFC_OK_S</sub>  | 1.61  | 1.66 | 1.71  | ٧    |
| Voltage feed          | forward                                                     | <del>'</del>                                                         | 1     |      |       |      |
| V <sub>VFF</sub>      | Linear operation range                                      |                                                                      | 1     |      | 3     | V    |
|                       | •                                                           | •                                                                    |       | •    | •     |      |

10/35 DocID024474 Rev 1

Table 5. Electrical characteristics (continued)

| Symbol                                           | Parameter                     | Test condition                                                      | Min   | Тур  | Max   | Unit |
|--------------------------------------------------|-------------------------------|---------------------------------------------------------------------|-------|------|-------|------|
| ΔV                                               | Drangut V V                   | Before turn-on                                                      |       |      | 800   | mV   |
| ΔV Dropout V <sub>MULTpk</sub> -V <sub>VFF</sub> |                               | After turn-on                                                       |       |      | 20    |      |
| $\Delta V_{VFF}$                                 | Line drop detection threshold | Below peak value                                                    | 25    | 60   | 100   | mV   |
| $\Delta V_{VFF}$                                 | Line drop detection threshold | Below peak value Tj = 0 to 100 °C                                   | 40    | 70   | 100   | mV   |
| R <sub>DISCH</sub>                               | Internal discharge resistor   |                                                                     | 5     | 10   | 20    | kΩ   |
| V <sub>DIS</sub>                                 | Disable threshold             | (1) Voltage falling                                                 | 0.745 | 8.0  | 0.855 | V    |
| V <sub>EN</sub>                                  | Enable threshold              | (1) Voltage rising                                                  | 0.845 | 0.88 | 0.915 | V    |
| Fixed-off-tin                                    | ne modulator                  |                                                                     |       |      |       |      |
| I <sub>TIMER</sub>                               | Programming current           | V <sub>MULT</sub> = 1 V                                             | 142   | 153  | 163   | μΑ   |
| T <sub>OFF</sub>                                 | Programmed off-time           | V <sub>MULT</sub> = 1 V                                             | 2.88  | 3.09 | 3.30  | μs   |
| R <sub>DIS</sub>                                 | Discharge resistance          |                                                                     | 35    | 60   | 120   | W    |
| C <sub>TIMER</sub>                               | Timing capacitor range        |                                                                     | 0.1   |      | 2.2   | nF   |
| T <sub>OFF_pk</sub>                              | Programming range             | On the peak of V <sub>MULT</sub>                                    | 1.45  |      | 50    | μs   |
| Soft-start                                       |                               |                                                                     |       |      |       |      |
| T <sub>SS</sub>                                  | Activation time               |                                                                     |       | 300  |       | μs   |
| V <sub>MULTx</sub>                               | Pull-up voltage               | 10 kΩ from MULT to GND                                              |       | 4.1  |       | V    |
| Gate driver                                      |                               |                                                                     |       |      |       |      |
| V <sub>OL</sub>                                  | Output low voltage            | I <sub>sink</sub> = 100 mA                                          |       | 0.6  | 1.2   | V    |
| V <sub>OH</sub>                                  | Output high voltage           | I <sub>source</sub> = 5 mA                                          | 9.8   | 10.3 |       | V    |
| I <sub>srcpk</sub>                               | Peak source current           |                                                                     | -0.6  |      |       | Α    |
| I <sub>snkpk</sub>                               | Peak sink current             |                                                                     | 0.8   |      |       | Α    |
| t <sub>f</sub>                                   | Voltage fall time             |                                                                     |       | 30   | 60    | ns   |
| t <sub>r</sub>                                   | Voltage rise time             |                                                                     |       | 45   | 110   | ns   |
| V <sub>Oclamp</sub>                              | Output clamp voltage          | I <sub>source</sub> = 5 mA; Vcc = 20 V                              | 10    | 12   | 15    | V    |
|                                                  | UVLO saturation               | V <sub>CC</sub> = 0 to V <sub>CCon</sub> , I <sub>sink</sub> = 2 mA |       |      | 1.1   | V    |

- 1. Parameters tracking each other.
- 2. The multiplier output is given by:

$$V_{CS} = V_{\text{CS\_Obs}} + K_{M} \cdot \frac{V_{MULT} \cdot \left(V_{COMP} - 2.5\right)}{V_{VFF}^{2}}$$

## 4 Typical electrical performance

Figure 3. IC consumption vs.  $V_{\text{CC}}$ 

Figure 4. IC consumption vs. Tj





Figure 5.  $V_{CC}$  Zener voltage vs. Tj

Figure 6. Startup & UVLO vs. Tj





Figure 7. Feedback reference vs. Tj

Figure 8. E/A output clamp levels vs. Tj





DocID024474 Rev 1

Figure 9. UVLO saturation vs. Tj

Figure 10. OVP levels vs. Tj





Figure 11. Inductor saturation threshold vs. Tj

Figure 12.  $V_{cs}$  clamp vs. Tj





Figure 13. Timer pin charging current vs. Tj

Figure 14. Brownout threshold (on VFF) vs. Tj





Figure 15.  $R_{\rm FF}$  discharge vs. Tj

Figure 16. Line drop detection threshold vs. Tj





Figure 17.  $V_{MULTpk}$  -  $V_{VFF}$  dropout vs. Tj

Figure 18. PFC\_OK enable threshold vs. Tj





Figure 19. FFD threshold vs. Tj



Figure 20. Multiplier characteristics at  $V_{FF}$ =1 V Figure 21. Multiplier characteristics at  $V_{FF}$ =3 V



Figure 22. Multiplier gain vs. Tj

Figure 23. Gate drive clamp vs. Tj



Figure 24. Gate drive output saturation vs. Tj

Figure 25. Delay to output vs. Tj



### 5 Application information

### 5.1 Theory of operation

The L4984D implements conventional "peak" current mode control, where the on-time TON of the external power switch is determined by the peak inductor current reaching the programmed value. The off-time TOFF, instead, is determined by a special fixed-off-time (FOT) modulator in such a way that the resulting switching period is constant as long as the boost converter is operated in CCM (i.e. the current in the boost inductor remains greater than zero in a switching cycle).

To understand how TOFF needs to be modulated to achieve a fixed switching frequency independent of the instantaneous line voltage and the load, it is useful to consider the V·s balance equation for the boost inductor under the assumption of CCM operation:

#### **Equation 1**

$$T_{ON} Vpk sin\theta = T_{OFF} (Vout - Vpk sin\theta)$$

where Vpk is the peak line voltage, Vout the regulated output voltage and  $\theta$  the instantaneous phase angle of the line voltage. Solving for TON, we get:

#### **Equation 2**

$$T_{ON} = \left(\frac{Vout}{Vpk sin\theta} - 1\right) T_{OFF}$$

then, the switching period T<sub>SW</sub> is:

#### **Equation 3**

$$T_{\text{sw}} = T_{\text{ON}} + T_{\text{OFF}} = \left(\frac{Vout}{Vpk\sin\theta} - 1\right)T_{\text{OFF}} + T_{\text{OFF}} = \frac{Vout}{Vpk\sin\theta}T_{\text{OFF}}$$

In the end, if T<sub>OFF</sub> is changed proportionally to the instantaneous line voltage, i.e. if:

#### **Equation 4**

$$T_{OFF} = K_t V pk sin \theta$$

then  $T_{SW}$  is equal to  $K_t \cdot V_{out}$  and, since  $V_{out}$  is regulated by the voltage loop, also  $T_{SW}$  (and  $f_{SW} = 1/T_{SW}$ ) is fixed. This result is based on the sole assumption that the instantaneous line voltage and the output load are such that the boost inductor operates in CCM.

TIMER MULT

COMP MULT

Comparator

Index

AM13242v1

Figure 26. Line-modulated fixed-off-time modulator: a) internal block diagram; b) key waveforms

With reference to the schematic and the relevant key waveforms in *Figure 26*, an off-time proportional to the instantaneous line voltage is achieved by charging the capacitor CT with a constant current ITIMER, accurately fixed internally and temperature compensated, while the MOSFET is off and commanding MOSFET turn-on (and resetting CT at zero) as the voltage across CT equals that on the MULT pin. The voltage on this pin is:

#### **Equation 5**

$$V_{MULT} = K_P Vpk sin \theta$$

where KP is the divider ratio of the resistors biasing the MULT pin. As a result:

#### **Equation 6**

$$T_{OFF} = \frac{C_T}{I_{TIMFR}} K_P Vpk sin\theta \rightarrow K_t = \frac{C_T}{I_{TIMFR}} K_P$$

and the switching frequency is:

#### **Equation 7**

$$f_{sw} = \frac{1}{T_{sw}} = \frac{I_{TIMER}}{K_P C_T Vout} = \frac{1}{K_1 Vout}$$

The timing capacitor CT, therefore, is selected with the following design formula:

#### **Equation 8**

$$C_{T} = \frac{I_{TIMER}}{K_{P} Vout f_{sw}}$$

V<sub>out</sub> and fsw are design specifications, K<sub>P</sub> is chosen so that the voltage on the MULT pin is within the multiplier linearity range (0 to 3 V) and ITIMER is specified in Section 3: Electrical characteristics.



DocID024474 Rev 1

Along a line half-cycle, TOFF goes all the way from a minimum near the zero-crossing to a maximum on the sinusoid peak. It is important to check that the off-time occurring on the peak of the voltage sinusoid at minimum input voltage is greater then the minimum programmable value:

#### **Equation 9**

$$T_{\text{OFFmin}} = \frac{C_{\text{T}}}{I_{\text{TIMER}}} K_{\text{P}} V p k_{\text{min}} > 1.45 \ \mu s$$

This constraint limits the maximum programmable frequency at:

#### **Equation 10**

$$f_{sw.max} = 690 \frac{Vpk_{min}}{Vout} [kHz]$$

As the line RMS voltage is increased and/or the output load is decreased, the boost inductor current tends to become discontinuous starting from the region around the zero-crossings. As a result, the switching frequency is no longer constant and tends to increase. However, the frequency rise is significantly lower as compared to that in a transition-mode (TM) operated boost PFC stage, as illustrated in *Figure 25*. The switching frequency can exceed fsw.max in the region where the inductor current is discontinuous.

Figure 27. Typical frequency change along a line half-cycle in a boost PFC operated in LM-FOT (left) and TM (right)



In this example the voltage ripple appearing across the output capacitor Cout has been neglected. This ripple at twice the line frequency fL has peak amplitude  $\Delta$ Vout proportional to the output current lout:

#### **Equation 11**

$$\Delta Vout = \frac{Iout}{4\pi f_L Cout}$$

As a consequence, fsw is not exactly constant but is modulated at 2fL, which spreads the spectrum of the electrical noise injected back into the power line and facilitates the compliance with conducted EMI emission regulations. The relative frequency change due to the output voltage ripple is:

18/35 DocID024474 Rev 1

#### **Equation 12**

$$\frac{\Delta f_{sw}}{f_{sw}} = \frac{\frac{\Delta Vout}{Vout}}{1 + \frac{\Delta Vout}{Vout}}$$

Figure 28. Line-modulated fixed-off-time-controlled boost PFC: current waveforms



As a result of the operation of the circuit in *Figure 26*, the current that the boost PFC preregulator draws from the power line is not exactly sinusoidal but is affected by distortion that is lower as the current ripple in the boost inductor is smaller as compared to its peak value. *Figure 28* shows some theoretical waveforms, relevant to full load condition, in a line cycle at different input voltages.

In the diagram on the left-hand side the line (input) current waveform is shown for different line voltages, while on the right-hand side the envelope of the inductor current at minimum and maximum line voltage is shown.

The input current waveform relevant to Vin = 88  $V_{ac}$  shows no visible sign of distortion; the operation of the boost inductor is CCM throughout the entire line cycle as testified by the inductor current envelope. The brown waveform is relevant to Vin = 190  $V_{ac}$ , which is the condition where CCM operation no longer occurs at zero-crossings (this voltage value, for a given power level, depends on the inductance value of the boost inductor); a certain degree of distortion is already visible.

Physical Property of the prope

Figure 29. Line-modulated fixed-off-time-controlled boost PFC: input current harmonic contents

The waveform relevant to Vin = 264  $V_{ac}$  shows the highest degree of distortion and the largest portion of the line cycle where boost inductor operates in discontinuous mode (DCM). However, its harmonic content, shown in *Figure 29*, is still so low that it is not an issue for EMC compliance. Almost all the distortion is concentrated in the third harmonic, whose amplitude is 17% of the fundamental one, while the THD is 17.7%.

### 6 Overvoltage protection (OVP)

Normally, the voltage control loop keeps the output voltage Vout of the PFC pre-regulator close to its nominal value, set by the ratio of the resistors R1 and R2 of the output divider. A pin of the device (PFC\_OK) has been dedicated to monitor the output voltage with a separate resistor divider (R3 high, R4 low, see *Figure 30*). This divider is selected so that the voltage at the pin reaches 2.5 V if the output voltage exceeds a preset value, usually larger than the maximum Vout that can be expected.



Figure 30. Output voltage setting, OVP and FFD functions: internal block diagram

Note:

Example:  $V_{out} = 400 \text{ V}$ ,  $V_{outx} = 434 \text{ V}$ .

Select: R3 = 8.8 M; then:  $R4 = 8.8 \text{ M} \cdot 2.5/(434-2.5) = 51 \text{ k}$ .

When this function is triggered, the gate drive activity is immediately stopped until the voltage on the pin PFC\_OK drops below 2.4 V. Notice that R1, R2, R3 and R4 can be selected without any constraints. The unique criterion is that both dividers must sink a current from the output bus which needs to be significantly higher than the bias current of both pins INV and PFC\_OK (< 1  $\mu$ A).

### 7 Feedback failure detection (FFD)

The OVP function handles "normal" overvoltage conditions, i.e. those resulting from an abrupt load/line change or occurring at startup. If the overvoltage is generated by a feedback failure, for instance when the upper resistor of the output divider (R1) fails open, eventually the error amplifier output (COMP) saturates high and the voltage on its inverting input (INV) drops from its steady-sate value (2.5 V). An additional comparator monitors the voltage on the INV pin, comparing it against a reference located at 1.66 V. When the voltage on pin PFC\_OK exceeds 2.5 V and, simultaneously, that on the INV pin falls below 1.66 V, the FFD function is triggered: the gate drive activity is immediately stopped, the device is shut down and its quiescent consumption reduced. This condition is latched and to restart the IC it is necessary to recycle the input power, so that the  $V_{CC}$  voltage goes below 6 V. The pin PFC\_OK doubles its function as a not-latched IC disable: a voltage below 0.23 V shuts down the IC, reducing its consumption below 2 mA. To restart, simply let the voltage on the pin go above 0.27 V. Note that these functions offer complete protection against not only feedback loop failures or erroneous settings, but also against a failure of the protection itself. Either resistor of the PFC\_OK divider failing short or open or a pin PFC\_OK floating results in shutting down the IC and stopping the pre-regulator.

DocID024474 Rev 1

L4984D Voltage feedforward

### 8 Voltage feedforward

The power stage gain of PFC pre-regulators varies with the square of the RMS input voltage. So does the crossover frequency fc of the overall open-loop gain because the gain has a single pole characteristic. This leads to large trade-offs in the design.

For example, setting the gain of the error amplifier to get fc = 20 Hz at 264  $V_{ac}$  means having fc = 4 Hz at 88  $V_{ac}$ , resulting in a sluggish control dynamics. Additionally, the slow control loop causes large transient current flow during rapid line or load changes that are limited by the dynamics of the multiplier output. This limit is considered when selecting the sense resistor to let the full load power pass under minimum line voltage conditions, with some margin. But a fixed current limit allows excessive power input at high line, whereas a fixed power limit requires the current limit to vary inversely with the line voltage.

Input voltage feedforward compensates for the gain variation with the line voltage and allows all of the above-mentioned issues to be minimized. It consists of deriving a voltage proportional to the input RMS voltage, feeding this voltage into a squarer/divider circuit (1/V2 corrector) and providing the resulting signal to the multiplier that generates the current reference for the inner current control loop (see *Figure 31*).

Rectified mains Vcsx E/A output (VCOMP) L4984D current (Vcsx) **JULTIPLIER** 1.5 Vсомр=4V Actual MUL 0.5 0 0.8 1 0 VFF=VMULT

Figure 31. Voltage feedforward: squarer-divider (1/V2) block diagram and transfer characteristic

In this way, if the line voltage doubles the amplitude of the multiplier, output is halved and vice versa, so that the current reference is adapted to the new operating conditions with (ideally) no need to invoke the slow response of the error amplifier. Additionally, the loop gain is constant throughout the input voltage range, which improves significantly dynamic behavior at low line and simplifies loop design.

Actually, deriving a voltage proportional to the RMS line voltage implies a form of integration, which has its own time constant. If it is too small, the voltage generated is affected by a considerable amount of ripple at twice the mains frequency that causes distortion of the current reference (resulting in high THD and poor PF); if it is too large there is a considerable delay in setting the right amount of feedforward, resulting in excessive overshoot and undershoot of the pre-regulator output voltage in response to large line voltage changes. Clearly, a trade-off is required.

The L4984D realizes a new voltage feedforward that, using just two external parts, strongly minimizes this time constant trade-off issue whichever voltage change occurs on the mains,



both surges and drops. A capacitor  $C_{FF}$  and a resistor  $R_{FF}$ , connected from the VFF pin to ground, complete an internal peak-holding circuit that provides a DC voltage equal to the peak of the voltage applied on the MULT pin. In this way, in case of sudden line voltage rise,  $C_{FF}$  is rapidly charged through the low impedance of the internal diode; in case of line voltage drop, an internal "mains drop" detector enables a low impedance switch that suddenly discharges  $C_{FF}$ , therefore reducing the settling time needed to reach the new voltage level. The discharge of  $C_{FF}$  is stopped when either its voltage equals the voltage on the MULT pin or the voltage on the VFF pin falls below 0.88 V, to prevent the "brownout protection" function from being improperly activated (see Section 12: Power management and housekeeping functions). With this functionality, an acceptably low steady-state ripple of the VFF voltage (and, then, low current distortion) can be achieved with a limited undershoot or overshoot on the pre-regulator output during line transients.

The twice-mains-frequency (2· fL) ripple appearing across  $C_{FF}$  is triangular with peak-to-peak amplitude that, with good approximation, is given by:

#### **Equation 13**

$$\Delta V_{FF} = \frac{2 V_{MULTpk}}{1 + 4 f_L R_{FF} C_{FF}}$$

where fL is the line frequency. The amount of 3rd harmonic distortion introduced by this ripple, related to the amplitude of its 2· fL component, is:

#### **Equation 14**

$$D_3\% = \frac{100}{2\pi f_L R_{FF} C_{FF}}$$

Figure 32 shows a diagram that helps choose the time constant  $R_{FF} \cdot C_{FF}$  based on the amount of maximum desired 3rd harmonic distortion. Note, however, that there is a minimum value for the time constant  $R_{FF} \cdot C_{FF}$  below which improper activation of the VFF fast discharge may occur. In fact, the twice-mains-frequency ripple across  $C_{FF}$  under steady-state conditions must be lower than the minimum line drop detection threshold  $(\Delta V_{VFF})_{min} = 40 \text{ mV}$ . Therefore:

#### **Equation 15**

$$R_{\text{FF}} \cdot C_{\text{FF}} > \frac{2 \frac{V_{\text{MULTpk\_max}}}{\Delta V_{\text{VFF\_min}}} - 1}{4 \, f_{L\_\text{min}}}$$

Always connect  $R_{FF}$  and  $C_{FF}$  to the pin; the IC does not work properly if the pin is left floating or may be damaged if connected directly to ground.

L4984D Voltage feedforward

Figure 32. R<sub>FF</sub>-C<sub>FF</sub> as a function of 3rd harmonic distortion introduced in the input current



Soft-start L4984D

### 9 Soft-start

To reduce inrush energy at startup or after an auto-restart protection tripping, the L4984D uses soft-start. Please refer to *Table* in *Section 12: Power management and housekeeping functions* for more details of the events triggering soft-start.

The function is performed by internally pulling the voltage on the MULT pin towards an asymptotic level located at about 4.1 V as the device wakes up. This has a twofold effect: on the one hand, the output of the multiplier is lowered through the voltage feedforward function, therefore programming a lower peak current; on the other hand, the off-time of the power switch is considerably prolonged with respect to the normal values programmed by the capacitor connected to the TIMER pin. In this way, both the current inrush and the risk of saturating the boost inductor at startup are minimized.

After 300  $\mu$ s from its activation, the pull-up is released. The voltage on the MULT pin decays with the time constant determined by the resistor divider that biases the pin and the bypass capacitor typically connected between the pin and ground to reduce noise pick-up. At the same time,  $C_{FF}$  is discharged by turning on the internal low impedance discharge switch (see Section 8: Voltage feedforward).

The soft-start function is performed at turn-on by VCC Turn-on threshold ( $V_{CCOn}$ ), by the brownout function and at startup by PFC\_OK. On the following activations by PFC\_OK (like during burst-mode operation driven by a D2D converter controller) the soft-start function is not performed. *Figure 33* shows the different startup mechanisms and the activations of the soft-start function.



Figure 33. Startup mechanisms and activations of the soft-start function

26/35 DocID024474 Rev 1

#### 10 Inductor saturation detection

Boost inductor hard saturation may be a fatal event for a PFC pre-regulator: the current upslope becomes so large (50-100 times steeper, see *Figure 34*) that, during the current sense propagation delay, the current may reach abnormally high values. The voltage drop caused by this abnormal current on the sense resistor reduces the gate-to-source voltage, so that the MOSFET may work in the active region and dissipate a huge amount of power, which leads to a catastrophic failure after few switching cycles.

However, even a well-designed boost inductor may occasionally saturate when the boost stage recovers after a missing line cycle. This happens when the restart occurs at an unfavorable line voltage phase, i.e. when the output voltage is lower than the rectified input voltage as this reappears. As a result, in the boost inductor the inrush current coming from the bridge rectifier and going to the output capacitor adds up to the switched current. Furthermore, there is little or no voltage available for demagnetization.

To cope with a saturated inductor, the L4984D is provided with a second comparator on the current sense pin (CS, pin 4) that stops the IC if the voltage, normally limited within 0.88 V, exceeds 1.7 V. After that, the IC is restarted by the internal starter circuitry; the starter repetition time is low enough (300  $\mu$ s typ.) to guarantee low stress for the inductor, the Power MOSFET and the boost diode.

Vcs Vcs Vcs 1 7V 1 7V DΙι DIL Multiplier Multiplie Multiplier Output Output Output → Tdelay Tdelay Inductor slightly Inductor saturating Inductor not saturating saturating hard AM13249v1

Figure 34. Effect of boost inductor saturation on MOSFET current and detection method

### 11 THD optimizer circuit

The L4984D is provided with a special circuit that reduces the conduction dead-angle occurring at the AC input current near the zero-crossings of the line voltage (crossover distortion). In this way the THD (total harmonic distortion) of the current is considerably reduced.

A major cause of this distortion is the inability of the system to transfer energy effectively when the instantaneous line voltage is very low. This effect is magnified by the high-frequency filter capacitor placed after the bridge rectifier, which retains some residual voltage that causes the diodes of the bridge rectifier to be reverse-biased and the input current flow to temporarily stop.

To overcome this issue the device forces the PFC pre-regulator to process more energy near the line voltage zero-crossings as compared to that commanded by the control loop. This results in both minimizing the time interval where energy transfer is lacking and fully discharging the high-frequency filter capacitor after the bridge.



Figure 35. THD optimizer circuit

Downloaded from Arrow.com.



Figure 36. HD optimization: standard PFC controller

Figure 35 shows the internal block diagram of the THD optimizer circuit.

To take maximum benefit from the THD optimizer circuit, the high-frequency filter capacitor after the bridge rectifier should be minimized, compatibly with EMI filtering needs. A large capacitance, in fact, introduces a conduction dead-angle of the AC input current - even with an ideal energy transfer by the PFC pre-regulator - therefore reducing the effectiveness of the optimizer circuit.

Essentially, the circuit artificially increases the on-time of the power switch with a positive offset added to the output of the multiplier in the proximity of the line voltage zero-crossings. This offset is reduced as the instantaneous line voltage increases, so that it becomes negligible as the line voltage moves toward the top of the sinusoid. Furthermore, the offset is modulated by the voltage on the VFF pin (see Section 8: Voltage feedforward) so as to have little offset at low line, where energy transfer at zero-crossings is typically quite good, and a larger offset at high line where the energy transfer gets worse.

The effect of the circuit is shown in *Figure 36*, where the key waveforms of a standard PFC controller are compared to those of this chip. Note the significant reduction in the region around the zero-crossing where the drain voltage cannot reach the output voltage and how switching frequency drops dramatically near the zero-crossing.

### 12 Power management and housekeeping functions

A communication line with the control IC of the cascaded DC-DC converter can be established via the disable function included in the PFC\_OK pin (see Section 7: Feedback failure detection (FFD) for more details). Typically this line is used to allow the PWM controller of the cascaded DC-DC converter to shut down the L4984D in case of light load and to minimize the no-load input consumption. Should the residual consumption of the chip be an issue, it is also possible to cut down the supply voltage. Interface circuits like those are shown in Figure 37. Needless to say, this operation assumes that the cascaded DC-DC converter stage works as the master and the PFC stage as the slave or, in other words, that the DC-DC stage starts first; it powers both controllers and enables/disables the operation of the PFC stage.

| L6599A | PFC\_STOP | PFC\_OK | 6 | L4984D | L6591 | 8 | PFC\_STOP | L4984D | L659204 | 10 | L4984D | L6591 | 8 | PFC\_STOP | L4984D | L4984D | L6591 | 8 | PFC\_STOP | L4984D | L4984D | L4984D | L6591 | R6591 |

Figure 37. Interface circuits that let DC-DC converter controller IC disable the L4984D

Another available function is brownout protection, which is basically a not-latched shutdown function that is activated when a condition of mains undervoltage is detected. This condition may cause overheating of the primary power section due to an excess of RMS current. Brownout can also cause the PFC pre-regulator to work in open loop, which may be dangerous to the PFC stage itself and the downstream converter, should the input voltage return abruptly to its rated value. Another problem is the spurious restarts that may occur during converter power-down and that cause the output voltage of the converter to not decay to zero monotonically. For these reasons it is usually preferable to shut down the unit in the case of brownout. The brownout threshold is internally fixed at 0.8 V and is sensed on the VFF pin while the voltage is falling. An 80 mV hysteresis prevents rebounding at input voltage turn-off.

The soft-start function is performed by PFC\_OK enable threshold (V<sub>PFC\_OK\_E</sub>) only at startup, but not on the following activations, to ensure a proper burst-mode operation (as described in *Figure 33*). For this reason pin MULT is suggested to be used as remote ON/OFF control.

In *Table 6* it is possible to find a summary of all of the above mentioned working conditions that cause the device to stop operating.

30/35 DocID024474 Rev 1

Table 6. Summary of L4984D idle states

| ,                              |                                                                                 |                   |                                                                                   |                        |                  |  |
|--------------------------------|---------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------|------------------------|------------------|--|
| Condition                      | Caused or revealed by                                                           | IC behavior       | Restart condition                                                                 | Typical IC consumption | SS<br>activation |  |
| UVLO                           | V <sub>CC</sub> < V <sub>CCOff</sub>                                            | Disabled          | V <sub>CC</sub> > V <sub>CCOn</sub>                                               | 65 µA                  | Yes              |  |
| Standby                        | V <sub>PFC_OK</sub> < V <sub>PFC_OK_D</sub>                                     | Stop<br>switching | V <sub>PFC_OK</sub> ><br>V <sub>PFC_OK_E</sub>                                    | 1.5 mA                 | No               |  |
| AC brownout                    | V <sub>VFF</sub> < V <sub>DIS</sub>                                             | Stop<br>switching | V <sub>VFF</sub> > V <sub>EN</sub>                                                | 1.5 mA                 | Yes              |  |
| OVP                            | V <sub>PFC_OK</sub> > V <sub>PFC_OK_S</sub>                                     | Stop<br>switching | V <sub>PFC_OK</sub> <<br>V <sub>PFC_OK_R</sub>                                    | 2.2 mA                 | No               |  |
| Feedback<br>failure            | V <sub>PFC_OK</sub> > V <sub>PFC_OK_S</sub><br>AND<br>V <sub>INV</sub> < 1.66 V | Latched-off       | V <sub>CC</sub> < V <sub>CCrestart</sub> then V <sub>CC</sub> > V <sub>CCOn</sub> | 180 μΑ                 | Yes              |  |
| Low consumption                | V <sub>COMP</sub> < 2.4 V                                                       | Burst mode        | V <sub>COMP</sub> > 2.4 V                                                         | 1.8 mA                 | No               |  |
| Saturated<br>boost<br>inductor | Vcs > V <sub>CS_th</sub>                                                        | Stop<br>switching | Auto restart<br>after 300 is                                                      | 4 mA                   | No               |  |



## 13 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

Table 7. SSO10 mechanical data

| Dim   |      | Databook (mm) |      |
|-------|------|---------------|------|
| Dilli | Тур  | Min           | Max  |
| А     |      |               | 1.75 |
| A1    |      | 0.10          | 0.25 |
| A2    |      | 1.25          |      |
| b     |      | 0.31          | 0.51 |
| С     |      | 0.17          | 0.25 |
| D     | 4.90 | 4.80          | 5    |
| Е     | 6    | 5.80          | 6.20 |
| E1    | 3.90 | 3.80          | 4    |
| е     | 1    |               |      |
| h     |      | 0.25          | 0.50 |
| L     |      | 0.40          | 0.90 |
| K     |      | 0°            | 8°   |



Figure 38. SSO10 package dimensions

Revision history L4984D

# 14 Revision history

Table 8. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 15-Apr-2013 | 1        | Initial release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



DocID024474 Rev 1