# 1. Pin Configurations and Pinouts Table 1-1. Pin Configurations | Pin Name | Function | |-----------------|------------------------| | CLK | Clock | | GND | Ground | | I | Logic Inputs | | I/O | Bi-directional Buffers | | ŌĒ | Output Enable | | V <sub>CC</sub> | +5V Power Supply | Figure 1-1. Pinouts Note: Drawings are not to scale. # 2. Block Diagram Figure 2-1. Block Diagram ### 3. Electrical Characteristics # 3.1 Absolute Maximum Ratings\* | Temperature Under Bias55°C to +125°C | |----------------------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground2.0V to +7.0V <sup>(1)</sup> | | Voltage on Input Pins with Respect to Ground During Programming2.0V to +14.0V <sup>(1)</sup> | | Programming Voltage with Respect to Ground2.0V to +14.0V <sup>(1)</sup> | \*Notice: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: 1. Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20ns. Maximum output pin voltage is $V_{CC} + 0.75V$ DC, which may overshoot to 7.0V for pulses of less than 20ns. ### 3.2 Pin Capacitance Table 3-1. Pin Capacitance (f = 1MHz, $T = 25°C^{(1)}$ ) | | Тур | Max | Units | Conditions | |------------------|-----|-----|-------|-----------------------| | C <sub>IN</sub> | 5 | 8 | pF | V <sub>IN</sub> = 0V | | C <sub>OUT</sub> | 6 | 8 | pF | V <sub>OUT</sub> = 0V | Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. ### 3.3 DC and AC Operating Conditions Table 3-2. DC and AC Operating Conditions | | Industrial | |---------------------------------|----------------| | Operating Temperature (Ambient) | -40°C to +85°C | | V <sub>CC</sub> Power Supply | 5.0V ± 10% | ### 3.4 DC Characteristics Table 3-3. DC Characteristics | Symbol | Parameter | Condition | | Min | Тур | Max | Units | |--------------------------------|--------------------------------------|-----------------------------------------------------------------------------------|---------------------------|------|-----|------------------------|-------| | I <sub>IL</sub> | Input or I/O Low<br>Leakage Current | $0 \le V_{IN} \le V_{IL}(Max)$ | | | -35 | -100 | μΑ | | I <sub>IH</sub> | Input or I/O High<br>Leakage Current | $3.5 \le V_{IN} \le V_{CC}$ | | | | 10 | μΑ | | | | | B-10 | | 55 | 95 | | | I <sub>CC</sub> | Power Supply<br>Current, Standby | V <sub>CC</sub> = Max<br>V <sub>IN</sub> = Max, Outputs Open | B-15 | | 50 | 80 | mA | | | | | BQL-15 | | 5 | 15 | | | | | | B-10 | | 60 | 100 | | | I <sub>CC2</sub> | Clocked Power<br>Supply Current | V <sub>CC</sub> = Max, Outputs Open<br>f = 15MHz | B-15 | | 55 | 95 | mA | | | | | BQL-15 | | 20 | 40 | | | I <sub>OS</sub> <sup>(1)</sup> | Output Short<br>Circuit Current | V <sub>OUT</sub> = 0.5 V | | | | -130 | mA | | V <sub>IL</sub> | Input Low Voltage | | | -0.5 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | | | | V <sub>CC</sub> + 0.75 | V | | V <sub>OL</sub> | Output High Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $V_{CC} = \text{Min}$ $I_{OL} = 24\text{mA}$ | | | | 0.5 | V | | V <sub>OH</sub> | Output High Voltage | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$V_{CC} = Min$ | I <sub>OH</sub> = -4.0 mA | 2.4 | | | V | Note: 1. Not more than one output at a time should be shorted. Duration of short circuit test should not exceed 30s. ### 3.5 AC Characteristics Table 3-4. AC Characteristics<sup>(1)</sup> | | | | -1 | 10 | -15 | | | |------------------|---------------------------------------------------------|---------------------|-----|-----|-----|-----|-------| | Symbol | Parameter | | Min | Max | Min | Max | Units | | t <sub>PD</sub> | Input or Feedback to<br>Non-Registered Output | 8 outputs switching | 3 | 10 | 3 | 15 | ns | | t <sub>CF</sub> | Clock to Feedback | | | 6 | | 8 | ns | | t <sub>CO</sub> | Clock to Output | | 2 | 7 | 2 | 10 | ns | | t <sub>S</sub> | Input or Feedback Setup Time | | 7.5 | | 12 | | ns | | t <sub>H</sub> | Hold Time | Hold Time | | | 0 | | ns | | t <sub>P</sub> | Clock Period | | 12 | | 16 | | ns | | t <sub>W</sub> | Clock Width | | 6 | | 8 | | ns | | | External Feedback 1/(t <sub>S</sub> + t <sub>CO</sub> ) | | | 68 | | 45 | | | f <sub>MAX</sub> | Internal Feedback 1/(t <sub>S</sub> + t <sub>CF</sub> ) | | | 74 | | 50 | MHz | | | No Feedback 1/(t <sub>P</sub> ) | | | 83 | | 62 | | | t <sub>EA</sub> | Input to Output Enable — Product Term | | 3 | 10 | 3 | 15 | ns | | t <sub>ER</sub> | Input to Output Disable — Product Term | | 2 | 10 | 2 | 15 | ns | | t <sub>PZX</sub> | OE pin to Output Enable | | 2 | 10 | 2 | 15 | ns | | t <sub>PXZ</sub> | OE pin to Output Disable | | 1.5 | 10 | 1.5 | 15 | ns | Note: 1. See ordering information for valid part numbers and speed grades. Figure 3-1. AC Waveforms<sup>(3.6)</sup> Note 1. Timing measurement reference is 1.5V. Input AC driving levels are 0.0V 3.0V, unless otherwise specified. ### 3.6 Input Test Waveforms #### 3.6.1 Input Test Waveforms and Measurement Levels Figure 3-2. Input Test Waveforms and Measurement Levels $t_R$ , $t_F < 5$ ns (10% to 90%) #### 3.6.2 Output Test Loads (Commercial) Figure 3-3. Output Test Loads C<sub>1</sub> includes Test fixture and Probe capacitance ### 3.7 Power-up Reset The registers in the ATF16V8B(QL) are designed to reset during power-up. At a point delayed slightly from $V_{CC}$ crossing $V_{RST}$ , all registers will be reset to the low state. As a result, the registered output state will always be high on power-up. This feature is critical for state machine initialization. However, due to the asynchronous nature of reset and the uncertainty of how $V_{CC}$ actually rises in the system, the following conditions are required: - 1. The V<sub>CC</sub> rise must be monotonic, - 2. After reset occurs, all input and feedback setup times must be met before driving the clock pin high, and - 3. The clock must remain stable during t<sub>PR</sub>. Figure 3-4. Power-up Reset Waveforms Table 3-5. Power-up Reset Parameters | Parameter | Description | Тур | Max | Units | |------------------|------------------------|-----|-------|-------| | t <sub>PR</sub> | Power-up Reset Time | 600 | 1,000 | ns | | V <sub>RST</sub> | Power-up Reset Voltage | 3.8 | 4.5 | V | #### 3.8 Preload of Registered Outputs The ATF16V8B(QL) device registers are provided with circuitry to allow loading of each register with either a high or a low. This feature will simplify testing since any state can be forced into the registers to control test sequencing. A JEDEC file with preload is generated when a source file with vectors is compiled. Once downloaded, the JEDEC file preload sequence will be done automatically by most of the approved programmers after the programming. # 4. Security Fuse Usage A single fuse is provided to prevent unauthorized copying of the ATF16V8B(QL) fuse patterns. Once programmed, fuse verify and preload are inhibited. However, the 64-bit User Signature remains accessible. The security fuse should be programmed last, as its effect is immediate. ## 5. Electronic Signature Word There are 64 bits of programmable memory that are always available to the user, even if the device is secured. These bits can be used for user-specific data. # 6. Programming/Erasing Programming/erasing is performed using standard PLD programmers. # 7. Input and I/O Pull-ups All ATF16V8B(QL) family members have internal input and I/O pull-up resistors. Therefore, whenever inputs or I/Os are not being driven externally, they will float to $V_{CC}$ . This ensures that all logic array inputs are at known states. These are relatively weak active pull-ups that can easily be over driven by TTL-compatible drivers (see input and I/O diagrams below). Figure 7-1. Input Diagram Figure 7-2. I/O Diagram # 8. Functional Logic Diagram Description The logic option and functional diagrams describe the ATF16V8B(QL) architecture. Eight configurable macrocells can be configured as a registered output, combinatorial I/O, combinatorial output, or dedicated input. The ATF16V8B(QL) can be configured in one of three different modes. Each mode makes the ATF16V8B(QL) look like a different device. Most PLD compilers can choose the right mode automatically. The user can also force the selection by supplying the compiler with a mode selection. The determining factors would be the usage of register versus combinatorial outputs and dedicated outputs versus outputs with output enable control. The ATF16V8B(QL) universal architecture can be programmed to emulate many 20-pin PAL devices. These architectural subsets can be found in each of the configuration modes described in the following pages. The user can download the listed subset device JEDEC programming file to the PLD programmer, and the ATF16V8B(QL) can be configured to act like the chosen device. Check with your programmer manufacturer for this capability. Unused product terms are automatically disabled by the compiler to decrease power consumption. A security fuse, when programmed, protects the content of the ATF16V8B(QL). Eight bytes (64 fuses) of User Signature are accessible to the user for purposes such as storing project name, part number, revision, or date. The User Signature is accessible regardless of the state of the security fuse. # 9. Software Support Atmel WinCUPL is a free tool, available on Atmel's web site and can be used to design in all members of the ATF16V8B(QL) family of SPLDs. The below table lists the Atmel WinCUPL device mnemonics for the different macrocell configuration modes. Table 9-1. Compiler Mode Selection | | Registered | Complex | Simple | Auto Select | |---------------------|------------|---------|---------|-------------| | CUPL, Atmel WinCUPL | G16V8MS | G16V8MA | G16V8AS | G16V8 | # 10. Macrocell Configuration Software compilers support the three different OMC modes as different device types. Most compilers have the ability to automatically select the device type, generally based on the register usage and Output Enable (OE) usage. Register usage on the device forces the software to choose the registered mode. All combinatorial outputs with OE controlled by the product term will force the software to choose the complex mode. The software will choose the simple mode only when all outputs are dedicated combinatorial without OE control. The different device types can be used to override the automatic device selection by the software. For further details, refer to the compiler software manuals. When using compiler software to configure the device, the user must pay special attention to the following restrictions in each mode: #### Registered Mode Pin 1 and pin 11 are permanently configured as clock and output enable respectively. These pins cannot be configured as dedicated inputs in the registered mode. #### Complex Mode Pin 1 and pin 11 become dedicated inputs and use the feedback paths of pin 19 and pin 12 respectively. Because of this feedback path usage, pin 19 and pin 12 do not have the feedback option in this mode. #### Simple Mode All feedback paths of the output pins are routed via the adjacent pins. In doing so, the two inner most pins (pins 15 and 16) will not have the feedback option as these pins are always configured as dedicated combinatorial output. ### 10.1 ATF16V8B(QL) Registered Mode **PAL Device Emulation/PAL Replacement.** The registered mode is used if one or more registers are required. Each macrocell can be configured as either a registered or combinatorial output or I/O, or as an input. For a registered output or I/O, the output is enabled by the $\overline{OE}$ pin, and the register is clocked by the CLK pin. Eight product terms are allocated to the sum term. For a combinatorial output or I/O, the output enable is controlled by a product term, and seven product terms are allocated to the sum term. When the macrocell is configured as an input, the output enable is permanently disabled. Any register usage will make the compiler select this mode. The following registered devices can be emulated using this mode: - 16R8 - 16RP8 - 16R6 - 16RP6 - 16R4 - 16RP4 Figure 10-1. Registered Configuration for Registered Mode<sup>(1)(2)</sup> Notes: 1. Pin 1 controls common CLK for the registered outputs. Pin 11 controls common $\overline{\text{OE}}$ for the registered outputs. Pin 1 and Pin 11 are permanently configured as CLK and $\overline{\text{OE}}$ . 2. The development software configures all the architecture control bits and checks for proper pin usage automatically. Figure 10-2. Combinatorial Configuration for Registered Mode<sup>(1)(2)</sup> Notes: - 1. Pin 1 and Pin 11 are permanently configured as CLK and $\overline{\text{OE}}$ . - 2. The development software configures all the architecture control bits and checks for proper pin usage automatically. Figure 10-3. Registered Mode Logic Diagram 12 ### 10.2 ATF16V8B(QL) Complex Mode **PAL Device Emulation/PAL Replacement.** In the complex mode, combinatorial output and I/O functions are possible. Pins 1 and 11 are regular inputs to the array. Pins 13 through 18 have pin feedback paths back to the AND-array, which makes full I/O capability possible. Pins 12 and 19 (outermost macrocells) are outputs only. They do not have input capability. In this mode, each macrocell has seven product terms going to the sum term and one product term enabling the output. Combinatorial applications with an OE requirement will make the compiler select this mode. The following devices can be emulated using this mode: - 16L8 - 16H8 - 16P8 Figure 10-4. Complex Mode Option Figure 10-5. Complex Mode Logic Diagram 14 ### 10.3 ATF16V8B(QL) Simple Mode **PAL Device Emulation/PAL Replacement.** In the Simple Mode, 8 product terms are allocated to the sum term. Pins 15 and 16 (center macrocells) are permanently configured as combinatorial outputs. Other macrocells can be either inputs or combinatorial outputs with pin feedback to the AND-array. Pins 1 and 11 are regular inputs. The compiler selects this mode when all outputs are combinatorial without OE control. The following simple PALs can be emulated using this mode: | • | 10L8 | • | 10H8 | • | 10P8 | |---|------|---|------|---|------| | • | 12L6 | • | 12H6 | • | 12P6 | | • | 14L4 | • | 14H4 | • | 14P4 | | • | 16L2 | • | 16H2 | • | 16P2 | Figure 10-6. Simple Mode Option <sup>\*</sup> Pins 15 and 16 are always enabled. Figure 10-7. Simple Mode Logic Diagram ### 11. Test Characterization Data # **Supply Current vs Input Frequency** # Supply Current vs Supply Voltage ### Supply Current vs Supply Voltage ### Supply Current vs Ambient Temperature ### **Supply Current vs Ambient Temperature** ### **Output Source Current vs Supply Current** ### **Output Sink Current vs Supply Current** #### **Output Source Current vs Outpute Voltage** ## **Output Source Current vs Output Voltage** ### Normalized TPD vs Supply Voltage #### Normalized TCO vs Supply Voltage #### **Output Sink Current vs Output Voltage** #### **Output Sink Current vs Output Voltage** #### **Normalized TPD vs Ambient Temperature** ### Normalized TCO vs Ambient Temperature ### Normalized TS vs Supply Voltage # Normalized TS vs Ambient Temperature ### **Delta TPD vs Output Loading** #### **Delta TCO vs Output Loading** ### Delta TPD vs # Output Switching #### Delta TCO vs # Output Switching #### **Input Current vs Input Voltage** #### Input Clamp Current vs Input Voltage # 12. Ordering Information | t <sub>PD</sub><br>(ns) | t <sub>s</sub><br>(ns) | t <sub>co</sub><br>(ns) | Ordering Code | Package | Operation Range | |-------------------------|--------------------------------------------|-----------------------------------------------------|---------------------------------|---------|-----------------| | 10 | 7.5 | 7 | ATF16V8B-10JU | 20J | | | | ATF16V8B-15SU | 20S2 | Industrial | | | | 45 | 12 | ATF16V8B-15XU 20X (Pb/Halide-free/Ro | (Pb/Halide-free/RoHS Compliant) | | | | 15 | 12 10 ATF16V8B-15PU 20P3 ATF16V8B-15JU 20J | (-40°C to +85°C) | | | | | | | | ATF16V8B-15JU | 20J | | | | | | | | | | | | | ATF16V8BQL-15SU | 20S2 | | | 15 | 10 | ATF16V8BQL-15XU 20X Industrial | | | | | 15 | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` | (Pb/Halide-free/RoHS Compliant)<br>(-40°C to +85°C) | | | | | | | ATF16V8BQL-15JU | 20J | | | | | Package Type | | | | | | |------|----------------------------------------------------------------|--|--|--|--|--| | 20S2 | 20-lead, 0.300" wide, Plastic Gull-wing Small Outline (SOIC) | | | | | | | 20X | 20-lead, 4.4mm wide, Plastic Thin Shrink Small Outline (TSSOP) | | | | | | | 20P3 | 20-lead, 0.300" wide, Plastic Dual Inline Package (PDIP) | | | | | | | 20J | 20-lead, Plastic J-leaded Chip Carrier (PLCC) | | | | | | # 13. Packaging Information #### 13.1 20S2 — 20-lead SOIC Notes: ### SIDE VIEW - This drawing is for general information only. Refer to JEDEC Drawing MS-013, Variation AC, for proper dimensions, tolerances, datums, etc. - Dimension D does not include mold flash, protrusions or gate burrs. Mold flash, protrustions or gate burrs shall not exceed 0.15 mm per end. Diminsion E1 does not include interlead flash or protursion. Interlead flash or protrusion shall not exceed 0.25 mm per side. - 3. The package top may be smaller than the package bottom. Dimensions D and E1 are determinded at the outermost extremes of the plastic body exclusive of mold flash, the bar burrs, gate burrs and interlead flash, but including any mismatch between the top and bottom of the plastic body. - 4. The dimensions apply to the flat section of the lead between 0.10 to 0.25 mm from the lead tip. - Dimension 'b' does not include the dambar protrusion. Allowable dambar protrusion shall be 0.10 mm total in excess of the 'b' dimension at maximum material condition. The dambar may not be located on the lower radius of the foot. - 'A1' is defined as the vertical distance from the seating plane to the lowest point on the package body excluding the lid or thermal enhancement on the cavity down package configuration. #### COMMON DIMENSIONS (Unit of Measure = mm) | • | | | | | |--------|------|----------|------|------| | SYMBOL | MIN | NOM | MAX | NOTE | | D | 1 | 12.80 BS | SC . | 2,3 | | E1 | | 7.50 BS | С | 2,3 | | E | 1 | 10.30 BS | SC . | | | Α | ı | - | 2.65 | | | A1 | 0.10 | - | 0.30 | 6 | | A2 | 2.05 | - | - | | | е | | | | | | b | 0.31 | - | 0.51 | 4,5 | | L | 0.40 | - | 1.27 | | | С | 0.20 | - | 0.33 | 4 | 7/1/14 | Atmel | TITLE | GPC | DRAWING NO. | REV. | |-------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-------------|------| | Package Drawing Contact:<br>packagedrawings@atmel.com | <b>20S2</b> , 20-lead, 0.300" Wide Body, Plastic Gull Wing Small Outline Package (SOIC) | SRJ | 20S2 | Е | #### 13.2 20X — 20-lead TSSOP Top View Side View **End View** **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|----------|----------|------|------| | D | 6.40 | 6.50 | 6.60 | 2, 5 | | E | 6.40 BSC | | | | | E1 | 4.30 | 4.40 | 4.50 | 3, 5 | | А | _ | _ | 1.20 | | | A2 | 0.80 | 1.00 | 1.05 | | | b | 0.19 | _ | 0.30 | 4 | | е | 0.65 BSC | | | | | L | 0.45 | 0.60 | 0.75 | | | L1 | | 1.00 REF | | | | | | | | | - Notes: 1. This drawing is for general information only. Please refer to JEDEC Drawing MO-153, Variation AC, for additional - 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15 mm (0.006 in) per side. - 3. Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed 0.25 mm (0.010 in) per side. - 4. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08 mm total in excess of the b dimension at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07 mm. - 5. Dimension D and E1 to be determined at Datum Plane H. 09/26/11 | ∕ltmel | TITLE | GPC | DRAWING NO. | REV. | |-------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-------------|------| | Package Drawing Contact:<br>packagedrawings@atmel.com | 20X, 20-lead 4.4 x 6.5 mm Body, 0.65 mm<br>Lead Pitch, Thin Shrink Small Outline Package<br>(TSSOP) | TLN | 20X | D | **Atmel** #### 13.3 20P3 — 20-lead PDIP #### Notes: - 1. This package conforms to JEDEC reference MS-001, Variation AD. - Dimensions D and E1 do not include mold Flash or Protrusion. Mold Flash or Protrusion shall not exceed 0.25 mm (0.010"). | Symbol | Min. | Nom. | Max. | Note | |--------|--------|----------|--------|--------| | Α | - | - | 5.334 | | | A1 | 0.381 | - | - | | | A2 | 2.921 | 3.302 | 4.953 | | | b | 0.356 | 0.457 | 0.588 | | | b2 | 1.143 | 1.524 | 1.778 | | | С | 0.203 | 0.254 | 0.356 | | | D | 24.892 | 26.162 | 26.924 | Note 2 | | Е | 7.620 | 7.874 | 8.255 | | | E1 | 6.096 | 6.350 | 7.112 | Note 2 | | L | 2.921 | 3.302 | 3.810 | | | е | | 2.54 BSC | | | | eA | | 7.62 BSC | | | | ΔR | _ | _ | 10 922 | | 1/6/12 REV. F **Atmel** Package Drawing Contact: packagedrawings@atmel.com **Lead Detail** TITLE 20P3, 20-lead, 0.300"/7.62 mm Wide Plastic Dual Inline Package (PDIP) eС 0.000 | GPC | | |-----|--| | PQD | | DRAWING NO. 20P3 1.524 #### 13.4 20J — 20-lead PLCC - Notes: 1. This package conforms to JEDEC reference MS-018, Variation AA - 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line. - 3. Lead coplanarity is 0.004" (0.102mm) maximum | SYMBOL | MIN | NOM | MAX | NOTE | |--------|-----------|-----|--------|--------| | Α | 4.191 | _ | 4.572 | | | A1 | 2.286 | _ | 3.048 | | | A2 | 0.508 | _ | _ | | | D | 9.779 | - | 10.033 | | | D1 | 8.890 | _ | 9.042 | Note 2 | | E | 9.779 | _ | 10.033 | | | E1 | 8.890 | _ | 9.042 | Note 2 | | D2/E2 | 7.366 | _ | 8.382 | | | В | 0.660 | _ | 0.813 | | | B1 | 0.330 | _ | 0.533 | | | е | 1.270 TYP | | | | 10/04/01 **Atmel** Package Drawing Contact: packagedrawings@atmel.com TITLE 20J, 20-lead, Plastic J-leaded Chip Carrier (PLCC) DRAWING NO. | REV. 20J В # 14. Revision History | Doc. Rev. | Date | Comments | |-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0364K | 07/2014 | Removed ATF16V8BQ device and commercial options due to becoming obsolete. Updated package drawings to most current versions and the 20S to 20S2 package drawing. Updated template, Atmel logos, disclaimer page. | | 0364J | 07/2005 | Green Package options added in 2005. | | | 1999 | ATF16V8B-25 JC/PC/SC/XC/JI/PI/SI/XI and ATF16V8BQL-25 JC/PC/SC/XC/JI/PI/SI/XI were obsoleted in August 1999 and removed from the datasheet. | **Atmel Corporation** 1600 Technology Drive, San Jose, CA 95110 USA **T**: (+1)(408) 441.0311 F: (+1)(408) 436.4200 www.atmel.com © 2014 Atmel Corporation. / Rev.: Atmel-0364K-PLD-ATF16V8B-8BQ-8BQL-Datasheet\_072014. Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others. DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.