## 1. Description The Atmel<sup>®</sup> ATA6628 is a fully integrated LIN transceiver, which complies with the LIN 2.0, 2.1 and SAEJ2602-2 specifications. It has a low-drop voltage regulator for 3.3V/85mA output and a window watchdog. The Atmel ATA6630 has the same functionality as the Atmel ATA6628; however, it uses a 5V/85mA regulator. The voltage regulator is able to source up to 85mA, but the output current can be boosted by using an external NPN transistor. This chip combination makes it possible to develop inexpensive, simple, yet powerful slave and master nodes for LIN-bus systems. Atmel ATA6628/ATA6630 are designed to handle the low-speed data communication in vehicles, e.g., in convenience electronics. Improved slope control at the LIN-driver ensures secure data communication up to 20kBaud. The bus output is designed to withstand high voltage. Sleep Mode and Silent Mode guarantee minimized current consumption even in the case of a floating or a short circuited LIN- bus. Figure 1-1. Block Diagram # 2. Pin Configuration Figure 2-1. Pinning QFN20 Table 2-1. Pin Description | Pin | Symbol | Function | |----------|---------|---------------------------------------------------------------------------------------------| | 1 | VBATT | Battery supply for the voltage divider | | 2 | EN | Enables the device into Normal Mode | | 3 | NTRIG | Low-level watchdog trigger input from microcontroller; if not needed, connect to PVCC | | 4 | WAKE | High-voltage input for local wake-up request; if not needed, connect to VS | | 5 | GND | System ground | | 6 | LIN | LIN-bus line input/output | | 7 | RXD | Receive data output | | 8 | DIV_ON | Input to switch on the internal voltage divider, active high; if not needed, connect to GND | | 9 | PV | Voltage divider output | | 10 | SP_MODE | Input to switch the transceiver in High-speed Mode, active high | | 11 | INH | Battery related High-side switch | | 12 | TXD | Transmit data input; active low output (strong pull down) after a local wake up request | | 13 | NRES | Output undervoltage and watchdog reset (open drain) | | 14 | WD_OSC | External resistor for adjustable watchdog timing; if not needed, connect to GND | | 15 | TM | For factory testing only (tie to ground) | | 16 | MODE | Low watchdog is on; high watchdog is off | | 17 | KL_15 | Ignition detection (edge sensitive); if not needed, connect to GND | | 18 | PVCC | 3.3V/5V regulator sense input pin, connect to VCC | | 19 | VCC | 3.3V/5V regulator output/driver pin, connect to PVCC | | 20 | VS | Battery supply | | Backside | | Heat slug is connected to GND | ### 3. Functional Description ### 3.1 Physical Layer Compatibility Since the LIN physical layer is independent from higher LIN layers (e.g., the LIN protocol layer), all nodes with a LIN physical layer according to revision 2.x can be mixed with LIN physical layer nodes, which, according to older versions (i.e., LIN 1.0, LIN 1.1, LIN 1.2, LIN 1.3), are without any restrictions. #### 3.2 Supply Pin (VS) The LIN operating voltage is $V_S$ = 5V to 27V. An undervoltage detection is implemented to disable data transmission if $V_S$ falls below VS<sub>th</sub> in order to avoid false bus messages. After switching on VS, the IC starts in Fail-safe Mode, and the voltage regulator is switched on (i.e., 3.3V/5V/85mA output capability). The supply current is typically 10µA in Sleep Mode and 35µA in Silent Mode. #### 3.3 Ground Pin (GND) The Atmel® ATA6628/ATA6630 does not affect the LIN Bus in the event of GND disconnection. It is able to handle a ground shift up to 11.5% of VS. The mandatory system ground is pin 5. #### 3.4 Voltage Regulator Output Pin (VCC) The internal 3.3V/5V voltage regulator is capable of driving loads up to 85mA. It is able to supply the microcontroller and other ICs on the PCB and is protected against overloads by means of current limitation and overtemperature shut-down. Furthermore, the output voltage is monitored and will cause a reset signal at the NRES output pin if it drops below a defined threshold $V_{thun}$ . To boost up the maximum load current, an external NPN transistor may be used, with its base connected to the VCC pin and its emitter connected to PVCC. #### 3.5 Voltage Regulator Sense Pin (PVCC) The PVCC is the sense input pin of the 3.3V/5V voltage regulator. For normal applications (i.e., when only using the internal output transistor), this pin must be connected to the VCC pin. If an external boosting transistor is used, the PVCC pin must be connected to the output of this transistor, i.e., its emitter terminal. #### 3.6 Bus Pin (LIN) A low-side driver with internal current limitation and thermal shutdown and an internal pull-up resistor compliant with the LIN 2.x specification are implemented. The allowed voltage range is between –27V and +40V. Reverse currents from the LIN bus to VS are suppressed, even in the event of GND shifts or battery disconnection. LIN receiver thresholds are compatible with the LIN protocol specification. The fall time from recessive to dominant bus state and the rise time from dominant to recessive bus state are slope controlled. #### 3.7 Input/Output Pin (TXD) In Normal Mode the TXD pin is the microcontroller interface used to control the state of the LIN output. TXD must be pulled to ground in order to have a low LIN-bus. If TXD is high or not connected (internal pull-up resistor), the LIN output transistor is turned off, and the bus is in recessive state. During Fail-safe Mode, this pin is used as output and is signalling the fail-safe source. It is current-limited to < 8mA. #### 3.8 TXD Dominant Time-out Function The TXD input has an internal pull-up resistor. An internal timer prevents the bus line from being driven permanently in dominant state. If TXD is forced to low for longer than $t_{DOM}$ , the LIN-bus driver is switched to recessive state. Nevertheless, when switching to Sleep Mode, the actual level at the TXD pin is relevant. To reactivate the LIN bus driver after a TXD time-out has occurred, switch TXD to high (> 10µs). #### 3.9 Output Pin (RXD) This output pin reports the state of the LIN-bus to the microcontroller. LIN high (recessive state) is reported by a high level at RXD; LIN low (dominant state) is reported by a low level at RXD. The output has an internal pull-up resistor with typically $5k\Omega$ to PVCC. The AC characteristics can be defined with an external load capacitor of 20pF. The output is short-circuit protected. RXD is switched off in Unpowered Mode (i.e., V<sub>S</sub> = 0V). During Fail-safe Mode it is signalling the fail-safe source. #### 3.10 Enable Input Pin (EN) The Enable Input pin controls the operation mode of the device. If EN is high, the circuit is in Normal Mode, with transmission paths from TXD to LIN and from LIN to RXD both active. The VCC voltage regulator operates with 3.3V/5V/85mA output capability. If EN is switched to low while TXD is still high, the device is forced to Silent Mode. No data transmission is then possible, and the current consumption is reduced to $I_{VS}$ typ. 35 $\mu$ A. The VCC regulator has its full functionality. If EN is switched to low while TXD is low, the device is forced to Sleep Mode. No data transmission is possible, and the voltage regulator is switched off. #### 3.11 Wake Input Pin (WAKE) The WAKE Input pin is a high-voltage input used to wake up the device from Sleep Mode or Silent Mode. It is usually connected to an external switch in the application to generate a local wake-up. A pull-up current source, typically $10\mu A$ , is implemented. If a local wake-up is not needed in the application, connect the WAKE pin directly to the VS pin. #### 3.12 Mode Input Pin (MODE) Connect the MODE pin directly or via an external resistor to GND for normal watchdog operation. To debug the software of the connected microcontroller, connect MODE pin to PVCC and the watchdog is switched off. Note: If you do not use the watchdog, connect pin MODE directly to PVCC. #### 3.13 TM Input Pin The TM pin is used for final production measurements at Atmel<sup>®</sup>. In all applications, it has to be connected to GND. #### 3.14 KL 15 Pin The KL\_15 pin is a high-voltage input used to wake up the device from Sleep or Silent Mode. It is an edge-sensitive pin (low-to-high transition). It is usually connected to ignition to generate a local wake-up in the application when the ignition is switched on. Although KL\_15 pin is at high voltage ( $V_{Batt}$ ), it is possible to switch the IC into Sleep or Silent Mode. Connect the KL\_15 pin directly to GND if you do not need it. A debounce timer with a typical Tdb<sub>Kl 15</sub> of 160 $\mu$ s is implemented. The input voltage threshold can be adjusted by varying the external resistor due to the input current $I_{KL\_15}$ . To protect this pin against voltage transients, a serial resistor of $47k\Omega$ and a ceramic capacitor of 100nF are recommended. With this RC combination you can increase the wake-up time $Tw_{KL\_15}$ and, therefore, the sensitivity against transients on the ignition $KL\_15$ . You can also increase the wake-up time using external capacitors with higher values. #### 3.15 INH Output Pin The INH Output pin is used to switch an external voltage regulator on during Normal and Fail-safe Mode. The INH Output is a high-side switch, which is switched-off in Sleep and Silent Mode. It is possible to switch off the external $1k\Omega$ master resistor via the INH pin for master node applications. #### 3.16 Reset Output Pin (NRES) The Reset Output pin, an open drain output, switches to low during VCC undervoltage or a watchdog failure. #### 3.17 WD OSC Output Pin The WD\_OSC Output pin provides a typical voltage of 1.2V, which supplies an external resistor with values between $34k\Omega$ and $120k\Omega$ to adjust the watchdog oscillator time. If the watchdog is disabled, this voltage is switched off and you can either tie to GND or leave this pin open. #### 3.18 NTRIG Input Pin The NTRIG Input pin is the trigger input for the window watchdog. A pull-up resistor is implemented. A negative edge followed by a low phase longer than $t_{trigmin}$ triggers the watchdog. #### 3.19 Wake-up Events from Sleep or Silent Mode - LIN-bus - WAKE pin - EN pin - KL\_15 #### 3.20 DIV\_ON Input Pin The DIV\_ON pin is a low voltage input. It is used to switch on or off the internal voltage divider PV output directly with no time limitation (see Table 3-1 on page 6). It is switched on if DIV\_ON is high or it is switched off if DIV\_ON is low. In Sleep Mode the DIV\_ON functionality is disabled and PV is off. An internal pull-down resistor is implemented. #### 3.21 VBATT Input Pin The VBATT is a high voltage input pin to supply the internal voltage divider. In an application with battery voltage monitoring, this pin is connected to $V_{Battery}$ via a 47 $\Omega$ resistor in series and a 10nF capacitor to GND (see Figure 9-2 on page 31). The divider ratio is 1:6. #### 3.22 PV Output Pin For applications with battery monitoring, this pin is directly connected to the ADC of a microcontroller. For buffering the ADC input an external capacitor might be needed. This pin guarantees a voltage and temperature stable output of a V<sub>Battery</sub> ratio. The PV output pin is controlled by the DIV\_ON input pin. Table 3-1. Table of Voltage Divider | Mode of Operation | Input DiV_ON | Voltage Divider Output PV | |-------------------|--------------|---------------------------| | Fail-safe/Normal/ | 0 | Off | | High-speed/Silent | 1 | On | | Class | 0 | Off | | Sleep | 1 | Off | #### 3.23 SP MODE Input Pin The SP\_MODE pin is a low-voltage input. High-speed Mode of the transceiver can be activated via a high level during Normal Mode. Return to LIN 2.x Transceiver Mode with slope control is possible if you switch the SP\_MODE pin to low. ## 4. Modes of Operation Figure 4-1. Modes of Operation Table 4-1. Table of Modes | Mode of<br>Operation | Transceiver | Pin LIN | V <sub>cc</sub> | Pin Mode | Watchdog | Pin<br>WD_OSC | Pin INH | |------------------------|-------------|------------------|-----------------|----------|----------|---------------|---------| | Unpowered | Off | Recessive | On | GND | On | On | Off | | Fail-safe | Off | Recessive | 3.3V/5V | GND | On | 1.23V | On | | Normal/ High-<br>speed | On | TXD<br>depending | 3.3V/5V | GND | On | 1.23V | On | | Silent | Off | Recessive | 3.3V/5V | GND | Off | 0V | Off | | Sleep | Off | Recessive | 0V | GND | Off | 0V | Off | #### 4.1 Normal Mode This is the normal transmitting and receiving mode. The voltage regulator is active and can source up to 85mA. The undervoltage detection is activated. The watchdog needs a trigger signal from NTRIG to avoid resets at NRES. If NRES is switched to low, the IC changes its state to Fail-safe Mode. #### 4.2 Silent Mode A falling edge at EN when TXD is high switches the IC into Silent Mode. The TXD Signal has to be logic high during the Mode Select window (see Figure 4-2 on page 8). The transmission path is disabled in Silent Mode. The INH output is switched off and the voltage divider can be activated by the DIV\_ON pin. The overall supply current from $V_{Batt}$ is a combination of the $I_{VSsilent}$ = 35 $\mu$ A plus the VCC regulator output current $I_{VCC}$ . The internal slave termination between the LIN pin and the VS pin is disabled in Silent Mode to minimize the current consumption in the event that the LIN pin is short-circuited to GND. Only a weak pull-up current (typically $10\mu$ A) between the LIN pin and the VS pin is present. Silent Mode can be activated independently from the actual level on the LIN, WAKE, or KL\_15 pins. If an undervoltage condition occurs, NRES is switched to low, and the IC changes its state to Fail-safe Mode. A voltage less than the LIN Pre\_Wake detection VLINL at the LIN pin activates the internal LIN receiver and starts the wake-up detection timer. Figure 4-2. Switch to Silent Mode A falling edge at the LIN pin followed by a dominant bus level maintained for a certain time period ( $> t_{bus}$ ) and the following rising edge at the LIN pin (see Figure 4-3 on page 9) result in a remote wake-up request which is only possible if TXD is high. The device switches from Silent Mode to Fail-safe Mode. The internal LIN slave termination resistor is switched on. The remote wake-up request is indicated by a low level at the RXD pin to interrupt the microcontroller (see Figure 4-3 on page 9). EN high can be used to switch directly to Normal Mode. Figure 4-3. LIN Wake-up from Silent Mode ### 4.3 Sleep Mode A falling edge at EN when TXD is low switches the IC into Sleep Mode. The TXD Signal has to be logic low during the Mode Select window (Figure 4-4 on page 10). In order to avoid any influence to the LIN-pin during switching into sleep mode it is possible to switch the EN up to 3.2 $\mu$ s earlier to Low than the TXD. The best and easiest way are two falling edges at TXD and EN at the same time. The transmission path is disabled in Sleep Mode. The supply current $I_{VSsleep}$ from $V_{Batt}$ is typically $10\mu$ A. The INH output, the PV output and the VCC regulator are switched off. NRES and RXD are low. The internal slave termination between the LIN pin and VS pin is disabled to minimize the current consumption in the event that the LIN pin is short-circuited to GND. Only a weak pull-up current (typically $10\mu$ A) between the LIN pin and the VS pin is present. Sleep Mode can be activated independently from the current level on the LIN, WAKE, or KL\_15 pin. A voltage less than the LIN Pre\_Wake detection VLINL at the LIN pin activates the internal LIN receiver and starts the wake-up detection timer. Figure 4-4. Switch to Sleep Mode A falling edge at the LIN pin followed by a dominant bus level maintained for a certain time period ( $> t_{bus}$ ) and a rising edge at pin LIN result in a remote wake-up request. The device switches from Sleep Mode to Fail-safe Mode. The VCC regulator is activated, and the internal LIN slave termination resistor is switched on. The remote wake-up request is indicated by a low level at the RXD pin to interrupt the microcontroller (see Figure 4-5 on page 11). EN high can be used to switch directly to Normal Mode. If EN is still high after VCC ramp up and undervoltage reset time, the IC switches to the Normal Mode. Figure 4-5. LIN Wake Up from Sleep Mode #### 4.4 Sleep or Silent Mode: Behavior at a Floating LIN-bus or a Short Circuited LIN to GND In Sleep or in Silent Mode the device has a very low current consumption even during short-circuits or floating conditions on the bus. A floating bus can arise if the Master pull-up resistor is missing, e.g., if it is switched off when the LIN- Master is in sleep mode or even if the power supply of the Master node is switched off. In order to minimize the current consumption $I_{VS}$ in sleep or silent mode during voltage levels at the LIN-pin below the LIN pre-wake threshold, the receiver is activated only for a specific time $t_{mon}$ . If $t_{mon}$ elapses while the voltage at the bus is lower than Pre-wake detection low ( $V_{LINL}$ ) and higher than the LIN dominant level, the receiver is switched off again and the circuit changes back to sleep respectively Silent Mode. The current consumption is then $I_{VSsleep\_short}$ or $I_{VSsilent\_short}$ (typ. 10 $\mu$ A more than $I_{VSsleep}$ respectively $I_{VSsilent}$ ). If a dominant state is reached on the bus no wake-up will occur. Even if the voltage rises above the Pre-wake detection high ( $V_{LINH}$ ), the IC will stay in sleep respectively silent mode (see Figure 4-6). This means the LIN-bus must be above the Pre-wake detection threshold $V_{LINH}$ for a few microseconds before a new LIN wake-up is possible. Figure 4-6. Floating LIN-bus during Sleep or Silent Mode If the ATA6628/ATA6630 is in Sleep or Silent Mode and the voltage level at the LIN-bus is in dominant state ( $V_{LIN} < V_{BUSdom}$ ) for a time period exceeding $t_{mon}$ (during a short circuit at LIN, for example), the IC switches back to Sleep Mode respectively Silent Mode. The $V_S$ current consumption then is $I_{VSsleep\_short}$ or $I_{VSsilent\_short}$ (typ. 10 $\mu$ A more than $I_{VSsleep}$ respectively $I_{VSsilent}$ ). After a positive edge at pin LIN the IC switches directly to Fail-safe Mode (see Figure 4-7 on page 13). Figure 4-7. Short Circuit to GND on the LIN bus During Sleep- or Silent Mode #### 4.5 Fail-safe Mode The device automatically switches to Fail-safe Mode at system power-up. The voltage regulator is switched on (see Figure 5-1 on page 18). The NRES output remains low for $t_{res}$ = 4ms and gives a reset to the microcontroller. LIN communication is switched off. The IC stays in this mode until EN is switched to high. The IC then changes to Normal Mode. A power down of $V_{Batt}$ ( $V_{S}$ < $VS_{thU}$ ) during Silent or Sleep Mode switches the IC into Fail-safe Mode after power up. A low at NRES switches into Fail-safe Mode directly. During Fail-safe Mode, the TXD pin is an output and signals the fail-safe source. The watchdog is switched on. The LIN SBC can operate in different Modes, like Normal, Silent, or Sleep Mode. The functionality of these modes is described in Table 4-2. Table 4-2. TXD, RXD Depending from Operation Modes | Different Modes | TXD | RXD | | | | | |-----------------|------------------------------------------------------------|--------------|--|--|--|--| | Fail-safe Mode | Signalling fail-safe sources (see Table 4-3 and Table 4-4) | | | | | | | Normal Mode | Follows data | transmission | | | | | | Silent Mode | High | High | | | | | | Sleep Mode | Low | Low | | | | | A wake-up event from either Silent or Sleep Mode will be signalled to the microcontroller using the two pins RXD and TXD. The coding is shown in Table 4-3. A wake-up event will switch the IC to the Fail-safe Mode. Table 4-3. Signalling Fail-safe Sources | Fail-safe Sources | TXD | RXD | |---------------------------------------------------|------|------| | LIN wake-up (pin LIN) | Low | Low | | Local wake-up (at pin Wake, pin KL15) | Low | High | | VS <sub>th</sub> (battery) undervoltage detection | High | Low | Table 4-4. Signalling in Fail-safe Mode after Reset (NRES was Low), Shows the Reset Source at TXD and RXD Pins | Fail-safe Sources | TXD | RXD | |--------------------------|------|------| | VCC undervoltage at NRES | High | Low | | Watchdog reset at NRES | High | High | #### 4.6 Unpowered Mode If you connect battery voltage to the application circuit, the voltage at the VS pin increases according to the block capacitor (see Figure 5-1 on page 18). After VS is higher than the VS undervoltage threshold $VS_{th}$ , the IC mode changes from Unpowered Mode to Fail-safe Mode. The VCC output voltage reaches its nominal value after $t_{VCC}$ . This time, $t_{VCC}$ , depends on the VCC capacitor and the load. The NRES is low for the reset time delay $t_{\text{reset}}$ . During this time, $t_{\text{reset}}$ , no mode change is possible. IF VS drops below VS<sub>th</sub>, then the IC switches to Unpowered Mode. The behavior of VCC, NRES and LIN is shown in Figure 4-8. The watchdog needs to be triggered. Figure 4-8. VCC versus VS for the VCC = 3.3V Regulator #### 4.7 High-speed Mode If SP\_MODE pin is high and the IC is in Normal Mode, the slew rate control is switched off. The slope time of the LIN falling edge is $t_{S\_Fall} < 2\mu s$ . The slope time of the LIN rising edge strongly depends on the LIN capacitive and resistive load. To achieve a high baud rate it is recommended to use a small resistor (500 $\Omega$ ) and a low capacitor. This allows very fast data transmission up to 200kBaud, e.g., for electronic control (ECU) tests and microcontroller program or data download. In this mode superior EMC performance is not guaranteed. ### 5. Wake-up Scenarios from Silent or Sleep Mode ### 5.1 Remote Wake-up via Dominant Bus State A voltage less than the LIN Pre\_Wake detection $V_{LINL}$ at the LIN pin activates the internal LIN receiver and starts the wake-up detection timer. A falling edge at the LIN pin followed by a dominant bus level $V_{BUSdom}$ maintained for a certain time period (> $t_{BUS}$ ) and a rising edge at pin LIN result in a remote wake-up request. A remote wake-up from Silent Mode is only possible if TXD is high. The device switches from Silent or Sleep Mode to Fail-safe Mode. The VCC voltage regulator is/remains activated, the INH pin is switched to high, and the internal slave termination resistor is switched on. The remote wake-up request is indicated by a low level at the RXD pin to generate an interrupt for the microcontroller and a strong pull down at TXD. #### 5.2 Local Wake-up via Pin WAKE A falling edge at the WAKE pin followed by a low level maintained for a certain time period (> $t_{WAKE}$ ) results in a local wake-up request. The device switches to Fail-safe Mode. The internal slave termination resistor is switched on. The local wake-up request is indicated by a low level at the TXD pin to generate an interrupt for the microcontroller. When the Wake pin is low, it is possible to switch to Silent or Sleep Mode via pin EN. In this case, the wake-up signal has to be switched to high > $10\mu$ s before the negative edge at WAKE starts a new local wake-up request. #### 5.3 Local Wake-up via Pin KL\_15 A positive edge at pin KL\_15 followed by a high voltage level for a certain time period (> $t_{\text{KL}_{15}}$ ) results in a local wake-up request. The device switches into the Fail-safe Mode. The internal slave termination resistor is switched on. The extra long wake-up time ensures that no transients at KL\_15 create a wake-up. The local wake-up request is indicated by a low level at the TXD pin to generate an interrupt for the microcontroller. During high-level voltage at pin KL\_15, it is possible to switch to Silent or Sleep Mode via pin EN. In this case, the wake-up signal has to be switched to low > 250 $\mu$ s before the positive edge at KL\_15 starts a new local wake-up request. With an external RC combination, the time can be increased. #### 5.4 Wake-up Source Recognition The device can distinguish between different wake-up sources (see Table 4-4 on page 14). The wake-up source can be read on the TXD and RXD pin in Fail-safe Mode. These flags are immediately reset if the microcontroller sets the EN pin to high (see Figure 4-3 on page 9 and Figure 4-5 on page 11) and the IC is in Normal mode. #### 5.5 Fail-safe Features - During a short-circuit at LIN to V<sub>Battery</sub>, the output limits the output current to I<sub>BUS\_lim</sub>. Due to the power dissipation, the chip temperature exceeds T<sub>LINoff</sub>, and the LIN output is switched off. The chip cools down and after a hysteresis of T<sub>hys</sub>, switches the output on again. RXD stays on high because LIN is high. During LIN overtemperature switch-off, the VCC regulator works independently. - During a short-circuit from LIN to GND the IC can be switched into Sleep or Silent Mode and even in this case the current consumption is lower than 30μA in Sleep Mode and lower than 70μA in Silent Mode. If the short-circuit disappears, the IC starts with a remote wake-up. - Sleep or Silent Mode: During a floating condition on the bus the IC switches back to Sleep Mode/Silent Mode automatically and thereby the current consumption is lower than 30μA/70μA. - The reverse current is < 2μA at the LIN pin during loss of V<sub>Batt</sub>. This is optimal behavior for bus systems where some slave nodes are supplied from battery or ignition. - During a short circuit at VCC, the output limits the output current to I<sub>VCClim</sub>. Because of undervoltage, NRES switches to low and sends a reset to the microcontroller. The IC switches into Fail-safe Mode. If the chip temperature exceeds the value T<sub>VCCoff</sub>, the VCC output switches off. The chip cools down and after a hysteresis of T<sub>hys</sub>, switches the output on again. Because of the Fail-safe Mode, the VCC voltage will switch on again and the microcontroller can start with its normal operation. - EN pin provides a pull-down resistor to force the transceiver into recessive mode if EN is disconnected. - RXD pin is set floating if V<sub>Batt</sub> is disconnected. - TXD pin provides a pull-up resistor to force the transceiver into recessive mode if TXD is disconnected. - If TXD is short-circuited to GND, it is possible to switch to Sleep Mode via ENABLE - After switching the IC into Normal Mode the TXD pin must be pulled to high longer than 10µs in order to activate the LIN driver. This feature prevents the bus from being driven into dominant state when the IC is switched into Normal Mode and TXD is low. - If the WD\_OSC pin has a short-circuit to GND and the NTRIG Signal has a period time > 27ms a reset is guaranteed. - If the resistor at the WD\_OSC pin is disconnected and the NTRIG Signal has a period time < 46ms a reset is guaranteed. - If there is no NTRIG signal and a short-circuit at WD\_OSC to GND the NRES switches to low after 90ms. For an open circuit (no resistor) at WD\_OSC it switches to low after 390ms. ### 5.6 Voltage Regulator The voltage regulator needs an external capacitor for compensation and for smoothing the disturbances from the microcontroller. It is recommended to use an electrolythic capacitor with $C > 1.8 \mu F$ and a ceramic capacitor with C = 100 nF. The values of these capacitors can be varied by the customer, depending on the application. The main power dissipation of the IC is created from the VCC output current $I_{VCC}$ , which is needed for the application. In Figure 5-2 on page 18 the safe operating area of the Atmel<sup>®</sup> ATA6630 is shown. Figure 5-2. Power Dissipation: Safe Operating Area: VCC Output Current versus Supply Voltage $V_S$ at Different Ambient Temperatures Due to $R_{thja}$ = 35K/W For microcontroller programming, it may be necessary to supply the VCC output via an external power supply while the $V_S$ Pin of the system basis chip is disconnected. This will not affect the system basis chip. ### 6. Watchdog The watchdog anticipates a trigger signal from the microcontroller at the NTRIG (negative edge) input within a time window of $T_{wd}$ . The trigger signal must exceed a minimum time $t_{trigmin} > 200$ ns. If a triggering signal is not received, a reset signal will be generated at output NRES. The timing basis of the watchdog is provided by the internal oscillator. Its time period, $T_{osc}$ , is adjustable via the external resistor $R_{wd\_osc}$ (34k $\Omega$ to 120k $\Omega$ ). During Silent or Sleep Mode the watchdog is switched off to reduce current consumption. The minimum time for the first watchdog pulse is required after the undervoltage reset at NRES disappears. It is defined as lead time $t_d$ . After wake up from Sleep or Silent Mode, the lead time $t_d$ starts with the negative edge of the RXD output. ### 6.1 Typical Timing Sequence with $R_{WD OSC} = 51k\Omega$ The trigger signal $T_{wd}$ is adjustable between 20ms and 64ms using the external resistor $R_{WD\ OSC}$ . For example, with an external resistor of $R_{WD\ OSC}$ = 51k $\Omega$ ±1%, the typical parameters of the watchdog are as follows: $t_{osc}$ = 0.405 $\times$ $R_{WD\_OSC}$ – 0.0004 $\times$ $(R_{WD\_OSC})^2$ $(R_{WD\_OSC}$ in $k\Omega$ ; $t_{osc}$ in $\mu s)$ $t_{OSC}$ = 19.6 $\mu s$ due to 51k $\Omega$ $t_d$ = 7895 $\times$ 19.6 $\mu s$ = 155ms $t_1$ = 1053 $\times$ 19.6 $\mu s$ = 20.6ms $t_2$ = 1105 $\times$ 19.6 $\mu s$ = 21.6ms $t_{nres}$ = constant = 4ms After ramping up the battery voltage, the 5V regulator is switched on. The reset output NRES stays low for the time $t_{reset}$ (typically 4ms), then it switches to high, and the watchdog waits for the trigger sequence from the microcontroller. The lead time, $t_d$ , follows the reset and is $t_d$ = 155ms. In this time, the first watchdog pulse from the microcontroller is required. If the trigger pulse NTRIG occurs during this time, the time $t_1$ starts immediately. If no trigger signal occurs during the time $t_d$ , a watchdog reset with $t_{NRES}$ = 4 ms will reset the microcontroller after $t_d$ = 155ms. The times $t_1$ and $t_2$ have a fixed relationship. A triggering signal from the microcontroller is anticipated within the time frame of $t_2$ = 21.6ms. To avoid false triggering from glitches, the trigger pulse must be longer than $t_{TRIG,min}$ > 200ns. This slope serves to restart the watchdog sequence. If the triggering signal fails in this open window $t_2$ , the NRES output will be drawn to ground. A triggering signal during the closed window $t_1$ immediately switches NRES to low. Figure 6-1. Timing Sequence with $R_{WD\ OSC}$ = 51k $\Omega$ # 6.2 Worst Case Calculation with $R_{WD\_OSC} = 51k\Omega$ The internal oscillator has a tolerance of 20%. This means that $t_1$ and $t_2$ can also vary by 20%. The worst case calculation for the watchdog period $t_{wd}$ is calculated as follows. The ideal watchdog time $t_{wd}$ is between the maximum $t_1$ and the minimum $t_1$ plus the minimum $t_2$ . $$t_{1,min}$$ = 0.8 $\times$ $t_{1}$ = 16.5ms, $t_{1,max}$ = 1.2 $\times$ $t_{1}$ = 24.8ms $$t_{2,min} = 0.8 \times t_2 = 17.3 \text{ms}, t_{2,max} = 1.2 \times t_2 = 26 \text{ms}$$ $$t_{\text{wdmax}} = t_{1\text{min}} + t_{2\text{min}} = 16.5\text{ms} + 17.3\text{ms} = 33.8\text{ms}$$ $$t_{\text{wdmin}} = t_{1\text{max}} = 24.8\text{ms}$$ $t_{wd}$ = 29.3ms ±4.5ms (±15%) A microcontroller with an oscillator tolerance of $\pm 15\%$ is sufficient to supply the trigger inputs correctly. Table 6-1. Typical Watchdog Timings | R <sub>WD_OSC</sub><br>kΩ | Oscillator<br>Period<br>t <sub>osc</sub> /µs | Lead<br>Time<br>t <sub>d</sub> /ms | Closed<br>Window<br>t₁/ms | Open Window<br>t <sub>2</sub> /ms | Trigger Period from<br>Microcontroller t <sub>wd</sub> /ms | Reset Time t <sub>nres</sub> /ms | |---------------------------|----------------------------------------------|------------------------------------|---------------------------|-----------------------------------|------------------------------------------------------------|----------------------------------| | 34 | 13.3 | 105 | 14.0 | 14.7 | 19.9 | 4 | | 51 | 19.61 | 154.8 | 20.64 | 21.67 | 29.32 | 4 | | 91 | 33.54 | 264.80 | 35.32 | 37.06 | 50.14 | 4 | | 120 | 42.84 | 338.22 | 45.11 | 47.34 | 64.05 | 4 | ## 7. Absolute Maximum Ratings Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Parameters | Symbol | Min. | Тур. | Max. | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|------|----------------------|--------| | Supply voltage V <sub>S</sub> | V <sub>S</sub> | -0.3 | | +40 | V | | Pulse time $\leq$ 500ms<br>$T_a = 25$ °C<br>Output current $I_{VCC} \leq 85$ mA | V <sub>S</sub> | | | +40 | V | | Pulse time $\leq$ 2min<br>$T_a = 25$ °C<br>Output current $I_{VCC} \leq 85$ mA | V <sub>S</sub> | | | 27 | V | | WAKE (with 2.7k $\Omega$ serial resistor) KL_15 (with 47k $\Omega$ /100nF) VBATT (with 47 $\Omega$ /10nF) DC voltage Transient voltage due to ISO7637 (coupling 1nF) | | -1<br>-150 | | +40<br>+100 | V<br>V | | INH - DC voltage | | -0.3 | | V <sub>S</sub> + 0.3 | V | | LIN, VBATT - DC voltage | | -27 | | +40 | V | | Logic pins (RxD, TxD, EN, NRES, NTRIG, WD_OSC, MODE, TM, DIV_ON, SP_MODE, PV) | | -0.3 | | VCC + 0.5V | V | | Output current NRES | I <sub>NRES</sub> | | | +2 | mA | | PVCC DC voltage<br>VCC DC voltage | | -0.3<br>-0.3 | | +5.5<br>+6.5 | V<br>V | | ESD according to IBEE LIN EMC Test Spec. 1.0 following IEC 61000-4-2 - Pin VS, LIN to GND - Pin WAKE (2.7k $\Omega$ , serial resistor) to GND - Pin KL_15 (47k $\Omega$ /100nF) to GND - Pin VBATT (10nF) to GND | | ±8 | | | KV | | HBM ESD<br>ANSI/ESD-STM5.1<br>JESD22-A114<br>AEC-Q100 (002)<br>MIL-STD-883 (M3015.7) | | ±3 | | | KV | | CDM ESD STM 5.3.1 | | ±750 | | | V | | MM ESD<br>EIA/JESD22-A115<br>ESD STM5.2<br>AEC-Q100 (002) | | ±200 | | | V | | ESD HBM following STM5.1 with 1.5kΩ<br>100pF<br>- Pin VS, LIN, KL_15, WAKE to GND | | ±6 | | | KV | | Junction temperature | T <sub>j</sub> | -40 | | +150 | °C | | Storage temperature | T <sub>s</sub> | <b>–</b> 55 | | +150 | °C | ## 8. Thermal Characteristics | Parameters | Symbol | Min. | Тур. | Max. | Unit | |-----------------------------------------------------------------------------------------------|-------------------|------|------|------|------| | Thermal resistance junction to heat slug | R <sub>thjc</sub> | | | 10 | K/W | | Thermal resistance junction to ambient, where heat slug is soldered to PCB according to Jedec | R <sub>thja</sub> | | 35 | | K/W | | Thermal shutdown of VCC regulator | | 150 | 165 | 170 | °C | | Thermal shutdown of LIN output | | 150 | 165 | 170 | °C | | Thermal shutdown hysteresis | | | 10 | | °C | ### 9. Electrical Characteristics $5V < V_S < 27V, -40^{\circ}C < T_j < 150^{\circ}C$ , unless otherwise specified. All values refer to GND pins | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |-----|--------------------------------------|-----------------------------------------------------------------------------------|----------|--------------------------------------------|------|------------|------------|----------|--------| | 1 | VS Pin | | | | | | | ' | | | 1.1 | Nominal DC voltage range | | VS | Vs | 5 | | 27 | V | Α | | 1.2 | Supply current in Sleep | Sleep Mode<br>$V_{LIN} > V_S - 0.5V$<br>$V_S < 14V$ | VS | I <sub>VSsleep</sub> | 2 | 10 | 14 | μA | А | | 1.2 | Mode | Sleep Mode, $V_{LIN} = 0V$<br>Bus shorted to GND<br>$V_{S} < 14V$ | VS | I <sub>VSsleep_short</sub> | 3 | 20 | 30 | μA | А | | | Supply current in Silent | Bus recessive<br>V <sub>S</sub> < 14V<br>Without load at VCC | VS | I <sub>VSsilent</sub> | 20 | 35 | 50 | μΑ | A | | 1.3 | Supply current in Silent Mode | Silent Mode $V_S < 14V$ Bus shorted to GND Without load at VCC | VS | I <sub>VSsilent_short</sub> | 25 | 45 | 70 | μA | A | | 1.4 | Supply current in Normal Mode | Bus recessive<br>V <sub>S</sub> < 14V<br>Without load at VCC | VS | I <sub>VSrec</sub> | 0.3 | | 0.8 | mA | A | | 1.5 | Supply current in Normal Mode | Bus recessive<br>V <sub>S</sub> < 14V<br>V <sub>CC</sub> load current 50mA | VS | I <sub>VSdom</sub> | 50 | | 53 | mA | A | | 1.6 | Supply current in Fail-safe<br>Mode | Bus recessive, RXD is low $V_S$ < 14V Without load at VCC for ATA6628 for ATA6630 | VS<br>VS | I <sub>VSfail</sub><br>I <sub>VSfail</sub> | | 1.0<br>1.5 | 1.5<br>2.0 | mA<br>mA | A<br>A | | 1.7 | VS undervoltage threshold | Switch to Unpowered Mode | VS | V <sub>SthU</sub> | 3.7 | 4.2 | 4.7 | V | Α | | | | Switch to Fail-safe Mode | VS | $V_{SthF}$ | 4.0 | 4.5 | 5.0 | V | Α | | 1.8 | VS undervoltage threshold hysteresis | | VS | V <sub>Sth_hys</sub> | | 0.3 | | V | А | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter $5V < V_S < 27V$ , $-40^{\circ}C < T_j < 150^{\circ}C$ , unless otherwise specified. All values refer to GND pins | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |-----|-----------------------------------------|----------------------------------------------------------------------------|-------|----------------------|----------------|------|------------------------|------|-------| | 2 | RXD Output Pin | | | | | | | | | | 2.1 | Low-level output sink current | Normal Mode<br>$V_{LIN} = 0V$<br>$V_{RXD} = 0.4V$ | RXD | I <sub>RXD</sub> | 1.3 | 2.5 | 8 | mA | А | | 2.2 | Low-level output voltage | I <sub>RXD</sub> = 1mA | RXD | $V_{RXDL}$ | | | 0.4 | V | Α | | 2.3 | Internal resistor to PVCC | | RXD | R <sub>RXD</sub> | 3 | 5 | 7 | kΩ | Α | | 3 | TXD Input/Output Pin | | | | | | | | | | 3.1 | Low-level voltage input | | TXD | $V_{TXDL}$ | -0.3 | | +0.8 | V | Α | | 3.2 | High-level voltage input | | TXD | $V_{TXDH}$ | 2 | | V <sub>CC</sub> + 0.3V | V | Α | | 3.3 | Pull-up resistor | $V_{TXD} = 0V$ | TXD | R <sub>TXD</sub> | 125 | 250 | 400 | kΩ | Α | | 3.4 | High-level leakage current | $V_{TXD} = V_{CC}$ | TXD | I <sub>TXD</sub> | -3 | | +3 | μA | Α | | 3.5 | Low-level output sink current | Fail-safe Mode, wake up $V_{LIN} = V_{S}$ $V_{WAKE} = 0V$ $V_{TXD} = 0.4V$ | TXD | I <sub>TXDwake</sub> | 2 | 2.5 | 8 | mA | А | | 4 | EN Input Pin | | | | | | | | | | 4.1 | Low-level voltage input | | EN | V <sub>ENL</sub> | -0.3 | | +0.8 | V | Α | | 4.2 | High-level voltage input | | EN | V <sub>ENH</sub> | 2 | | V <sub>CC</sub> + 0.3V | V | Α | | 4.3 | Pull-down resistor | $V_{EN} = V_{CC}$ | EN | R <sub>EN</sub> | 50 | 125 | 200 | kΩ | Α | | 4.4 | Low-level input current | V <sub>EN</sub> = 0V | EN | I <sub>EN</sub> | -3 | | +3 | μA | Α | | 5 | NTRIG Watchdog Input Pin | | | | | | | | | | 5.1 | Low-level voltage input | | NTRIG | V <sub>NTRIGL</sub> | -0.3 | | +0.8 | V | Α | | 5.2 | High-level voltage input | | NTRIG | V <sub>NTRIGH</sub> | 2 | | V <sub>CC</sub> + 0.3V | V | Α | | 5.3 | Pull-up resistor | V <sub>NTRIG</sub> = 0V | NTRIG | R <sub>NTRIG</sub> | 125 | 250 | 400 | kΩ | Α | | 5.4 | High-level leakage current | V <sub>NTRIG</sub> = V <sub>CC</sub> | NTRIG | I <sub>NTRIG</sub> | -3 | | +3 | μA | Α | | 6 | Mode Input Pin | | | | | | | | | | 6.1 | Low-level voltage input | | MODE | V <sub>MODEL</sub> | -0.3 | | +0.8 | V | Α | | 6.2 | High-level voltage input | | MODE | V <sub>MODEH</sub> | 2 | | V <sub>CC</sub> + 0.3V | V | Α | | 6.3 | High-level leakage current | $V_{MODE} = V_{CC}$ or $V_{MODE} = 0V$ | MODE | I <sub>MODE</sub> | -3 | | +3 | μA | Α | | 7 | INH Output Pin | | | | | | | | | | 7.1 | High-level voltage | I <sub>INH</sub> = -15mA | INH | V <sub>INHH</sub> | $V_{S} - 0.75$ | | V <sub>S</sub> | V | Α | | 7.2 | Switch-on resistance between VS and INH | | INH | R <sub>INH</sub> | | 30 | 50 | Ω | Α | | 7.3 | Leakage current | Sleep Mode<br>V <sub>INH</sub> = 0V/27V, VS = 27V | INH | I <sub>INHL</sub> | -3 | | +3 | μA | А | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter $5V < V_S < 27V$ , $-40^{\circ}C < T_j < 150^{\circ}C$ , unless otherwise specified. All values refer to GND pins | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|--------------------------|------------------------|-------------------------|---------------------------|------|-------| | 8 | LIN Bus Driver | | | | | | | | | | 8.1 | Driver recessive output voltage | Load1/Load2 | LIN | V <sub>BUSrec</sub> | $0.9 \times V_S$ | | V <sub>S</sub> | V | Α | | 8.2 | Driver dominant voltage | $V_{VS} = 7V$<br>$R_{load} = 500\Omega$ | LIN | V_LoSUP | | | 1.2 | V | А | | 8.3 | Driver dominant voltage | $V_{VS} = 18V$<br>$R_{load} = 500\Omega$ | LIN | V_HiSUP | | | 2 | ٧ | Α | | 8.4 | Driver dominant voltage | $V_{VS} = 7.0V$<br>$R_{load} = 1000\Omega$ | LIN | V_LoSUP_1k | 0.6 | | | V | Α | | 8.5 | Driver dominant voltage | $V_{VS} = 18V$<br>$R_{load} = 1000\Omega$ | LIN | V_HiSUP_1k | 0.8 | | | ٧ | Α | | 8.6 | Pull-up resistor to VS | The serial diode is mandatory | LIN | R <sub>LIN</sub> | 20 | 30 | 47 | kΩ | Α | | 8.7 | Voltage drop at the serial diodes | In pull-up path with $R_{slave}$ $I_{SerDiode} = 10mA$ | LIN | V <sub>SerDiode</sub> | 0.4 | | 1.0 | V | D | | 8.8 | LIN current limitation V <sub>BUS</sub> = V <sub>Batt_max</sub> | | LIN | I <sub>BUS_LIM</sub> | 70 | 120 | 200 | mA | А | | 8.9 | Input leakage current at the receiver including pull-up resistor as specified | Input leakage current Driver off V <sub>BUS</sub> = 0V V <sub>Batt</sub> = 12V | LIN | I <sub>BUS_PAS_do</sub> | -1 | -0.35 | | mA | A | | 8.10 | Leakage current LIN recessive | Driver off<br>$8V < V_{Batt} < 18V$<br>$8V < V_{BUS} < 18V$<br>$V_{BUS} \ge V_{Batt}$ | LIN | I <sub>BUS_PAS_rec</sub> | | 10 | 20 | μΑ | A | | 8.11 | Leakage current at GND loss, control unit disconnected from ground. Loss of local ground must not affect communication in the residual network. | GND <sub>Device</sub> = V <sub>S</sub><br>V <sub>Batt</sub> = 12V<br>0V < V <sub>BUS</sub> < 18V | LIN | I <sub>BUS_NO_gnd</sub> | -10 | +0.5 | +10 | μA | A | | 8.12 | Leakage current at loss of<br>battery. Node has to sustain<br>the current that can flow<br>under this condition. Bus<br>must remain operational<br>under this condition. | V <sub>Batt</sub> disconnected<br>V <sub>SUP_Device</sub> = GND<br>0V < V <sub>BUS</sub> < 18V | LIN | I <sub>BUS_NO_bat</sub> | | 0.1 | 2 | μΑ | A | | 8.13 | Capacitance on pin LIN to GND | | LIN | C <sub>LIN</sub> | | | 20 | pF | D | | 9 | LIN Bus Receiver | | | | | | | | | | 9.1 | Center of receiver threshold | $V_{BUS\_CNT} = (V_{th\_dom} + V_{th\_rec})/2$ | LIN | V <sub>BUS_CNT</sub> | 0.475 × V <sub>S</sub> | 0.5 ×<br>V <sub>S</sub> | 0.525 × V <sub>S</sub> | V | А | | 9.2 | Receiver dominant state | V <sub>EN</sub> = V <sub>CC</sub> | LIN | $V_{BUSdom}$ | | | $0.4 \times V_S$ | V | Α | | 9.3 | Receiver recessive state | V <sub>EN</sub> = V <sub>CC</sub> | LIN | V <sub>BUSrec</sub> | $0.6 \times V_S$ | | | V | Α | | 9.4 | Receiver input hysteresis | $V_{hys} = V_{th\_rec} - V_{th\_dom}$ | LIN | V <sub>BUShys</sub> | 0.028 × V <sub>S</sub> | $0.1 \times V_S$ | 0.175 ×<br>V <sub>S</sub> | V | Α | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter 24 ATA6628/ATA6630 [DATASHEET] 9117I-AUTO-10/14 Atmel $5V < V_S < 27V$ , $-40^{\circ}C < T_j < 150^{\circ}C$ , unless otherwise specified. All values refer to GND pins | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |-------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------|---------------------|-----------|--------------------------|-----------|----------| | 9.5 | Pre_Wake detection LIN<br>High-level input voltage | | LIN | V <sub>LINH</sub> | V <sub>S</sub> – 2V | | V <sub>S</sub> + 0.3V | V | А | | 9.6 | Pre_Wake detection LIN Low-level input voltage | Activates the LIN receiver | LIN | $V_{LINL}$ | -27 | | V <sub>S</sub> –<br>3.3V | V | Α | | 10 | Internal Timers | | | | | | | | | | 10.1 | Dominant time for wake-up via LIN bus | V <sub>LIN</sub> = 0V | LIN | t <sub>bus</sub> | 30 | 90 | 150 | μs | А | | 10.2 | Time delay for mode change<br>from Fail-safe into Normal<br>Mode via EN pin | V <sub>EN</sub> = V <sub>CC</sub> | EN | t <sub>norm</sub> | 5 | 15 | 20 | μs | А | | 10.3 | Time delay for mode change<br>from Normal Mode to Sleep<br>Mode via EN pin | V <sub>EN</sub> = 0V | EN | t <sub>sleep</sub> | 8 | 16 | 25 | μs | А | | 10.4 | TXD dominant time-out time | V <sub>TXD</sub> = 0V | TXD | t <sub>dom</sub> | 27 | 55 | 70 | ms | Α | | 10.5 | Time delay for mode change<br>from Silent Mode into<br>Normal Mode via EN | V <sub>EN</sub> = V <sub>CC</sub> | EN | t <sub>s_n</sub> | 5 | 15 | 40 | μs | А | | 10.6 | Monitoring time for wake-up over LIN bus | | LIN | t <sub>mon</sub> | 6 | 10 | 15 | ms | Α | | | LIN Bus Driver AC Paramete | er with Different Bus Loads | | | | | | | | | | Load 1 (small): 1nF, 1k $\Omega$ ; Load 3 (medium): 6.8nF, 660 20Kbit/s, 10.9 and 10.10 at 1 | $\Omega$ characterized on samples | | | | g paramet | ers for pro | per opera | ation of | | 10.7 | Duty cycle 1 | $\begin{aligned} & TH_{Rec(max)} = 0.744 \times V_S \\ & TH_{Dom(max)} = 0.581 \times V_S \\ & V_S = 7.0V \text{ to } 18V \\ & t_{Bit} = 50 \mu s \\ & D1 = t_{bus\_rec(min)}/(2 \times t_{Bit}) \end{aligned}$ | LIN | D1 | 0.396 | | | | A | | 10.8 | Duty cycle 2 | $\begin{aligned} TH_{Rec(min)} &= 0.422 \times V_S \\ TH_{Dom(min)} &= 0.284 \times V_S \\ V_S &= 7.6V \text{ to } 18V \\ t_{Bit} &= 50 \mu s \\ D2 &= t_{bus\_rec(max)}/(2 \times t_{Bit}) \end{aligned}$ | LIN | D2 | | | 0.581 | | Α | | 10.9 | Duty cycle 3 | $\begin{array}{l} TH_{Rec(max)} = 0.778 \times V_{S} \\ TH_{Dom(max)} = 0.616 \times V_{S} \\ V_{S} = 7.0V \text{ to } 18V \\ t_{Bit} = 96\mu s \\ D3 = t_{bus\_rec(min)}/(2 \times t_{Bit}) \end{array}$ | LIN | D3 | 0.417 | | | | А | | 10.10 | Duty cycle 4 | $\begin{aligned} & TH_{Rec(min)} = 0.389 \times V_{S} \\ & TH_{Dom(min)} = 0.251 \times V_{S} \\ & V_{S} = 7.6 V \text{ to } 18 V \\ & t_{Bit} = 96 \mu s \\ & D4 = t_{bus\_rec(max)} / (2 \times t_{Bit}) \end{aligned}$ | LIN | D4 | | | 0.590 | | A | | 10.11 | Slope time falling and rising edge at LIN | V <sub>S</sub> = 7.0V to 18V | LIN | t <sub>SLOPE_fall</sub> | 3.5 | | 22.5 | μs | А | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter $5 \text{V} < \text{V}_{\text{S}} < 27 \text{V},$ –40°C < T $_{\text{j}} < 150 ^{\circ}\text{C},$ unless otherwise specified. All values refer to GND pins | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|-----------------------------------------------------------------------|------------------------------------------------------------------------------|-------------|----------------------|---------|-------------|-------------------------|--------|-------| | 11 | Receiver Electrical AC Parar | meters of the LIN Physical L | ayer, LIN R | eceiver, RXI | Coad Co | nditions (0 | C <sub>RXD</sub> ): 20p | F | | | 11.1 | Propagation delay of receiver (Figure 9-1) | $V_S = 7.0V \text{ to } 18V$<br>$t_{rx\_pd} = max(t_{rx\_pdr}, t_{rx\_pdf})$ | RXD | t <sub>rx_pd</sub> | | | 6 | μs | А | | 11.2 | Symmetry of receiver propagation delay rising edge minus falling edge | $V_S = 7.0V$ to 18V<br>$t_{rx\_sym} = t_{rx\_pdr} - t_{rx\_pdf}$ | RXD | t <sub>rx_sym</sub> | -2 | | +2 | μs | Α | | 12 | NRES Open Drain Output Pi | n | | | | | | | | | 12.1 | Low-level output voltage | $V_S \ge 5.5V$<br>$I_{NRES} = 1mA$ | NRES | $V_{NRESL}$ | | | 0.14 | V | Α | | 12.2 | Low-level output low | 10k $\Omega$ to 5V<br>V <sub>CC</sub> = 0V | NRES | V <sub>NRESLL</sub> | | | 0.14 | V | Α | | 12.3 | Undervoltage reset time | $V_S \ge 5.5V$<br>$C_{NRES} = 20pF$ | NRES | t <sub>reset</sub> | 2 | 4 | 6 | ms | Α | | 12.4 | Reset debounce time for falling edge | $V_S \ge 5.5V$ $C_{NRES} = 20pF$ | NRES | t <sub>res_f</sub> | 1.5 | | 10 | μs | Α | | 12.5 | Switch off leakage current | V <sub>NRES</sub> = 5.5V | NRES | | -3 | | +3 | μΑ | Α | | 13 | Watchdog Oscillator | | | | | | | | | | 13.1 | Voltage at WD_OSC in<br>Normal or Fail-safe Mode | $I_{WD\_OSC} = -200\mu A$ $V_{VS} \ge 4V$ | WD_OSC | $V_{WD\_OSC}$ | 1.13 | 1.23 | 1.33 | V | Α | | 13.2 | Possible values of resistor | Resistor ±1% | WD_OSC | R <sub>osc</sub> | 34 | | 120 | kΩ | Α | | 13.3 | Oscillator period | $R_{OSC} = 34k\Omega$ | | $t_{OSC}$ | 10.65 | 13.3 | 15.97 | μs | Α | | 13.4 | Oscillator period | $R_{OSC} = 51k\Omega$ | | tosc | 15.68 | 19.6 | 23.52 | μs | Α | | 13.5 | Oscillator period | $R_{OSC} = 91k\Omega$ | | $t_{OSC}$ | 26.83 | 33.5 | 40.24 | μs | Α | | 13.6 | Oscillator period | $R_{OSC} = 120k\Omega$ | | tosc | 34.2 | 42.8 | 51.4 | μs | Α | | 14 | Watchdog Timing Relative to | tosc | | | | | | | | | 14.1 | Watchdog lead time after<br>Reset | | | t <sub>d</sub> | | 7895 | | cycles | Α | | 14.2 | Watchdog closed window | | | t <sub>1</sub> | | 1053 | | cycles | Α | | 14.3 | Watchdog open window | | | t <sub>2</sub> | | 1105 | | cycles | Α | | 14.4 | Watchdog reset time NRES | | NRES | t <sub>nres</sub> | 3.2 | 4 | 4.8 | ms | Α | | 15 | KL_15 Pin | | | | | | | | | | 15.1 | High-level input voltage $R_V = 47$ kΩ | Positive edge initializes a wake-up | KL_15 | V <sub>KL_15H</sub> | 4 | | V <sub>S</sub> + 0.3V | V | Α | | 15.2 | Low-level input voltage $R_V = 47k\Omega$ | | KL_15 | V <sub>KL_15L</sub> | -1 | | +2 | V | Α | | 15.3 | KL_15 pull-down current | V <sub>S</sub> < 27V<br>V <sub>KL_15</sub> = 27V | KL_15 | I <sub>KL_15</sub> | | 50 | 60 | μA | А | | 15.4 | Internal debounce time | Without external capacitor | KL_15 | Tdb <sub>KL_15</sub> | 80 | 160 | 250 | μs | Α | | 15.5 | KL_15 wake-up time | $R_V = 47k\Omega$ , C = 100nF | KL_15 | Tw <sub>KL_15</sub> | 0.4 | 2 | 4.5 | ms | С | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter $5V < V_S < 27V, -40^{\circ}C < T_j < 150^{\circ}C$ , unless otherwise specified. All values refer to GND pins | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |-------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------|---------------------|-------------|-----------------------|------|-------| | 16 | WAKE Pin | | | | | | | | | | 16.1 | High-level input voltage | | WAKE | $V_{WAKEH}$ | V <sub>S</sub> – 1V | | V <sub>S</sub> + 0.3V | V | Α | | 16.2 | Low-level input voltage | Initializes a wake-up signal | WAKE | $V_{WAKEL}$ | -1 | | V <sub>S</sub> – 3.3V | V | А | | 16.3 | WAKE pull-up current | V <sub>S</sub> < 27V, V <sub>WAKE</sub> = 0V | WAKE | I <sub>WAKE</sub> | -30 | -10 | | μA | Α | | 16.4 | High-level leakage current | V <sub>S</sub> = 27V, V <sub>WAKE</sub> = 27V | WAKE | I <sub>WAKEL</sub> | <b>-</b> 5 | | +5 | μΑ | Α | | 16.5 | Time of low pulse for wake-up via WAKE pin | V <sub>WAKE</sub> = 0V | WAKE | I <sub>WAKEL</sub> | 30 | 70 | 150 | μs | А | | 17 | VCC Voltage Regulator ATA | 6628 in Normal/Fail-safe an | d Silent Mod | de, VCC and | PVCC Sh | ort-circuit | ed | | | | 17.1 | Output voltage VCC | 4V < V <sub>S</sub> < 18V<br>(0mA to 50mA) | VCC | VCC <sub>nor</sub> | 3.234 | | 3.366 | V | А | | 17.1 | Output voltage vCC | 4.5V < V <sub>S</sub> < 18V<br>(0mA to 85mA) | VCC | VCC <sub>nor</sub> | 3.234 | | 3.366 | V | С | | 17.2 | Output voltage VCC at low VS | 3V < V <sub>S</sub> < 4V | VCC | VCC <sub>low</sub> | $V_S - V_D$ | | 3.366 | V | Α | | 17.3 | Regulator drop voltage | $V_S > 3V$ , $I_{VCC} = -15mA$ | VS, VCC | $V_D$ | | | 200 | mV | Α | | 17.4 | Regulator drop voltage | $V_S > 3V$ , $I_{VCC} = -50$ mA | VS, VCC | $V_D$ | | 500 | 700 | mV | Α | | 17.5 | Line regulation | 4V < V <sub>S</sub> < 18V | VCC | VCC <sub>line</sub> | | 0.1 | 0.2 | % | Α | | 17.6 | Load regulation | 5mA < I <sub>VCC</sub> < 50mA | VCC | VCC <sub>load</sub> | | 0.1 | 0.5 | % | Α | | 17.7 | Power supply ripple rejection | 10Hz to 100kHz<br>$C_{VCC}$ = 10 $\mu$ F<br>$V_S$ = 14V, $I_{VCC}$ = -15mA | VCC | | 50 | | | dB | D | | 17.8 | Output current limitation | V <sub>S</sub> > 4V | VCC | I <sub>VCClim</sub> | -240 | -160 | -85 | mA | Α | | 17.9 | External load capacity | $0.2\Omega$ < ESR < $5\Omega$ at 100kHz for phase margin $\geq 60^{\circ}$ ESR < $0.2\Omega$ at 100kHz for phase margin $\geq 30^{\circ}$ | VCC | C <sub>load</sub> | 1.8 | 10 | | μF | D | | 17.10 | VCC undervoltage threshold | Referred to VCC<br>V <sub>S</sub> > 4V | VCC | V <sub>thunN</sub> | 2.8 | | 3.2 | V | А | | 17.11 | Hysteresis of undervoltage threshold | Referred to VCC<br>V <sub>S</sub> > 4V | VCC | Vhys <sub>thun</sub> | | 150 | | mV | А | | 17.12 | Ramp-up time $V_S > 4V$ to $V_{CC} = 3.3V$ | $C_{VCC}$ = 2.2 $\mu$ F<br>$I_{load}$ = -5mA at VCC | VCC | T <sub>VCC</sub> | | 320 | 500 | μs | А | | 18 | VCC Voltage Regulator Atme | el ATA6630 in Normal/Fail-s | afe and Sile | nt Mode, VC | CC and PV | CC Short- | circuited | | | | 18.1 | Output voltage VCC | 5.5V < V <sub>S</sub> < 18V<br>(0mA to 50mA) | VCC | VCC <sub>nor</sub> | 4.9 | | 5.1 | V | А | | 10.1 | output voltage voo | 6V < V <sub>S</sub> < 18V<br>(0mA to 85mA) | VCC | VCC <sub>nor</sub> | 4.9 | | 5.1 | V | С | | 18.2 | Output voltage VCC at low VS | 4V < V <sub>S</sub> < 5.5V | VCC | VCC <sub>low</sub> | $V_S - V_D$ | | 5.1 | V | Α | | 18.3 | Regulator drop voltage | $V_S > 4V$ , $I_{VCC} = -20$ mA | VS, VCC | $V_{D1}$ | | | 250 | mV | Α | | 18.4 | Regulator drop voltage | $V_S > 4V$ , $I_{VCC} = -50$ mA | VS, VCC | $V_{D2}$ | | 400 | 600 | mV | Α | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter $5 \text{V} < \text{V}_{\text{S}} < 27 \text{V}, -40 ^{\circ}\text{C} < \text{T}_{\text{j}} < 150 ^{\circ}\text{C},$ unless otherwise specified. All values refer to GND pins | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |-------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------|------------|------|----------------|-------|-------| | 18.5 | Regulator drop voltage | $V_{\rm S} > 3.3 \text{V}, I_{\rm VCC} = -15 \text{mA}$ | VS, VCC | $V_{D3}$ | | | 200 | mV | Α | | 18.6 | Line regulation | 5.5V < V <sub>S</sub> < 18V | VCC | VCC <sub>line</sub> | | 0.1 | 0.2 | % | Α | | 18.7 | Load regulation | 5mA < I <sub>VCC</sub> < 50mA<br>100kHz | VCC | $VCC_{load}$ | | 0.1 | 0.5 | % | Α | | 18.8 | Power supply ripple rejection | 10Hz to 100kHz<br>$C_{VCC}$ = 10 $\mu$ F<br>$V_S$ = 14V, $I_{VCC}$ = -15mA | VCC | | 50 | | | dB | D | | 18.9 | Output current limitation | VS > 5.5V | VCC | I <sub>VCClim</sub> | -240 | -130 | -85 | mA | Α | | 18.10 | External load capacity | $0.2\Omega < \text{ESR} < 5\Omega \text{ at}$<br>100kHz<br>for phase margin $\geq 60^\circ$<br>$\text{ESR} < 0.2\Omega \text{ at } 100\text{kHz}$ | VCC | $C_load$ | 1.8 | 10 | | μF | D | | | | for phase margin ≥ 30° | | | | | | | | | 18.11 | VCC undervoltage threshold | Referred to VCC<br>V <sub>S</sub> > 5.5V | VCC | $V_{thunN}$ | 4.2 | | 4.8 | V | Α | | 18.12 | Hysteresis of undervoltage threshold | Referred to VCC<br>V <sub>S</sub> > 5.5V | VCC | Vhys <sub>thun</sub> | | 250 | | mV | Α | | 18.13 | Ramp-up time $V_S > 5.5V$ to $V_{CC} = 5V$ | $C_{VCC}$ = 2.2 $\mu$ F<br>$I_{load}$ = -5mA at VCC | VCC | t <sub>vcc</sub> | | 370 | 600 | μs | Α | | 19 | DIV_ON Input Pin | | | | | | | | | | 19.1 | Low-level voltage input | | DIV_ON | $V_{\text{DIV\_ON}}$ | -0.3 | | +0.8 | V | Α | | 19.2 | High-level voltage input | | DIV_ON | $V_{DIV\_ON}$ | 2 | | $V_{CC} + 0.3$ | V | Α | | 19.3 | Pull-down resistor | $V_{DIV\_ON} = V_{CC}$ | DIV_ON | $R_{DIV\_ON}$ | 125 | 250 | 400 | kΩ | Α | | 19.4 | Low-level input current | $V_{DIV\_ON} = 0V$ | DIV_ON | I <sub>DIV_ON</sub> | <b>–</b> 3 | | +3 | μΑ | Α | | 20 | SP_MODE Input Pin | | | | | | | | | | 20.1 | Low-level voltage input | | SP_MODE | $V_{SP\_MODE}$ | -0.3 | | +0.8 | V | Α | | 20.2 | High-level voltage input | | SP_MODE | $V_{SP\_MODE}$ | 2 | | $V_{CC} + 0.3$ | V | Α | | 20.3 | Pull-down resistor | $V_{SP\_MODE} = V_{CC}$ | SP_MODE | $R_{SP\_MODE}$ | 50 | 125 | 200 | kΩ | Α | | 20.4 | Low-level input current | V <sub>SP_MODE</sub> = 0V | SP_MODE | I <sub>SP_MODE</sub> | <b>–</b> 3 | | +3 | μΑ | Α | | 21 | LIN Driver in High-speed Mo | | | | | | | | | | 21.1 | Transmission Baud rate | $V_S$ = 7V to 18V<br>$R_{LIN}$ = 500 $\Omega$ , $C_{LIN}$ = 600pF | LIN | SP | 200 | | | kBaud | С | | 21.2 | Slope time LIN falling edge | V <sub>S</sub> = 7V to 18V | LIN | t <sub>SL_fall</sub> | | 1 | 2 | μs | Α | | 21.3 | Slope time LIN rising edge, depending on RC-load | $V_S = 14V$<br>$R_{LIN} = 500\Omega$ , $C_{LIN} = 600pF$ | LIN | t <sub>SL_rise</sub> | | 1.3 | | μs | D | | | A 4000/ L L D | | | | | | | | | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter $5V < V_S < 27V$ , $-40^{\circ}C < T_j < 150^{\circ}C$ , unless otherwise specified. All values refer to GND pins | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|----------------------------------|------------------|-------|--------|------|------|------|--------|-------| | 22 | ATA6628 Voltage Divider | | | | | | | | | | 22.1 | Divider ratio | VS = 5V to 15V | PV | | | 1:6 | | | Α | | 22.2 | Divider ratio error | | | | -2 | | +2 | % | Α | | 22.3 | Divider temperature drift | | | | | 3 | | ppm/°C | С | | 22.4 | VBATT range of divider linearity | | VBATT | | 6 | | 15 | V | Α | | 22.5 | VBATT input current | VBATT = 14V | VBATT | | 100 | | 220 | μA | Α | | 22.6 | Maximum output Voltage at PV | VBATT 15V to 40V | VBATT | | 2.5 | 3.1 | 3.5 | V | Α | | 22.7 | Pin capacitance | | PV | | | 2 | | pF | | | 23 | ATA6630 Voltage Divider | | | | | | | | | | 23.1 | Divider ratio | VS = 5V to 26V | PV | | | 1:6 | | | Α | | 23.2 | Divider ratio error | | | | -2 | | +2 | % | Α | | 23.3 | Divider temperature drift | | | | | 3 | | ppm/°C | С | | 23.4 | VBATT range of divider linearity | | VBATT | | 6 | | 26 | V | Α | | 23.5 | VBATT input current | VBATT = 14V | VBATT | | 100 | | 220 | μA | Α | | 23.6 | Maximum output Voltage at PV | VBATT 26V to 40V | PV | | 4.4 | 4.8 | 5.2 | V | Α | | 23.7 | Pin capacitance | | PV | | | 2 | | pF | | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter Figure 9-1. Definition of Bus Timing Characteristics Ignition KL15 Q debug ${\rm V}_{\rm Battery}$ KL30 0 10µF 100nF $47k\Omega$ Master node 47Ω 10nF pull-up 100nF $10k\Omega$ PVCC MODE VCC 100nF 10µF 1kΩ 10kΩ S ᅺ 18 17 16 20 19 0 10kΩ VBATT $V_{CC}$ 15 Atmel ΕN WD\_OSC ATA6628 14 ΕN ATA6630 NRES 51kΩ NTRIG 13 NTRIG MLP 5mm x 5mm $2.7k\Omega$ WAKE TXD 0.65mm pitch 12 20 lead GND INH LIN sub bus [ 11 5 ¦ Wake switch 8 9 10 6 Microcontroller MODE Z RXD 8 $\geq$ <u>></u> RXD 220pF TXD RESET ADC DIV\_ON SP\_MODE GND Figure 9-2. Typical Application Circuit INH Q Ignition O KL15 $V_{Battery}$ 0 KL30 100nF 10µF QDebug T1 \*) 47Ω MJD31C 47kΩ 22nF Master node pull-up 2.2µF 100nF 10µF 100nF $3.3\Omega$ \_\_\_\_ 10kΩ PVCC VCC S 짂 10kΩ 18 17 16 0 10kΩ TM **VBATT** 15 $V_{CC}$ Atmel WD\_OSC ΕN ATA6628/ 14 □□ 51kΩ ΕN NTRIG ATA6630 NRES 13 NTRIG QFN 5x5mm $2.7k\Omega$ WAKE TXD 0.65mm pitch 20 lead 12 4 GND INH LIN Sub Bus 11 Wake switch 9 8 i10i Microcontroller Z RXD 8 $\geq$ MODE 2 S<sub></sub> RXD 220pF TXD RESET ADC DIV\_ON SP\_MODE GND О імн Figure 9-3. Application Circuit with External NPN-Transistor <sup>\*)</sup> Note that the output voltage PVCC is no longer short-ciruit protected when boosting the output current by an external NPN-transistor. Figure 9-4. LIN Slave Application with Minimum External Devices Note: No watchdog, no Battery voltage measurement, no local wake up, INH output not used ## 10. Ordering Information | Extended Type Number | Package | Remarks | |----------------------|---------|-----------------------------------------------------------| | ATA6628-GLQW | QFN20 | 3.3V LIN system-basis-chip, Pb-free, 6k, taped and reeled | | ATA6630-GLQW | QFN20 | 5V LIN system-basis-chip, Pb-free, 6k, taped and reeled | ### 11. Package Information ATA6628/ATA6630 [DATASHEET] 9117I-AUTO-10/14 # 12. Revision History Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document. | Revision No. | History | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9117I-AUTO-10/14 | Section 10 "Ordering Information" on page 34 updated | | 91171-A010-10/14 | Section 11 "Package Information" on page 34 updated | | 9117H-AUTO-01/13 | Section 9 "Electrical Characteristics" numbers 22.1, 22.4 and 22.6 on pages 29 changed | | | Features on page 1 changed | | | Section 1 "Description" on pages 1 to 2 changed | | | Table 2-1 "Pin Description" on page 3 changed | | | Section 3 "Functional Description" on page 4 to 7 changed | | 9117G-AUTO-03/11 | Section 4 "Modes of Operation" on pages 8 to 16 changed | | | • Section 5 "Wake-up Scenarios from Silent or Sleep Mode" on pages 17 to 19 changed | | | Section 7 "Absolute Maximum Ratings" on page 22 changed | | | • Section 9 "Electrical Characteristics" numbers 1.2, 1.3, 1.7, 1.8, 17.1, 17.9, 18.1, 18.10, 21.1, 21.2, 21.3, 23.1, 23.4 and 23.6 on pages 23 to 29 changed | | 9117F-AUTO-10/10 | • Section 9 "Electrical Characteristics" numbers 1.6, 1.7, 10.3, 21.3, 22.4, 22.6, 23.4 on pages 23 to 29 changed | | 9117E-AUTO-07/10 | Section 6 "Watchdog" on pages 20 to 21 changed | | | Features on page 1 changed | | | Pin Description table: row Pin 16 changed | | | • Text under heading 3.3, 3.8, 3.11, 3.12, 4.2, 5.1, 5.5, 6 changed | | | • Figures 4-5, 6-1 changed | | | Figure 9-1 heading changed | | 9117D-AUTO-05/10 | • Figures 9-2 and 9-3 added | | | Abs.Max.Rat.Table -> Parameter text in row "ESD according" changed | | | Abs.Max.Rat.Table -> Values in row "ESD HBM following" changed | | | • El.Char.Table -> rows changed: 1.2, 1.3, 1.6, 1.7, 7.1,10.4, 17.12, 12.1, 12.2, 17.5, 17.6, 17.7, 17.8, 18.6, 18.7, 18.8, 18.9, 18.13, 11.5, 23.5 | | | • El.Char.Table -> row 8.13 added | authorized, or warranted for use as components in applications intended to support or sustain life. 1600 Technology Drive, San Jose, CA 95110 USA F: (+1)(408) 436.4200 www.atmel.com © 2014 Atmel Corporation. / Rev.: 9117I–AUTO–10/14 **Atmel Corporation** Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others. T: (+1)(408) 441.0311 DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION), DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.