| IARLE    | UF | U | IN | IEN | 112 |
|----------|----|---|----|-----|-----|
| Features |    |   |    |     |     |

| Features                                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Applications1                                                                                                                                                                                    |
| General Description                                                                                                                                                                              |
| Pin Configurations                                                                                                                                                                               |
| Revision History                                                                                                                                                                                 |
| 5 V Electrical Specifications                                                                                                                                                                    |
| 2.7 V Electrical Specifications                                                                                                                                                                  |
| Absolute Maximum Ratings 8                                                                                                                                                                       |
| ESD Caution8                                                                                                                                                                                     |
| Typical Performance Characteristics9                                                                                                                                                             |
| Applications Information                                                                                                                                                                         |
| Output Phase Reversal16                                                                                                                                                                          |
| Maximum Power Dissipation16                                                                                                                                                                      |
| Input Overvoltage Protection16                                                                                                                                                                   |
| REVISION HISTORY                                                                                                                                                                                 |
| 11/2017—Rev. N to Rev. O Added Figure 44 and Figure 45; Renumbered Sequentially 15 Changes to Figure 51                                                                                          |
| 4/2013—Rev. M to Rev. N Changes to Input Overvoltage Section and THD + Noise Section                                                                                                             |
| 2/2013—Rev. L to Rev. MUpdated Outline Dimensions21Changes to Ordering Guide24                                                                                                                   |
| 2/2012—Rev. K to Rev. L Changed Functional Block Diagrams Section to Pin                                                                                                                         |
| Configuration Section                                                                                                                                                                            |
| Changes to Figure 119                                                                                                                                                                            |
| Added Figure 33                                                                                                                                                                                  |
| 8/2011—Rev. J to Rev. K                                                                                                                                                                          |
| Changes to Figure 202Updated Outline Dimensions20Changes to Ordering Guide23                                                                                                                     |
| Updated Outline Dimensions                                                                                                                                                                       |
| Updated Outline Dimensions                                                                                                                                                                       |
| Updated Outline Dimensions 20 Changes to Ordering Guide 23  8/2010—Rev. I to Rev. J Changes to Figure 10 and Figure 11 9 Changes to Figure 15 10                                                 |
| Updated Outline Dimensions 20 Changes to Ordering Guide 23  8/2010—Rev. I to Rev. J Changes to Figure 10 and Figure 11 9 Changes to Figure 15 10 Changes to Figure 36 13                         |
| Updated Outline Dimensions 20 Changes to Ordering Guide 23  8/2010—Rev. I to Rev. J Changes to Figure 10 and Figure 11 9 Changes to Figure 15 10 Changes to Figure 36 13 Changes to Figure 42 14 |
| Updated Outline Dimensions 20 Changes to Ordering Guide 23  8/2010—Rev. I to Rev. J Changes to Figure 10 and Figure 11 9 Changes to Figure 15 10 Changes to Figure 36 13                         |

| THD + Noise                                                |
|------------------------------------------------------------|
| Total Noise Including Source Resistors                     |
| Channel Separation                                         |
| Capacitive Load Drive                                      |
|                                                            |
| Light Sensitivity                                          |
| WLCSP Assembly Considerations                              |
| I-V Conversion Applications                                |
| Photodiode Preamplifier Applications                       |
| Audio and PDA Applications                                 |
| Instrumentation Amplifiers                                 |
| DAC Conversion                                             |
| Outline Dimensions                                         |
| Ordering Guide                                             |
| Ordering Guide                                             |
|                                                            |
|                                                            |
| 9/2008—Rev. H to Rev. I                                    |
| Changes to Input Overvoltage Protection Section            |
| Changes to Ordering Guide                                  |
| 2/2008—Rev. G to Rev. H                                    |
| Changes to Features                                        |
| Changes to Table 14                                        |
| Changes to Table 26                                        |
| Changes to Figure 119                                      |
| Changes to Figure 13, Figure 14, and Figure 16 Captions 10 |
| Changes to Figure 15, Figure 17, and Figure 18             |
| Changes to Figure 34 and Figure 35 Captions                |
| Changes to Figure 36                                       |
| Changes to Figure 37 Caption                               |
| Changes to Figure 38 and Figure 41                         |
| Changes to Figure 45                                       |
| Changes to Audio and PDA Applications Section              |
| Changes to Figure 52                                       |
| Changes to Ordering Guide                                  |
| 10/2007—Rev. F to Rev. G                                   |
| Changes to Figure 21                                       |
| Updated Outline Dimensions                                 |
| Classes B. D. D. D.                                        |
| 8/2007—Rev. E to Rev. F                                    |
| Added 8-Ball WLCSP Package                                 |
| Changes to Table 1                                         |
| Changes to Table 2                                         |
| Changes to Table 2                                         |
| Updated Outline Dimensions 19                              |
| Changes to Ordering Guide                                  |

| 1/2006—Rev. D to Rev. E                       |
|-----------------------------------------------|
| Changes to Table 1                            |
| Changes to Table 25                           |
| Changes to Table 46                           |
| Changes to Figure 12 Caption8                 |
| Changes to Figure 26 and Figure 27 Captions11 |
| Changes to Figure 33 Caption12                |
| Changes to Figure 4414                        |
| Updated Outline Dimensions19                  |
| Changes to Ordering Guide20                   |
|                                               |
| 5/2004—Rev. C to Rev. D                       |
| Updated FormatUniversal                       |
| Edit to Light Sensitivity Section16           |
| Updated Outline Dimensions19                  |
| Changes to Ordering Guide20                   |
|                                               |
| 7/2003—Rev. B to Rev. C                       |
| Changes to Features1                          |
| Change to General Description1                |
| Addition to Functional Block Diagrams1        |
| Addition to Absolute Maximum Ratings4         |
|                                               |
| Addition to Ordering Guide4                   |
| Addition to Ordering Guide                    |

| Added New Figure 8; Renumbered Subsequently13        |
|------------------------------------------------------|
| Added New MicroCSP Assembly Considerations Section13 |
| Changes to Figure 9                                  |
| Change to Equation in Photodiode Preamplifier        |
| Applications Section13                               |
| Changes to Figure 1214                               |
| Change to Equation in D/A Conversion Section14       |
| Updated Outline Dimensions15                         |
|                                                      |
| 3/2003—Rev. A to Rev. B                              |
| Changes to Functional Block Diagram1                 |
| Changes to Absolute Maximum Ratings4                 |
| Changes to Ordering Guide                            |
| Changes to Figure 913                                |
| Updated Outline Dimensions15                         |
|                                                      |
| 11/2002—Rev. 0 to Rev. A                             |
| Change to Electrical Characteristics2                |
| Changes to Absolute Maximum Ratings4                 |
| Changes to Ordering Guide4                           |
| Change to TPC 65                                     |
| Updated Outline Dimensions15                         |
|                                                      |
| 5/2002—Revision 0: Initial Version                   |

### **5 V ELECTRICAL SPECIFICATIONS**

 $V_{\text{S}}$  = 5 V,  $V_{\text{CM}}$  =  $V_{\text{S}}/2$  ,  $T_{\text{A}}$  = 25°C, unless otherwise noted.

Table 1.

| Parameter                      | Symbol                   | Conditions                                                                           | Min  | Тур      | Max     | Unit     |
|--------------------------------|--------------------------|--------------------------------------------------------------------------------------|------|----------|---------|----------|
| INPUT CHARACTERISTICS          |                          |                                                                                      |      |          |         |          |
| Offset Voltage                 | Vos                      |                                                                                      |      |          |         |          |
| AD8605/AD8606 (Except WLCSP)   |                          | $V_S = 3.5 \text{ V, } V_{CM} = 3 \text{ V}$                                         |      | 20       | 65      | μV       |
| AD8608                         |                          | $V_S = 3.5 \text{ V}, V_{CM} = 2.7 \text{ V}$                                        |      | 20       | 75      | μV       |
| AD8605/AD8606/AD8608           |                          | $V_S = 5 \text{ V}, V_{CM} = 0 \text{ V to } 5 \text{ V}$                            |      | 80       | 300     | μV       |
|                                |                          | -40°C < T <sub>A</sub> < +125°C                                                      |      |          | 750     | μV       |
| Input Bias Current             | l IB                     |                                                                                      |      | 0.2      | 1       | pA       |
| AD8605/AD8606                  |                          | -40°C < T <sub>A</sub> < +85°C                                                       |      |          | 50      | pА       |
| AD8605/AD8606                  |                          | -40°C < T <sub>A</sub> < +125°C                                                      |      |          | 250     | pA       |
| AD8608                         |                          | $-40^{\circ}\text{C} < \text{T}_{A} < +85^{\circ}\text{C}$                           |      |          | 100     | pA       |
| AD8608                         |                          | -40°C < T <sub>A</sub> < +125°C                                                      |      |          | 300     | pA       |
| Input Offset Current           | los                      | -40 C \ TA \ +125 C                                                                  |      | 0.1      | 0.5     | pA<br>pA |
| input Onset Current            | IOS                      | -40°C < T <sub>A</sub> < +85°C                                                       |      | 0.1      | 20      | -        |
|                                |                          |                                                                                      |      |          |         | pA       |
| In must Valtage Day of         |                          | -40°C < T <sub>A</sub> < +125°C                                                      |      |          | 75<br>- | pΑ       |
| Input Voltage Range            | CMADD                    | V 0V/to 5V                                                                           | 0    | 100      | 5       | ۸D       |
| Common-Mode Rejection Ratio    | CMRR                     | $V_{CM} = 0 \text{ V to 5 V}$                                                        | 85   | 100      |         | dB       |
|                                |                          | -40°C < T <sub>A</sub> < +125°C                                                      | 75   | 90       |         | dB       |
| Large Signal Voltage Gain      | Avo                      | $R_L = 2 \text{ k}\Omega, V_O = 0.5 \text{ V to } 4.5 \text{ V}$                     | 300  | 1000     |         | V/mV     |
| Offset Voltage Drift           |                          |                                                                                      |      |          |         |          |
| AD8605/AD8606                  | ΔV <sub>os</sub> /ΔT     | -40°C < T <sub>A</sub> < +125°C                                                      |      | 1        | 4.5     | μV/°C    |
| AD8608                         | $\Delta V_{OS}/\Delta T$ | -40°C < T <sub>A</sub> < +125°C                                                      |      | 1.5      | 6.0     | μV/°C    |
| INPUT CAPACITANCE              |                          |                                                                                      |      |          |         |          |
| Common-Mode Input Capacitance  | Ссом                     |                                                                                      |      | 8.8      |         | pF       |
| Differential Input Capacitance | C <sub>DIFF</sub>        |                                                                                      |      | 2.6      |         | pF       |
| OUTPUT CHARACTERISTICS         |                          |                                                                                      |      |          |         |          |
| Output Voltage High            | V <sub>OH</sub>          | $I_L = 1 \text{ mA}$                                                                 | 4.96 | 4.98     |         | V        |
|                                |                          | $I_L = 10 \text{ mA}$                                                                | 4.7  | 4.79     |         | V        |
|                                |                          | $-40$ °C < $T_A$ < $+125$ °C                                                         | 4.6  |          |         | V        |
| Output Voltage Low             | V <sub>OL</sub>          | $I_L = 1 \text{ mA}$                                                                 |      | 20       | 40      | mV       |
| . 3                            |                          | I <sub>L</sub> = 10 mA                                                               |      | 170      | 210     | mV       |
|                                |                          | -40°C < T <sub>A</sub> < +125°C                                                      |      |          | 290     | mV       |
| Output Current                 | I <sub>OUT</sub>         |                                                                                      |      | ±80      |         | mA       |
| Closed-Loop Output Impedance   | Z <sub>OUT</sub>         | $f = 1 \text{ MHz}, A_V = 1$                                                         |      | 1        |         | Ω        |
| POWER SUPPLY                   | 2001                     |                                                                                      |      | •        |         |          |
| Power Supply Rejection Ratio   | PSRR                     |                                                                                      |      |          |         |          |
| AD8605/AD8606                  | 1 31111                  | $V_S = 2.7 \text{ V to } 5.5 \text{ V}$                                              | 80   | 95       |         | dB       |
| AD8605/AD8606 WLCSP            |                          | $V_S = 2.7 \text{ V to 5.5 V}$<br>$V_S = 2.7 \text{ V to 5.5 V}$                     | 75   | 93<br>92 |         | dB       |
| AD8608                         |                          | $V_S = 2.7 \text{ V}$ to 5.5 V<br>$V_S = 2.7 \text{ V}$ to 5.5 V                     | 77   | 92<br>92 |         | dB       |
| AD0000                         |                          | $V_S = 2.7 \text{ V to 5.5 V}$<br>$-40^{\circ}\text{C} < T_A < +125^{\circ}\text{C}$ | 70   |          |         |          |
| Committee Committee 125        |                          |                                                                                      | /0   | 90       | 1.3     | dB       |
| Supply Current/Amplifier       | Isy                      | $I_{OUT} = 0 \text{ mA}$                                                             |      | 1        | 1.2     | mA       |
|                                |                          | -40°C < T <sub>A</sub> < +125°C                                                      |      |          | 1.4     | mA       |
| DYNAMIC PERFORMANCE            |                          |                                                                                      |      |          |         |          |
| Slew Rate                      | SR                       | $R_L = 2 \text{ k}\Omega$ , $C_L = 16 \text{ pF}$                                    |      | 5        |         | V/µs     |
| Settling Time                  | ts                       | To 0.01%, 0 V to 2 V step, $A_V = 1$                                                 |      | <1       |         | μs       |
| Unity Gain Bandwidth Product   | GBP                      |                                                                                      |      | 10       |         | MHz      |
| Phase Margin                   | Фм                       |                                                                                      |      | 65       |         | Degrees  |

| Parameter             | Symbol             | Conditions          | Min | Тур  | Max | Unit   |
|-----------------------|--------------------|---------------------|-----|------|-----|--------|
| NOISE PERFORMANCE     |                    |                     |     |      |     |        |
| Peak-to-Peak Noise    | e <sub>n</sub> p-p | f = 0.1 Hz to 10 Hz |     | 2.3  | 3.5 | μV p-p |
| Voltage Noise Density | en                 | f = 1  kHz          |     | 8    | 12  | nV/√Hz |
|                       | en                 | f = 10 kHz          |     | 6.5  |     | nV/√Hz |
| Current Noise Density | in                 | f = 1 kHz           |     | 0.01 |     | pA/√Hz |

### 2.7 V ELECTRICAL SPECIFICATIONS

 $V_S$  = 2.7 V,  $V_{CM}$  =  $V_S/2$ ,  $T_A$  = 25°C, unless otherwise noted.

Table 2.

| Parameter                      | Symbol                   | Conditions                                                        | Min | Тур  | Max | Unit  |
|--------------------------------|--------------------------|-------------------------------------------------------------------|-----|------|-----|-------|
| INPUT CHARACTERISTICS          |                          |                                                                   |     |      |     |       |
| Offset Voltage                 | Vos                      |                                                                   |     |      |     |       |
| AD8605/AD8606 (Except WLCSP)   |                          | $V_S = 3.5 \text{ V}, V_{CM} = 3 \text{ V}$                       |     | 20   | 65  | μV    |
| AD8608                         |                          | $V_S = 3.5 \text{ V}, V_{CM} = 2.7 \text{ V}$                     |     | 20   | 75  | μV    |
| AD8605/AD8606/AD8608           |                          | $V_S = 2.7 \text{ V}, V_{CM} = 0 \text{ V to } 2.7 \text{ V}$     |     | 80   | 300 | μV    |
|                                |                          | -40°C < T <sub>A</sub> < +125°C                                   |     |      | 750 | μV    |
| Input Bias Current             | I <sub>B</sub>           |                                                                   |     | 0.2  | 1   | pА    |
| AD8605/AD8606                  |                          | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +85^{\circ}\text{C}$ |     |      | 50  | pА    |
| AD8605/AD8606                  |                          | -40°C < T <sub>A</sub> < +125°C                                   |     |      | 250 | pА    |
| AD8608                         |                          | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +85^{\circ}\text{C}$ |     |      | 100 | рA    |
| AD8608                         |                          | -40°C < T <sub>A</sub> < +125°C                                   |     |      | 300 | pА    |
| Input Offset Current           | los                      |                                                                   |     | 0.1  | 0.5 | pА    |
|                                |                          | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +85^{\circ}\text{C}$ |     |      | 20  | pА    |
|                                |                          | -40°C < T <sub>A</sub> < +125°C                                   |     |      | 75  | pА    |
| Input Voltage Range            |                          |                                                                   | 0   |      | 2.7 | V     |
| Common-Mode Rejection Ratio    | CMRR                     | $V_{CM} = 0 V \text{ to } 2.7 V$                                  | 80  | 95   |     | dB    |
|                                |                          | -40°C < T <sub>A</sub> < +125°C                                   | 70  | 85   |     | dB    |
| Large Signal Voltage Gain      | Avo                      | $R_L = 2 k\Omega$ , $V_O = 0.5 V$ to 2.2 V                        | 110 | 350  |     | V/mV  |
| Offset Voltage Drift           |                          |                                                                   |     |      |     |       |
| AD8605/AD8606                  | ΔV <sub>os</sub> /ΔT     | -40°C < T <sub>A</sub> < +125°C                                   |     | 1    | 4.5 | μV/°C |
| AD8608                         | $\Delta V_{OS}/\Delta T$ | -40°C < T <sub>A</sub> < +125°C                                   |     | 1.5  | 6.0 | μV/°C |
| INPUT CAPACITANCE              |                          |                                                                   |     |      |     |       |
| Common-Mode Input Capacitance  | Ссом                     |                                                                   |     | 8.8  |     | pF    |
| Differential Input Capacitance | C <sub>DIFF</sub>        |                                                                   |     | 2.6  |     | pF    |
| OUTPUT CHARACTERISTICS         |                          |                                                                   |     |      |     |       |
| Output Voltage High            | V <sub>OH</sub>          | $I_L = 1 \text{ mA}$                                              | 2.6 | 2.66 |     | V     |
| . 5 5                          |                          | -40°C < T <sub>A</sub> < +125°C                                   | 2.6 |      |     | V     |
| Output Voltage Low             | V <sub>OL</sub>          | $I_L = 1 \text{ mA}$                                              |     | 25   | 40  | mV    |
|                                |                          | -40°C < T <sub>A</sub> < +125°C                                   |     |      | 50  | mV    |
| Output Current                 | I <sub>OUT</sub>         |                                                                   |     | ±30  |     | mA    |
| Closed-Loop Output Impedance   | Z <sub>оит</sub>         | $f = 1 \text{ MHz}, A_V = 1$                                      |     | 1.2  |     | Ω     |
| POWER SUPPLY                   |                          |                                                                   |     |      |     |       |
| Power Supply Rejection Ratio   | PSRR                     |                                                                   |     |      |     |       |
| AD8605/AD8606                  |                          | $V_S = 2.7 \text{ V to } 5.5 \text{ V}$                           | 80  | 95   |     | dB    |
| AD8605/AD8606 WLCSP            |                          | $V_S = 2.7 \text{ V to } 5.5 \text{ V}$                           | 75  | 92   |     | dB    |
| AD8608                         |                          | $V_S = 2.7 \text{ V to } 5.5 \text{ V}$                           | 77  | 92   |     | dB    |
|                                |                          | -40°C < T <sub>A</sub> < +125°C                                   | 70  | 90   |     | dB    |
| Supply Current/Amplifier       | I <sub>SY</sub>          | I <sub>OUT</sub> = 0 mA                                           |     | 1.15 | 1.4 | mA    |
| - Flank and a second           | 1.5,                     | -40°C < T <sub>A</sub> < +125°C                                   |     |      | 1.5 | mA    |
| DYNAMIC PERFORMANCE            |                          | 2 2                                                               |     |      |     |       |
| Slew Rate                      | SR                       | $R_L = 2 k\Omega$ , $C_L = 16 pF$                                 |     | 5    |     | V/µs  |
| Settling Time                  | ts                       | To 0.01%, 0 V to 1 V step, $A_V = 1$                              |     | <0.5 |     | μς    |
| 3                              | GBP                      | 1.5 3.617.67 6 7 65 1 V Step; 7 W = 1                             |     | 9    |     | MHz   |
| Unity Gain Bandwidth Product   | 1 (162                   |                                                                   |     |      |     |       |

| Parameter             | Symbol             | Conditions          | Min | Тур  | Max | Unit   |
|-----------------------|--------------------|---------------------|-----|------|-----|--------|
| NOISE PERFORMANCE     |                    |                     |     |      |     |        |
| Peak-to-Peak Noise    | e <sub>n</sub> p-p | f = 0.1 Hz to 10 Hz |     | 2.3  | 3.5 | μV p-p |
| Voltage Noise Density | en                 | f = 1 kHz           |     | 8    | 12  | nV/√Hz |
|                       | en                 | f = 10 kHz          |     | 6.5  |     | nV/√Hz |
| Current Noise Density | in                 | f = 1 kHz           |     | 0.01 |     | pA/√Hz |

### **ABSOLUTE MAXIMUM RATINGS**

Table 3.

| Parameter                            | Rating                  |
|--------------------------------------|-------------------------|
| Supply Voltage                       | 6 V                     |
| Input Voltage                        | GND to V <sub>S</sub>   |
| Differential Input Voltage           | 6 V                     |
| Output Short-Circuit Duration to GND | Observe Derating Curves |
| Storage Temperature Range            |                         |
| All Packages                         | −65°C to +150°C         |
| Operating Temperature Range          |                         |
| All Packages                         | -40°C to +125°C         |
| Junction Temperature Range           |                         |
| All Packages                         | −65°C to +150°C         |
| Lead Temperature (Soldering, 60 sec) | 300°C                   |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Table 4.

| Package Type       | $\theta_{JA}^1$ | <b>Ө</b> лс | Unit |
|--------------------|-----------------|-------------|------|
| 5-Ball WLCSP (CB)  | 170             |             | °C/W |
| 5-Lead SOT-23 (RJ) | 240             | 92          | °C/W |
| 8-Ball WLCSP (CB)  | 115             |             | °C/W |
| 8-Lead MSOP (RM)   | 206             | 44          | °C/W |
| 8-Lead SOIC_N (R)  | 157             | 56          | °C/W |
| 14-Lead SOIC_N (R) | 105             | 36          | °C/W |
| 14-Lead TSSOP (RU) | 148             | 23          | °C/W |

 $<sup>^1\,\</sup>theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. Input Offset Voltage Distribution



Figure 8. AD8608 Input Offset Voltage Drift Distribution



Figure 9. AD8605/AD8606 Input Offset Voltage Drift Distribution



Figure 10. Input Offset Voltage vs. Common-Mode Voltage (200 Units, 5 Wafer Lots, Including Process Skews)



Figure 11. Input Bias Current vs. Temperature



Figure 12. Output Saturation Voltage vs. Load Current



Figure 13. Output Voltage Swing High vs. Temperature



Figure 14. Output Voltage Swing Low vs. Temperature



Figure 15. Open-Loop Gain and Phase vs. Frequency



Figure 16. Closed-Loop Output Voltage Swing (FPBW)



Figure 17. Output Impedance vs. Frequency



Figure 18. Common-Mode Rejection Ratio (CMRR) vs. Frequency



Figure 19. PSRR vs. Frequency



Figure 20. Small Signal Overshoot vs. Load Capacitance



Figure 21. Supply Current/Amplifier vs. Temperature



Figure 22. Supply Current/Amplifier vs. Supply Voltage



Figure 23. 0.1 Hz to 10 Hz Input Voltage Noise



Figure 24. Small Signal Transient Response



Figure 25. Large Signal Transient Response



Figure 26. Positive Overload Recovery



Figure 27. Negative Overload Recovery



Figure 28. Voltage Noise Density vs. Frequency



Figure 29. Voltage Noise Density vs. Frequency



Figure 30. Voltage Noise Density vs. Frequency



Figure 31. Input Offset Voltage Distribution



Figure 32. Input Offset Voltage vs. Common-Mode Voltage (200 Units, 5 Wafer Lots, Including Process Skews)



Figure 33. Input Bias Current vs. Temperature



Figure 34. Output Saturation Voltage vs. Load Current



Figure 35. Output Voltage Swing High vs. Temperature



Figure 36. Output Voltage Swing Low vs. Temperature



Figure 37. Open-Loop Gain and Phase vs. Frequency



Figure 38. Closed-Loop Output Voltage Swing vs. Frequency (FPBW)



Figure 39. Output Impedance vs. Frequency



Figure 40. Small Signal Overshoot vs. Load Capacitance



Figure 41. 0.1 Hz to 10 Hz Input Voltage Noise



Figure 42. Small Signal Transient Response



Figure 43. Large Signal Transient Response



Figure 44. Inverting Input Bias Current vs Common-Mode Voltage



Figure 45. Noninverting Input Bias Current vs Common-Mode Voltage

# APPLICATIONS INFORMATION OUTPUT PHASE REVERSAL

Phase reversal is defined as a change in polarity at the output of the amplifier when a voltage that exceeds the maximum input common-mode voltage drives the input.

Phase reversal can cause permanent damage to the amplifier; it can also cause system lockups in feedback loops. The AD8605 does not exhibit phase reversal even for inputs exceeding the supply voltage by more than 2 V.

#### **MAXIMUM POWER DISSIPATION**

Power dissipated in an IC causes the die temperature to increase, which can affect the behavior of the IC and the application circuit performance.

The absolute maximum junction temperature of the AD8605/AD8606/AD8608 is 150°C. Exceeding this temperature could damage or destroy the device.

The maximum power dissipation of the amplifier is calculated according to

$$P_{DISS} = \frac{T_J - T_A}{\theta_{JA}}$$

where:

 $T_I$  is the junction temperature.

 $T_A$  is the ambient temperature.

 $\theta_{JA}$  is the junction-to-ambient thermal resistance.

Figure 47 compares the maximum power dissipation with temperature for the various AD860x family packages.

#### INPUT OVERVOLTAGE PROTECTION

The AD860x has internal protective circuitry. However, if the voltage applied at either input exceeds the supplies by more than 0.5 V, external resistors should be placed in series with the inputs. The resistor values can be determined by

$$\frac{V_{IN} - V_{S}}{R_{S}} \le 5 \,\mathrm{mA}$$

The remarkable low input offset current of the AD860x (<1 pA) allows the use of larger value resistors. With a 10 k $\Omega$  resistor at the input, the output voltage has less than 10 nV of error voltage. A 10 k $\Omega$  resistor has less than 13 nV/ $\sqrt{\text{Hz}}$  of thermal noise at room temperature.

#### **THD + NOISE**

Total harmonic distortion is the ratio of the input signal in V rms to the total harmonics in V rms throughout the spectrum. Harmonic distortion adds errors to precision measurements and adds unpleasant sonic artifacts to audio systems.

The AD860x has a low total harmonic distortion. Figure 48 shows that the AD8605 has less than 0.005% or -86 dB of THD + N over the entire audio frequency range. The AD8605 is configured in positive unity gain, which is the worst case, and with a load of  $10~\text{k}\Omega$ .



Figure 46. No Phase Reversal



Figure 47. Maximum Power Dissipation vs. Ambient Temperature



Figure 48. THD + Noise vs. Frequency

#### TOTAL NOISE INCLUDING SOURCE RESISTORS

The low input current noise and input bias current of the AD860x make it the ideal amplifier for circuits with substantial input source resistance, such as photodiodes. Input offset voltage increases by less than 0.5 nV per 1 k $\Omega$  of source resistance at room temperature and increases to 10 nV at 85°C. The total noise density of the circuit is

$$e_{n, TOTAL} = \sqrt{e_n^2 + (i_n R_S)^2 + 4kTR_S}$$

where

 $e_n$  is the input voltage noise density of the AD860x.  $i_n$  is the input current noise density of the AD860x.  $R_S$  is the source resistance at the noninverting terminal. k is Boltzmann's constant  $(1.38 \times 10^{-23} \text{ J/K})$ . T is the ambient temperature in Kelvin (T = 273 + °C).

For example, with  $R_S = 10 \text{ k}\Omega$ , the total voltage noise density is roughly 15 nV/ $\sqrt{\text{Hz}}$ .

For  $R_S < 3.9 \text{ k}\Omega$ ,  $e_n$  dominates and  $e_{n, \text{TOTAL}} \approx e_n$ .

The current noise of the AD860x is so low that its total density does not become a significant term unless  $R_S$  is greater than 6 M $\Omega$ .

The total equivalent rms noise over a specific bandwidth is expressed as

$$E_n = (e_{n,TOTAL})\sqrt{BW}$$

where BW is the bandwidth in hertz.

Note that the previous analysis is valid for frequencies greater than 100 Hz and assumes relatively flat noise, above 10 kHz. For lower frequencies, flicker noise (1/f) must be considered.

#### **CHANNEL SEPARATION**

Channel separation, or inverse crosstalk, is a measure of the signal feed from one amplifier (channel) to another on the same IC.

The AD8606 has a channel separation of greater than –160 dB up to frequencies of 1 MHz, allowing the two amplifiers to amplify ac signals independently in most applications.

#### **CAPACITIVE LOAD DRIVE**

The AD860x can drive large capacitive loads without oscillation. Figure 50 shows the output of the AD8606 in response to a 200 mV input signal. In this case, the amplifier is configured in positive unity gain, worst case for stability, while driving a 1000 pF load at its output. Driving larger capacitive loads in unity gain can require the use of additional circuitry.

A snubber network, shown in Figure 51, helps reduce the signal overshoot to a minimum and maintain stability. Although this circuit does not recover the loss of bandwidth induced by large capacitive loads, it greatly reduces the overshoot and ringing. This method does not reduce the maximum output swing of the amplifier.



Figure 49. Channel Separation vs. Frequency



Figure 50. AD8606 Capacitive Load Drive Without Snubber



Figure 51. Snubber Network Configuration

Figure 52 shows a scope of the output at the snubber circuit. The overshoot is reduced from over 70% to less than 5%, and the ringing is eliminated by the snubber. Optimum values for Rs and Cs are determined experimentally.



Figure 52. Capacitive Load Drive with Snubber

Table 5 summarizes a few optimum values for capacitive loads.

Table 5.

| C <sub>L</sub> (pF) | <b>R</b> <sub>S</sub> (Ω) | C <sub>s</sub> (pF) |
|---------------------|---------------------------|---------------------|
| 500                 | 100                       | 1000                |
| 1000                | 70                        | 1000                |
| 2000                | 60                        | 800                 |

An alternate technique is to insert a series resistor inside the feedback loop at the output of the amplifier. Typically, the value of this resistor is approximately 100  $\Omega$ . This method also reduces overshoot and ringing but causes a reduction in the maximum output swing.

#### **LIGHT SENSITIVITY**

The AD8605ACB (WLCSP package option) is essentially a silicon die with additional postfabrication dielectric and intermetallic processing designed to contact solder bumps on the active side of the chip. With this package type, the die is exposed to ambient light and is subject to photoelectric effects. Light sensitivity analysis of the AD8605ACB mounted on standard PCB material reveals that only the input bias current (IB) parameter is impacted when the package is illuminated directly by high intensity light. No degradation in electrical performance is observed due to illumination by low intensity (0.1 mW/cm<sup>2</sup>) ambient light. Figure 53 shows that I<sub>B</sub> increases with increasing wavelength and intensity of incident light; IB can reach levels as high as 4500 pA at a light intensity of 3 mW/cm<sup>2</sup> and a wavelength of 850 nm. The light intensities shown in Figure 53 are not normal for most applications, that is, even though direct sunlight can have intensities of 50 mW/cm<sup>2</sup>, office ambient light can be as low as 0.1 mW/cm<sup>2</sup>.



Figure 53. AD8605ACB Input Bias Current Response to Direct Illumination of Varying Intensity and Wavelength

When the WLCSP package is assembled on the board with the bump side of the die facing the PCB, reflected light from the PCB surface is incident on active silicon circuit areas and results in the increased IB. No performance degradation occurs due to illumination of the backside (substrate) of the AD8605ACB. The AD8605ACB is particularly sensitive to incident light with wavelengths in the near infrared range (NIR, 700 nm to 1000 nm). Photons in this waveband have a longer wavelength and lower energy than photons in the visible (400 nm to 700 nm) and near ultraviolet (NUV, 200 nm to 400 nm) bands; therefore, they can penetrate more deeply into the active silicon. Incident light with wavelengths greater than 1100 nm has no photoelectric effect on the AD8605ACB because silicon is transparent to wavelengths in this range. The spectral content of conventional light sources varies. Sunlight has a broad spectral range, with peak intensity in the visible band that falls off in the NUV and NIR bands; fluorescent lamps have significant peaks in the visible but not the NUV or NIR bands.

Efforts have been made at a product level to reduce the effect of ambient light; the under bump metal (UBM) has been designed to shield the sensitive circuit areas on the active side (bump side) of the die. However, if an application encounters any light sensitivity with the AD8605ACB, shielding the bump side of the WLCSP package with opaque material should eliminate this effect. Shielding can be accomplished using materials such as silica-filled liquid epoxies that are used in flip-chip underfill techniques.

#### WLCSP ASSEMBLY CONSIDERATIONS

For detailed information on the WLCSP PCB assembly and reliability, see Application Note AN-617, *MicroCSP™ Wafer Level Chip Scale Package*.

# I-V CONVERSION APPLICATIONS PHOTODIODE PREAMPLIFIER APPLICATIONS

The low offset voltage and input current of the AD8605 make it an excellent choice for photodiode applications. In addition, the low voltage and current noise make the amplifier ideal for application circuits with high sensitivity.



Figure 54. Equivalent Circuit for Photodiode Preamp

The input bias current of the amplifier contributes an error term that is proportional to the value of  $R_F$ .

The offset voltage causes a dark current induced by the shunt resistance of the Diode  $R_{\rm D}$ . These error terms are combined at the output of the amplifier. The error voltage is written as

$$E_O = V_{OS} \left( 1 + \frac{R_F}{R_D} \right) + R_F I_B$$

Typically, R<sub>F</sub> is smaller than R<sub>D</sub>, thus R<sub>F</sub>/R<sub>D</sub> can be ignored.

At room temperature, the AD8605 has an input bias current of 0.2 pA and an offset voltage of 100  $\mu V$ . Typical values of  $R_D$  are in the range of 1 G  $\Omega$ .

For the circuit shown in Figure 54, the output error voltage is approximately 100  $\mu V$  at room temperature, increasing to about 1 mV at 85°C.

The maximum achievable signal bandwidth is

$$f_{MAX} = \sqrt{\frac{f_t}{2\pi R_F C_F}}$$

where  $f_t$  is the unity gain frequency of the amplifier.

#### **AUDIO AND PDA APPLICATIONS**

The low distortion and wide dynamic range of the AD860x make it a great choice for audio and PDA applications, including microphone amplification and line output buffering.

Figure 55 shows a typical application circuit for headphone/line-out amplification.

R1 and R2 are used to bias the input voltage at half the supply, which maximizes the signal bandwidth range. C1 and C2 are used to ac couple the input signal. C1, R1, and R2 form a high-pass filter whose corner frequency is  $1/[2\pi(R1||R2)C1]$ .

The high output current of the AD8606 allows it to drive heavy resistive loads.

The circuit in Figure 55 is tested to drive a 16  $\Omega$  headphone. The THD + N is maintained at approximately –60 dB throughout the audio range.



Figure 55. Single-Supply Headphone/Speaker Amplifier

#### INSTRUMENTATION AMPLIFIERS

The low offset voltage and low noise of the AD8605 make it an ideal amplifier for instrumentation applications.

Difference amplifiers are widely used in high accuracy circuits to improve the common-mode rejection ratio. Figure 56 shows a simple difference amplifier. Figure 57 shows the common-mode rejection for a unity gain configuration and for a gain of 10.

Making (R4/R3) = (R2/R1) and choosing 0.01% tolerance yields a CMRR of 74 dB and minimizes the gain error at the output.



Figure 56. Difference Amplifier,  $A_V = 10$ 



Figure 57. Difference Amplifier CMRR vs. Frequency

#### **DAC CONVERSION**

The low input bias current and offset voltage of the AD8605 make it an excellent choice for buffering the output of a current output DAC.

Figure 58 shows a typical implementation of the AD8605 at the output of a 12-bit DAC.

The DAC8143 output current is converted to a voltage by the feedback resistor. The equivalent resistance at the output of the DAC varies with the input code, as does the output capacitance.



Figure 58. Simplified Circuit of the DAC8143 with AD8605 Output Buffer

To optimize the performance of the DAC, insert a capacitor in the feedback loop of the AD8605 to compensate the amplifier for the pole introduced by the output capacitance of the DAC. Typical values for  $C_F$  range from 10 pF to 30 pF; it can be adjusted for the best frequency response. The total error at the output of the op amp can be computed by

$$E_O = V_{OS} \left( 1 + \frac{R_F}{Req} \right)$$

where Req is the equivalent resistance seen at the output of the DAC. As previously mentioned, Req is code dependent and varies with the input. A typical value for Req is 15 k $\Omega$ . Choosing a feedback resistor of 10 k $\Omega$  yields an error of less than 200  $\mu$ V.

Figure 59 shows the implementation of a dual-stage buffer at the output of a DAC. The first stage is used as a buffer. Capacitor C1 with Req creates a low-pass filter, and thus, provides phase lead to compensate for frequency response. The second stage of the AD8606 is used to provide voltage gain at the output of the buffer.

Grounding the positive input terminals in both stages reduces errors due to the common-mode output voltage. Choosing R1, R2, and R3 to match within 0.01% yields a CMRR of 74 dB and maintains minimum gain error in the circuit.



Figure 59. Bipolar Operation

### **OUTLINE DIMENSIONS**



Figure 60. 5-Ball Wafer Level Chip Scale Package [WLCSP] (CB-5-1) Dimensions shown in millimeters



Figure 61. 5-Lead Small Outline Transistor Package [SOT-23] (RJ-5)

Dimensions shown in millimeters

#### COMPLIANT TO JEDEC STANDARDS MO-187-AA

Figure 62. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters



#### COMPLIANT TO JEDEC STANDARDS MS-012-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 63. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8) Dimensions shown in millimeters and (inches)



Figure 64. 8-Ball Wafer Level Chip Scale Package [WLCSP] (CB-8-1) Dimensions shown in millimeters



COMPLIANT TO JEDEC STANDARDS MS-012-AB
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 65. 14-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-14) Dimensions shown in millimeters and (inches)



Figure 66. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14) Dimensions shown in millimeters and (inches)

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description | Package Option | Marking Code |
|--------------------|-------------------|---------------------|----------------|--------------|
| AD8605ACBZ-REEL7   | -40°C to +125°C   | 5-Ball WLCSP        | CB-5-1         | A1J          |
| AD8605ARTZ-R2      | -40°C to +125°C   | 5-Lead SOT-23       | RJ-5           | B3A#         |
| AD8605ARTZ-REEL    | -40°C to +125°C   | 5-Lead SOT-23       | RJ-5           | B3A#         |
| AD8605ARTZ-REEL7   | -40°C to +125°C   | 5-Lead SOT-23       | RJ-5           | B3A#         |
| AD8606ARM-REEL     | -40°C to +125°C   | 8-Lead MSOP         | RM-8           | B6A          |
| AD8606ARMZ-R7      | -40°C to +125°C   | 8-Lead MSOP         | RM-8           | B6A#         |
| AD8606ARMZ-REEL    | -40°C to +125°C   | 8-Lead MSOP         | RM-8           | B6A#         |
| AD8606ARZ          | -40°C to +125°C   | 8-Lead SOIC_N       | R-8            |              |
| AD8606ARZ-REEL     | -40°C to +125°C   | 8-Lead SOIC_N       | R-8            |              |
| AD8606ARZ-REEL7    | -40°C to +125°C   | 8-Lead SOIC_N       | R-8            |              |
| AD8606ACBZ-REEL7   | -40°C to +125°C   | 8-Ball WLCSP        | CB-8-1         | B6A#         |
| AD8608ARZ          | -40°C to +125°C   | 14-Lead SOIC_N      | R-14           |              |
| AD8608ARZ-REEL     | -40°C to +125°C   | 14-Lead SOIC_N      | R-14           |              |
| AD8608ARZ-REEL7    | -40°C to +125°C   | 14-Lead SOIC_N      | R-14           |              |
| AD8608ARUZ         | -40°C to +125°C   | 14-Lead TSSOP       | RU-14          |              |
| AD8608ARUZ-REEL    | -40°C to +125°C   | 14-Lead TSSOP       | RU-14          |              |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part, # denotes RoHS compliant product (except for CB-5-1) may be top or bottom marked.