

# **BSS84** P-channel enhancement mode vertical DMOS transistor Rev. 06 — 16 December 2008 Product data Product data sheet

#### 1. **Product profile**

### **1.1 General description**

P-channel enhancement mode vertical Diffusion Metal-Oxide Semiconductor (DMOS) transistor in a small Surface-Mounted Device (SMD) plastic package.

#### Table 1. Product overview

| Type number <sup>[1]</sup> | Package |          |
|----------------------------|---------|----------|
|                            | NXP     | JEDEC    |
| BSS84                      | SOT23   | TO-236AB |
| BSS84/DG                   |         |          |

[1] /DG: halogen-free

#### 1.2 Features

- Direct interface to CMOS and Low threshold voltage Transistor-Transistor Logic (TTL) High-speed switching
  - No secondary breakdown

#### 1.3 Applications

Line current interrupter in telephone sets Relay, high-speed and line transformer drivers

### 1.4 Quick reference data

 $V_{DS} \leq -50 V$ I<sub>D</sub> ≤ −130 mA **R**<sub>DSon</sub>  $\leq$  10  $\Omega$ ■ P<sub>tot</sub> ≤ 250 mW

founded by Philips

### 2. Pinning information

| Table 2. | Pinning |             |                         |                |
|----------|---------|-------------|-------------------------|----------------|
| Pin      | Symbol  | Description | Simplified outline      | Graphic symbol |
| 1        | G       | gate        |                         | _              |
| 2        | S       | source      |                         |                |
| 3        | D       | drain       | 1 2<br>SOT23 (TO-236AB) |                |

### 3. Ordering information

| Table 3. Order                    | ring informa | ation                                    |         |
|-----------------------------------|--------------|------------------------------------------|---------|
| Type number <sup>[1]</sup> Packag |              |                                          |         |
| -                                 | Name         | Description                              | Version |
| BSS84                             | TO-236AB     | plastic surface-mounted package; 3 leads | SOT23   |
| BSS84/DG                          |              |                                          |         |

[1] /DG: halogen-free

### 4. Marking

| Table 4. | Marking codes       |                             |
|----------|---------------------|-----------------------------|
| Type num | 1ber <sup>[1]</sup> | Marking code <sup>[2]</sup> |
| BSS84    |                     | 13*                         |
| BSS84/DC | 3                   | ZV*                         |

[1] /DG: halogen-free

[2] \* = -: made in Hong Kong

\* = p: made in Hong Kong\* = t: made in Malaysia

\* = W: made in China

## 5. Limiting values

| Table 5.<br>In accorda | Limiting values<br>ance with the Absolute Ma | ximum Rating System (IEC 6                                               | 60134).      |      |      |
|------------------------|----------------------------------------------|--------------------------------------------------------------------------|--------------|------|------|
| Symbol                 | Parameter                                    | Conditions                                                               | Min          | Max  | Unit |
| V <sub>DS</sub>        | drain-source voltage                         | 25 °C $\leq$ T <sub>j</sub> $\leq$ 150 °C                                | -            | -50  | V    |
| V <sub>GS</sub>        | gate-source voltage                          |                                                                          | -            | ±20  | V    |
| I <sub>D</sub>         | drain current                                | $T_{sp} = 25 \text{ °C}; V_{GS} = -10 \text{ V};$<br>see <u>Figure 1</u> | -            | -130 | mA   |
|                        |                                              | T <sub>sp</sub> = 100 °C;<br>V <sub>GS</sub> = -10 V                     | -            | -75  | mA   |
| I <sub>DM</sub>        | peak drain current                           | $T_{sp}$ = 25 °C; $t_p \le 10 \ \mu s$ ;<br>see <u>Figure 1</u>          | -            | -520 | mA   |
| P <sub>tot</sub>       | total power dissipation                      | T <sub>sp</sub> = 25 °C; see Figure 2                                    | <u>[1]</u> _ | 250  | mW   |
| T <sub>stg</sub>       | storage temperature                          |                                                                          | -65          | +150 | °C   |
| Т <sub>і</sub>         | junction temperature                         |                                                                          | -65          | +150 | °C   |

[1] Device mounted on a Printed-Circuit Board (PCB).



3 of 11

# **BSS84**

#### P-channel enhancement mode vertical DMOS transistor



### 6. Thermal characteristics

| Table 6.             | Thermal characteristics                     |              |              |     |     |      |
|----------------------|---------------------------------------------|--------------|--------------|-----|-----|------|
| Symbol               | Parameter                                   | Conditions   | Min          | Тур | Max | Unit |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | see Figure 3 | <u>[1]</u> - | -   | 500 | K/W  |

[1] Mounted on a PCB, vertical in still air.



BSS84\_6

**Product data sheet** 

### 7. Characteristics

| Symbol               | Parameter                         | Conditions                                                                                                                  | Min  | Тур | Max  | Unit |
|----------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| Static cha           | racteristics                      |                                                                                                                             |      |     |      |      |
| V <sub>(BR)DSS</sub> | drain-source breakdown<br>voltage | $I_D = -10 \ \mu A; \ V_{GS} = 0 \ V$                                                                                       | -50  | -   | -    | V    |
| V <sub>GS(th)</sub>  | gate-source threshold voltage     | $I_D = -1 \text{ mA}; V_{DS} = V_{GS};$<br>see <u>Figure 8</u>                                                              |      |     |      |      |
|                      |                                   | T <sub>j</sub> = 25 °C                                                                                                      | -0.8 | -   | -2   | V    |
|                      |                                   | T <sub>j</sub> = −55 °C                                                                                                     | -    | -   | -1.8 | V    |
| I <sub>DSS</sub>     | drain leakage current             | $V_{DS}$ = -40 V; $V_{GS}$ = 0 V                                                                                            |      |     |      |      |
|                      |                                   | T <sub>j</sub> = 25 °C                                                                                                      | -    | -   | -100 | nA   |
|                      |                                   | $V_{DS} = -50 \text{ V}; V_{GS} = 0 \text{ V}$                                                                              |      |     |      |      |
|                      |                                   | T <sub>j</sub> = 25 °C                                                                                                      | -    | -   | -10  | μΑ   |
|                      |                                   | T <sub>j</sub> = 125 °C                                                                                                     | -    | -   | -60  | μΑ   |
| I <sub>GSS</sub>     | gate leakage current              | $V_{GS}$ = +20 V; $V_{DS}$ = 0 V                                                                                            | -    | -   | 100  | nA   |
|                      |                                   | $V_{GS}$ = -20 V; $V_{DS}$ = 0 V                                                                                            | -    | -   | 100  | nA   |
| R <sub>DSon</sub>    | drain-source on-state resistance  | $V_{GS} = -10 V;$<br>$I_D = -130 mA;$<br>see Figure 5 and 7                                                                 | -    | 6   | 10   | Ω    |
| Dynamic c            | haracteristics                    |                                                                                                                             |      |     |      |      |
| Y <sub>fs</sub>      | transfer admittance               | $V_{DS} = -25 V;$<br>$I_{D} = -130 mA$                                                                                      | 50   | -   | -    | mS   |
| C <sub>iss</sub>     | input capacitance                 | $V_{GS} = 0 V; V_{DS} = -25 V;$                                                                                             | -    | 25  | 45   | pF   |
| C <sub>oss</sub>     | output capacitance                | f = 1 MHz; see Figure 9                                                                                                     | -    | 15  | 25   | pF   |
| C <sub>rss</sub>     | reverse transfer<br>capacitance   |                                                                                                                             | -    | 3.5 | 12   | pF   |
| t <sub>on</sub>      | turn-on time                      | $V_{DS} = -40 \text{ V}; V_{GS} = 0 \text{ V}$<br>to -10 V; I <sub>D</sub> = -200 mA;<br>see <u>Figure 10</u> and <u>11</u> | -    | 3   | -    | ns   |
| t <sub>off</sub>     | turn-off time                     | $V_{DS} = -40 \text{ V};$<br>$V_{GS} = -10 \text{ V} \text{ to } 0 \text{ V};$<br>$I_D = -200 \text{ mA};$                  | -    | 7   | -    | ns   |

# **BSS84**

#### P-channel enhancement mode vertical DMOS transistor



6 of 11

#### **NXP Semiconductors**

#### P-channel enhancement mode vertical DMOS transistor

**BSS84** 



### 8. Test information



### 9. Package outline



#### Fig 12. Package outline SOT23 (TO-236AB)

BSS84\_6



## 10. Revision history

| Table 8. Revision hi | istory         |                                             |                |            |
|----------------------|----------------|---------------------------------------------|----------------|------------|
| Document ID          | Release date   | Data sheet status                           | Change notice  | Supersedes |
| BSS84_6              | 20081216       | Product data sheet                          | -              | BSS84_5    |
| Modifications:       | • Table 5 "Lim | iting values": P <sub>tot</sub> figure refe | erence updated |            |
| BSS84_5              | 20081209       | Product data sheet                          | -              | BSS84_4    |
| BSS84_4              | 20070717       | Product data sheet                          | -              | BSS84_3    |
| BSS84_3              | 20030804       | Product specification                       | -              | BSS84_2    |
| BSS84_2              | 19970618       | Product specification                       | -              | BSS84_1    |
| BSS84_1              | 19950407       | Product specification                       | -              | -          |
|                      |                |                                             |                |            |

### **11. Legal information**

#### 11.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 11.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 11.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

#### **11.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 12. Contact information

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

BSS84\_6

10 of 11

# **BSS84**

#### P-channel enhancement mode vertical DMOS transistor

### 13. Contents

| 1    | Product profile 1         |
|------|---------------------------|
| 1.1  | General description       |
| 1.2  | Features                  |
| 1.3  | Applications 1            |
| 1.4  | Quick reference data 1    |
| 2    | Pinning information 2     |
| 3    | Ordering information 2    |
| 4    | Marking 2                 |
| 5    | Limiting values 3         |
| 6    | Thermal characteristics 4 |
| 7    | Characteristics 5         |
| 8    | Test information 7        |
| 9    | Package outline 8         |
| 10   | Revision history 9        |
| 11   | Legal information 10      |
| 11.1 | Data sheet status 10      |
| 11.2 | Definitions 10            |
| 11.3 | Disclaimers               |
| 11.4 | Trademarks 10             |
| 12   | Contact information 10    |
| 13   | Contents 11               |



© NXP B.V. 2008.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 16 December 2008 Document identifier: BSS84\_6

