# TABLE OF CONTENTS

| Features 1                                                      |
|-----------------------------------------------------------------|
| Applications1                                                   |
| General Description1                                            |
| Functional Block Diagram1                                       |
| Revision History 3                                              |
| Specifications                                                  |
| Electrical Specifications—5 V Operation4                        |
| Electrical Specifications—3.3 V Operation                       |
| Electrical Specifications—Mixed 5 V/3 V or 3 V/5 V<br>Operation |
| Package Characteristics10                                       |
| Regulatory Information10                                        |
| Insulation and Safety-Related Specifications                    |
| DIN V VDE V 0884-10 (VDE V 0884-10):2006-12                     |
| Insulation Characteristics11                                    |

| Recommended Operating Conditions                  | 11 |
|---------------------------------------------------|----|
| Absolute Maximum Ratings                          | 12 |
| ESD Caution                                       | 12 |
| Pin Configuration and Function Descriptions       | 13 |
| Typical Performance Characteristics               | 14 |
| Application Information                           | 16 |
| PC Board Layout                                   | 16 |
| Propagation Delay-Related Parameters              | 16 |
| Method of Operation, DC Correctness, and Magnetic |    |
| Field Immunity                                    | 17 |
| Power Consumption                                 | 18 |
| Outline Dimensions                                | 19 |
| Ordering Guide                                    | 19 |
|                                                   |    |

| Changes to Logic Low Output Voltage Parameter, Test |
|-----------------------------------------------------|
| Conditions, Table 2                                 |

### 3/12-Rev. H to Rev. I

| Created Hyperlink for Safety and Regulatory Approvals |
|-------------------------------------------------------|
| Entry in Features Section1                            |
| Change to PC Board Layout Section                     |

### 3/11-Rev. G to Rev. H

| Changes to Data Sheet Title1 |  |
|------------------------------|--|
| Changes to Ordering Guide18  |  |

### 6/07—Rev. F to Rev. G

| Updated VDE Certification Throughout | 1  |
|--------------------------------------|----|
| Changes to Features and Endnote 1    |    |
| Changes to Table 5 and Table 6       |    |
| Updated Outline Dimensions           |    |
| Changes to Ordering Guide            | 18 |

### 3/06—Rev. E to Rev. F

| Updated Format                     | Universal |
|------------------------------------|-----------|
| Added Note 1                       |           |
| Changes to Table 1                 | 4         |
| Changes to Table 2                 | 6         |
| Changes to Table 3                 | 8         |
| Added Table 11                     |           |
| Inserted Power Consumption Section | 18        |

### 10/03—Rev. D to Rev. E

| Changes to Product Name, Features, and General Description | .1 |
|------------------------------------------------------------|----|
| Changes to Regulatory Information                          | .6 |
| Changes to DIN EN 60747-5-2 (VDE 0884 Part 2) Insulation   |    |
| Characteristics                                            | .6 |
| Changes to Absolute Maximum Ratings                        | .7 |
| Changes to Recommended Operating Conditions                | .7 |
| Changes to Ordering Guide                                  | .8 |
|                                                            |    |

### 6/03—Rev. C to Rev. D

| Changed DIN EN 60747-5-2 (VDE 0884 Part 2) Insulation |
|-------------------------------------------------------|
| Characteristics                                       |
| Updated Ordering Guide8                               |
| Updated Outline Dimensions13                          |

| 4/03—Rev. B to  | Rev. C   |             |
|-----------------|----------|-------------|
| Changes to Feat | ures and | Patent Note |
|                 |          |             |

| Changes to Features and Patent Note                 | 1  |
|-----------------------------------------------------|----|
| Changes to Regulatory Information                   | 6  |
| Changes to Insulation Characteristics Section       | 6  |
| Changes to Absolute Maximum Ratings                 | 7  |
| Changes to Package Branding                         | 8  |
| Changes to Method of Operation, DC Correctness, and |    |
| Magnetic Field Immunity Section                     | 11 |
| Replaced Figure 9                                   | 10 |

### 1/03—Rev. A to Rev. B

| Added ADuM1100UR Grade Universal                          |
|-----------------------------------------------------------|
| Changed ADuM1100AR/ADuM1100BR to                          |
| ADuM1100 Universal                                        |
| Changes to Features and General Description1              |
| Changes to Specifications2                                |
| Added Electrical Specifications, Mixed 5 V/3 V or 3 V/5 V |
| Operation Table4                                          |
| Updated Regulatory Information                            |
| Changes to VDE 0884 Insulation Characteristics            |
| Changes to Absolute Maximum Ratings7                      |
| Changes to Package Branding                               |
| Updated TPC 3 to TPC 89                                   |
| Deleted <i>i</i> Coupler in Field Bus Networks Section11  |
| Changes to Figure 812                                     |
| Added Figure 9 and Related Text                           |

### 11/02—Rev. 0 to Rev. A

| Edits to Features                            | 1  |
|----------------------------------------------|----|
| Edits to Regulatory Information              | 4  |
| Edits to VDE 0884 Insulation Characteristics | 5  |
| Added Revision History                       | 12 |
| Updated Outline Dimensions                   | 12 |

### **SPECIFICATIONS**

### **ELECTRICAL SPECIFICATIONS—5 V OPERATION**

All voltages are relative to their respective ground. 4.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, 4.5 V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5 V. All minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted. All typical specifications are at T<sub>A</sub> = 25°C, V<sub>DD1</sub> = V<sub>DD2</sub> = 5 V.

| Parameter                                                                     | Symbol                          | Min             | Тур   | Max         | Unit    | Test Conditions                                                                    |
|-------------------------------------------------------------------------------|---------------------------------|-----------------|-------|-------------|---------|------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                                                             | Symbol                          | WIIII           | тур   | IVIAX       | Onic    |                                                                                    |
|                                                                               |                                 |                 | 0.3   | 0.8         | mA      | $V_1 = 0 V \text{ or } V_{DD1}$                                                    |
| Input Supply Current                                                          | DD1 (Q)                         |                 | 0.3   | 0.8         | mA      | $V_1 = 0 V \text{ or } V_{DD1}$ $V_1 = 0 V \text{ or } V_{DD1}$                    |
| Output Supply Current<br>Input Supply Current (25 Mbps)                       | DD2 (Q)                         |                 | 2.2   | 0.00<br>3.5 | mA      | $12.5 \text{ MHz} \log c \operatorname{signal} frequency$                          |
| (See Figure 5)                                                                | I <sub>DD1 (25)</sub>           |                 |       | 5.5         | ma      |                                                                                    |
| Output Supply Current <sup>1</sup> (25 Mbps)<br>(See Figure 6)                | I <sub>DD2 (25)</sub>           |                 | 0.5   | 1.0         | mA      | 12.5 MHz logic signal frequency                                                    |
| Input Supply Current (100 Mbps)<br>(See Figure 5)                             | I <sub>DD1 (100)</sub>          |                 | 9.0   | 14          | mA      | 50 MHz logic signal frequency,<br>ADuM1100BR/ADuM1100UR only                       |
| Output Supply Current <sup>1</sup> (100 Mbps)<br>(See Figure 6)               | I <sub>DD2</sub> (100)          |                 | 2.0   | 2.8         | mA      | 50 MHz logic signal frequency,<br>ADuM1100BR/ADuM1100UR only                       |
| Input Current                                                                 | l,                              | -10             | +0.01 | +10         | μA      | $0 V \leq V_{IN} \leq V_{DD1}$                                                     |
| Logic High Output Voltage                                                     | V <sub>OH</sub>                 | VDD2 - 0.1      | 5.0   |             | V       | $I_0 = -20 \ \mu A, V_1 = V_{IH}$                                                  |
|                                                                               | 0.11                            | $V_{DD2} - 0.8$ | 4.6   |             | v       | $I_0 = -4 \text{ mA}, V_1 = V_{1H}$                                                |
| Logic Low Output Voltage                                                      | Vol                             |                 | 0.0   | 0.1         | v       | $I_0 = 20 \ \mu A, V_1 = V_{11}$                                                   |
| 5 1 5                                                                         |                                 |                 | 0.03  | 0.1         | v       | $I_0 = 400 \ \mu A, V_1 = V_{1L}$                                                  |
|                                                                               |                                 |                 | 0.3   | 0.8         | v       | $I_0 = 4 \text{ mA}, V_1 = V_{1L}$                                                 |
| SWITCHING SPECIFICATIONS                                                      |                                 |                 |       |             |         |                                                                                    |
| For ADuM1100AR                                                                |                                 |                 |       |             |         |                                                                                    |
| Minimum Pulse Width <sup>2</sup>                                              | PW                              |                 |       | 40          | ns      | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                       |
| Maximum Data Rate <sup>3</sup>                                                |                                 | 25              |       |             | Mbps    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                         |
| For ADuM1100BR/ADuM1100UR                                                     |                                 |                 |       |             |         |                                                                                    |
| Minimum Pulse Width <sup>2</sup>                                              | PW                              |                 | 6.7   | 10          | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                         |
| Maximum Data Rate <sup>3</sup>                                                |                                 | 100             | 150   |             | Mbps    | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                       |
| For All Grades                                                                |                                 |                 |       |             |         |                                                                                    |
| Propagation Delay Time to Logic Low<br>Output <sup>4, 5</sup> (See Figure 7)  | tphl                            |                 | 10.5  | 18          | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                         |
| Propagation Delay Time to Logic High<br>Output <sup>4, 5</sup> (See Figure 7) | t <sub>PLH</sub>                |                 | 10.5  | 18          | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                         |
| Pulse Width Distortion  t <sub>PLH</sub> – t <sub>PHL</sub>   <sup>5</sup>    | PWD                             |                 | 0.5   | 2           | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                         |
| Change vs. Temperature <sup>6</sup>                                           |                                 |                 | 3     |             | ps/°C   | $C_L = 15 \text{ pF}$ , CMOS signal levels                                         |
| Propagation Delay Skew<br>(Equal Temperature) <sup>5,7</sup>                  | <b>t</b> psk1                   |                 |       | 8           | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                         |
| Propagation Delay Skew<br>(Equal Temperature, Supplies) <sup>5,7</sup>        | t <sub>PSK2</sub>               |                 |       | 6           | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                         |
| Output Rise/Fall Time                                                         | t <sub>R</sub> , t <sub>F</sub> |                 | 3     |             | ns      | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                       |
| Common-Mode Transient Immunity<br>at Logic Low/High Output <sup>8</sup>       | СМ⊾ ,<br> СМн                   | 25              | 35    |             | kV/μs   | $V_{I} = 0 V \text{ or } V_{DD1}, V_{CM} = 1000 V,$<br>transient magnitude = 800 V |
| Refresh Rate                                                                  | f <sub>r</sub>                  |                 | 1.2   |             | Mbps    |                                                                                    |
| Input Dynamic Supply Current <sup>9</sup>                                     | DDI (D)                         |                 | 0.09  |             | mA/Mbps |                                                                                    |
| Output Dynamic Supply Current <sup>9</sup>                                    |                                 |                 | 0.02  |             | mA/Mbps |                                                                                    |

- <sup>1</sup> Output supply current values are with no output load present. See Figure 5 and Figure 6 for information on supply current variation with logic signal frequency. See the Power Consumption section for guidance on calculating the input and output supply currents for a given data rate and output load.
- <sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.
- <sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.
- <sup>4</sup> t<sub>PHL</sub> is measured from the 50% level of the falling edge of the V<sub>1</sub> signal to the 50% level of the falling edge of the V<sub>0</sub> signal. t<sub>PLH</sub> is measured from the 50% level of the rising edge of the V<sub>0</sub> signal to the 50% level of the rising edge of the V<sub>0</sub> signal.
- <sup>5</sup> Because the input thresholds of the ADuM1100 are at voltages other than the 50% level of typical input signals, the measured propagation delay and pulse width distortion can be affected by slow input rise/fall times. See the Propagation Delay-Related Parameters section and Figure 14 through Figure 18 for information on the impact of given input rise/fall times on these parameters.
- <sup>6</sup> Pulse width distortion change vs. temperature is the absolute value of the change in pulse width distortion for a 1°C change in operating temperature.
- <sup>7</sup> t<sub>PSKI</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature and output load within the recommended operating conditions. t<sub>PSK2</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>8</sup> CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling edges. The transient magnitude is the range over which the common mode is slewed.

<sup>9</sup> Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in signal data rate. See Figure 5 and Figure 6 for information on supply current variation with logic signal frequency. See the Power Consumption section for guidance on calculating the input and output supply currents for a given data rate and output load.

### **ELECTRICAL SPECIFICATIONS—3.3 V OPERATION**

All voltages are relative to their respective ground. 3.0 V  $\leq$  V<sub>DD1</sub>  $\leq$  3.6 V, 3.0 V  $\leq$  V<sub>DD2</sub>  $\leq$  3.6 V. All minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted. All typical specifications are at T<sub>A</sub> = 25°C, V<sub>DD1</sub> = V<sub>DD2</sub> = 3.3 V.

| Parameter                                                                     | Symbol                          | Min                    | Тур   | Max  | Unit    | Test Conditions                                                                  |
|-------------------------------------------------------------------------------|---------------------------------|------------------------|-------|------|---------|----------------------------------------------------------------------------------|
| DC SPECIFICATIONS                                                             |                                 |                        |       |      |         |                                                                                  |
| Input Supply Current                                                          | IDD1 (Q)                        |                        | 0.1   | 0.3  | mA      | $V_I = 0 V \text{ or } V_{DD1}$                                                  |
| Output Supply Current                                                         | I <sub>DD2 (Q)</sub>            |                        | 0.005 | 0.04 | mA      | $V_I = 0 V \text{ or } V_{DD1}$                                                  |
| Input Supply Current (25 Mbps)<br>(See Figure 5)                              | I <sub>DD1 (25)</sub>           |                        | 2.0   | 2.8  | mA      | 12.5 MHz logic signal frequency                                                  |
| Output Supply Current <sup>1</sup> (25 Mbps)<br>(See Figure 6)                | I <sub>DD2 (25)</sub>           |                        | 0.3   | 0.7  | mA      | 12.5 MHz logic signal frequency                                                  |
| Input Supply Current (50 Mbps)<br>(See Figure 5)                              | I <sub>DD1 (50)</sub>           |                        | 4.0   | 6.0  | mA      | 25 MHz logic signal frequency,<br>ADuM1100BR/ADuM1100UR only                     |
| Output Supply Current <sup>1</sup> (50 Mbps)<br>(See Figure 6)                | I <sub>DD2 (50)</sub>           |                        | 1.2   | 1.6  | mA      | 25 MHz logic signal frequency,<br>ADuM1100BR/ADuM1100UR only                     |
| Input Current                                                                 | li -                            | -10                    | +0.01 | +10  | μΑ      | $0~V \leq V_{\text{IN}} \leq V_{\text{DD1}}$                                     |
| Logic High Output Voltage                                                     | Vон                             | V <sub>DD2</sub> - 0.1 | 3.3   |      | V       | $I_0 = -20 \ \mu A, V_I = V_{IH}$                                                |
|                                                                               |                                 | $V_{\text{DD2}} - 0.5$ | 3.0   |      | V       | $I_0 = -2.5 \text{ mA}, V_1 = V_{1H}$                                            |
| Logic Low Output Voltage                                                      | Vol                             |                        | 0.0   | 0.1  | V       | $I_0=20~\mu A, V_I=V_{IL}$                                                       |
|                                                                               |                                 |                        | 0.04  | 0.1  | V       | $I_0 = 400 \ \mu A, V_I = V_{IL}$                                                |
|                                                                               |                                 |                        | 0.3   | 0.4  | V       | $I_0 = 2.5 \text{ mA}, V_I = V_{IL}$                                             |
| SWITCHING SPECIFICATIONS                                                      |                                 |                        |       |      |         |                                                                                  |
| For ADuM1100AR                                                                |                                 |                        |       |      |         |                                                                                  |
| Minimum Pulse Width <sup>2</sup>                                              | PW                              |                        |       | 40   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Maximum Data Rate <sup>3</sup>                                                |                                 | 25                     |       |      | Mbps    | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| For ADuM1100BR/ADuM1100UR                                                     |                                 |                        |       |      |         |                                                                                  |
| Minimum Pulse Width <sup>2</sup>                                              | PW                              |                        | 10    | 20   | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Maximum Data Rate <sup>3</sup>                                                |                                 | 50                     | 100   |      | Mbps    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| For All Grades                                                                |                                 |                        |       |      |         |                                                                                  |
| Propagation Delay Time to Logic Low<br>Output <sup>4, 5</sup> (See Figure 8)  | t <sub>PHL</sub>                |                        | 14.5  | 28   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Propagation Delay Time to Logic<br>High Output <sup>4, 5</sup> (See Figure 8) | tplh                            |                        | 15.0  | 28   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Pulse Width Distortion  tplh - tphl  <sup>5</sup>                             | PWD                             |                        | 0.5   | 3    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Change vs. Temperature <sup>6</sup>                                           |                                 |                        | 10    |      | ps/°C   | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Propagation Delay Skew<br>(Equal Temperature) <sup>5,7</sup>                  | t <sub>PSK1</sub>               |                        |       | 15   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Propagation Delay Skew<br>(Equal Temperature, Supplies) <sup>5,7</sup>        | t <sub>PSK2</sub>               |                        |       | 12   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Output Rise/Fall Time                                                         | t <sub>R</sub> , t <sub>F</sub> |                        | 3     |      | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Common-Mode Transient Immunity<br>at Logic Low/High Output <sup>8</sup>       | СМ∟ ,<br> СМн                   | 25                     | 35    |      | kV/μs   | $V_I = 0 V \text{ or } V_{DD1}, V_{CM} = 1000 V,$<br>transient magnitude = 800 V |
| Refresh Rate                                                                  | fr                              |                        | 1.1   |      | Mbps    |                                                                                  |
| Input Dynamic Supply Current <sup>9</sup>                                     | I <sub>DDI (D)</sub>            |                        | 0.08  |      | mA/Mbps |                                                                                  |
| Output Dynamic Supply Current <sup>9</sup>                                    | IDDO (D)                        |                        | 0.04  |      | mA/Mbps |                                                                                  |

- <sup>1</sup> Output supply current values are with no output load present. See Figure 5 and Figure 6 for information on supply current variation with logic signal frequency. See the Power Consumption section for guidance on calculating the input and output supply currents for a given data rate and output load.
- <sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.
- <sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.
- <sup>4</sup> t<sub>PHL</sub> is measured from the 50% level of the falling edge of the V<sub>1</sub> signal to the 50% level of the falling edge of the V<sub>0</sub> signal. t<sub>PLH</sub> is measured from the 50% level of the rising edge of the V<sub>0</sub> signal to the 50% level of the rising edge of the V<sub>0</sub> signal.
- <sup>5</sup> Because the input thresholds of the ADuM1100 are at voltages other than the 50% level of typical input signals, the measured propagation delay and pulse width distortion can be affected by slow input rise/fall times. See the Propagation Delay-Related Parameters section and Figure 14 through Figure 18 for information on the impact of given input rise/fall times on these parameters.
- <sup>6</sup> Pulse width distortion change vs. temperature is the absolute value of the change in pulse width distortion for a 1°C change in operating temperature.
- <sup>7</sup> t<sub>PSKI</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature and output load within the recommended operating conditions. t<sub>PSK2</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>8</sup> CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling edges. The transient magnitude is the range over which the common mode is slewed.</p>

<sup>9</sup> Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in signal data rate. See Figure 5 and Figure 6 for information on supply current variation with logic signal frequency. See the Power Consumption section for guidance on calculating the input and output supply currents for a given data rate and output load.

### ELECTRICAL SPECIFICATIONS—MIXED 5 V/3 V OR 3 V/5 V OPERATION

All voltages are relative to their respective ground. 5 V/3 V operation: 4.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, 3.0 V  $\leq$  V<sub>DD2</sub>  $\leq$  3.6 V. 3 V/5 V operation: 3.0 V  $\leq$  V<sub>DD1</sub>  $\leq$  3.6 V, 4.5 V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5 V. All minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted. All typical specifications are at T<sub>A</sub> = 25°C, V<sub>DD1</sub> = 3.3 V, V<sub>DD2</sub> = 5 V or V<sub>DD1</sub> = 5 V, V<sub>DD2</sub> = 3.3 V.

| Parameter                                                         | Symbol                | Min                    | Тур   | Max  | Unit | Test Conditions                                                            |
|-------------------------------------------------------------------|-----------------------|------------------------|-------|------|------|----------------------------------------------------------------------------|
| DC SPECIFICATIONS                                                 |                       |                        |       |      |      |                                                                            |
| Input Supply Current, Quiescent                                   | I <sub>DDI (Q)</sub>  |                        |       |      |      |                                                                            |
| 5 V/3 V Operation                                                 |                       |                        | 0.3   | 0.8  | mA   |                                                                            |
| 3 V/5 V Operation                                                 |                       |                        | 0.1   | 0.3  | mA   |                                                                            |
| Output Supply Current, Quiescent                                  | IDDO (Q)              |                        |       |      |      |                                                                            |
| 5 V/3 V Operation                                                 |                       |                        | 0.005 | 0.04 | mA   |                                                                            |
| 3 V/5 V Operation                                                 |                       |                        | 0.01  | 0.06 | mA   |                                                                            |
| Input Supply Current, 25 Mbps                                     | I <sub>DDI (25)</sub> |                        |       |      |      |                                                                            |
| 5 V/3 V Operation                                                 |                       |                        | 2.2   | 3.5  | mA   | 12.5 MHz logic signal frequency                                            |
| 3 V/5 V Operation                                                 |                       |                        | 2.0   | 2.8  | mA   | 12.5 MHz logic signal frequency                                            |
| Output Supply Current <sup>1</sup> , 25 Mbps                      | I <sub>DDO (25)</sub> |                        |       |      |      |                                                                            |
| 5 V/3 V Operation                                                 |                       |                        | 0.3   | 0.7  | mA   | 12.5 MHz logic signal frequency                                            |
| 3 V/5 V Operation                                                 |                       |                        | 0.5   | 1.0  | mA   | 12.5 MHz logic signal frequency                                            |
| Input Supply Current, 50 Mbps                                     | I <sub>DDI (50)</sub> |                        |       |      |      |                                                                            |
| 5 V/3 V Operation                                                 |                       |                        | 4.5   | 7.0  | mA   | 25 MHz logic signal frequency                                              |
| 3 V/5 V Operation                                                 |                       |                        | 4.0   | 6.0  | mA   | 25 MHz logic signal frequency                                              |
| Output Supply Current <sup>1</sup> , 50 Mbps                      | I <sub>DDO (50)</sub> |                        |       |      |      | 5 5 1 7                                                                    |
| 5 V/3 V Operation                                                 |                       |                        | 1.2   | 1.6  | mA   | 25 MHz logic signal frequency                                              |
| 3 V/5 V Operation                                                 |                       |                        | 1.0   | 1.5  | mA   | 25 MHz logic signal frequency                                              |
| Input Currents                                                    | lia                   | -10                    | +0.01 | +10  | μA   | $0 V \leq V_{IA}, V_{IB}, V_{IC}, V_{ID} \leq V_{DD1} \text{ or } V_{DD2}$ |
| Logic High Output Voltage                                         | V <sub>OH</sub>       | V <sub>DD2</sub> - 0.1 | 3.3   |      | v    | $I_0 = -20 \ \mu A$ , $V_1 = V_{1H}$                                       |
| 5 V/3 V Operation                                                 |                       | V <sub>DD2</sub> - 0.5 | 3.0   |      | V    | $I_0 = -2.5 \text{ mA}, V_1 = V_{1H}$                                      |
| Logic Low Output Voltage                                          | Vol                   |                        | 0.0   | 0.1  | V    | $I_0 = 20 \ \mu A, V_1 = V_{1L}$                                           |
| 5 V/3 V Operation                                                 |                       |                        | 0.04  | 0.1  | V    | $I_0 = 400 \ \mu A, V_1 = V_{1L}$                                          |
| ·                                                                 |                       |                        | 0.3   | 0.4  | V    | $I_0 = 2.5 \text{ mA}, V_1 = V_{1L}$                                       |
| Logic High Output Voltage                                         | Voh                   | V <sub>DD2</sub> - 0.1 | 5.0   |      | V    | $I_0 = -20 \ \mu A, V_1 = V_{1H}$                                          |
| 3 V/5 V Operation                                                 |                       | $V_{DD2} - 0.8$        | 4.6   |      | V    | $I_0 = -4 \text{ mA}, V_1 = V_{1H}$                                        |
| Logic Low Output Voltage                                          | Vol                   |                        | 0.0   | 0.1  | V    | $I_0 = 20 \ \mu A, V_1 = V_{1L}$                                           |
| 3 V/5 V Operation                                                 |                       |                        | 0.03  | 0.1  | V    | $I_0 = 400 \ \mu A, V_1 = V_{1L}$                                          |
| ·                                                                 |                       |                        | 0.3   | 0.8  | V    | $I_0 = 4 \text{ mA}, V_1 = V_{1L}$                                         |
| SWITCHING SPECIFICATIONS                                          |                       | 1                      |       |      |      |                                                                            |
| For ADuM1100AR                                                    |                       |                        |       |      |      |                                                                            |
| Minimum Pulse Width <sup>2</sup>                                  | PW                    |                        |       | 40   | ns   | $C_L = 15 \text{ pF}$ , CMOS signal levels                                 |
| Maximum Data Rate <sup>3</sup>                                    |                       | 25                     |       |      | Mbps | $C_L = 15 \text{ pF}$ , CMOS signal levels                                 |
| For ADuM1100BR/ADuM1100UR                                         |                       |                        |       |      |      |                                                                            |
| Minimum Pulse Width <sup>2</sup>                                  | PW                    |                        |       | 20   | ns   | C∟ = 15 pF, CMOS signal levels                                             |
| Maximum Data Rate <sup>3</sup>                                    |                       | 50                     |       |      | Mbps | $C_L = 15 \text{ pF}$ , CMOS signal levels                                 |
| For All Grades                                                    |                       |                        |       |      |      |                                                                            |
| Propagation Delay Time to Logic<br>Low/High Output <sup>4,5</sup> | tphl, tplh            |                        |       |      |      |                                                                            |
| 5 V/3 V Operation (See Figure 9)                                  |                       |                        | 13    | 21   | ns   | $C_L = 15 \text{ pF}$ , CMOS signal levels                                 |
| 3 V/5 V Operation (See Figure 10)                                 |                       |                        | 16    | 26   | ns   | $C_L = 15 \text{ pF}$ , CMOS signal levels                                 |

| n | ot | 9 | C | h | 0 | 0 | ۰. |
|---|----|---|---|---|---|---|----|
| υ | at | a | J |   | G | G | L, |

| Parameter                                                               | Symbol                          | Min | Тур  | Max | Unit    | Test Conditions                                                                  |
|-------------------------------------------------------------------------|---------------------------------|-----|------|-----|---------|----------------------------------------------------------------------------------|
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^5$                         | PWD                             |     |      |     |         |                                                                                  |
| 5 V/3 V Operation                                                       |                                 |     | 0.5  | 2   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| 3 V/5 V Operation                                                       |                                 |     | 0.5  | 3   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Change in Pulse Width Distortion vs.<br>Temperature <sup>6</sup>        |                                 |     |      |     |         |                                                                                  |
| 5 V/3 V Operation                                                       |                                 |     | 3    |     | ps/°C   | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| 3 V/5 V Operation                                                       |                                 |     | 10   |     | ps/°C   | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Propagation Delay Skew (Equal<br>Temperature) <sup>5, 7</sup>           | t <sub>PSK1</sub>               |     |      |     |         |                                                                                  |
| 5 V/3 V Operation                                                       |                                 |     |      | 12  | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| 3 V/5 V Operation                                                       |                                 |     |      | 15  | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Propagation Delay Skew (Equal<br>Temperature, Supplies) <sup>5, 7</sup> | t <sub>PSK2</sub>               |     |      |     |         |                                                                                  |
| 5 V/3 V Operation                                                       |                                 |     |      | 9   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| 3 V/5 V Operation                                                       |                                 |     |      | 12  | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Output Rise/Fall Time (10% to 90%)                                      | t <sub>R</sub> , t <sub>F</sub> |     | 3    |     | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Common-Mode Transient Immunity at<br>Logic Low/High Output <sup>8</sup> | СМ <sub>L</sub>  ,<br> СМн      | 25  | 35   |     | kV/µs   | $V_I = 0 V \text{ or } V_{DD1}, V_{CM} = 1000 V,$<br>transient magnitude = 800 V |
| Refresh Rate                                                            | fr                              |     |      |     |         |                                                                                  |
| 5 V/3 V Operation                                                       |                                 |     | 1.2  |     | Mbps    |                                                                                  |
| 3 V/5 V Operation                                                       |                                 |     | 1.1  |     | Mbps    |                                                                                  |
| Input Dynamic Supply Current <sup>9</sup>                               | C <sub>PD1</sub>                |     |      |     |         |                                                                                  |
| 5 V/3 V Operation                                                       |                                 |     | 0.09 |     | mA/Mbps |                                                                                  |
| 3 V/5 V Operation                                                       |                                 |     | 0.08 |     | mA/Mbps |                                                                                  |
| Output Dynamic Supply Current <sup>9</sup>                              | CPD2                            |     |      |     |         |                                                                                  |
| 5 V/3 V Operation                                                       |                                 |     | 0.04 |     | mA/Mbps |                                                                                  |
| 3 V/5 V Operation                                                       |                                 |     | 0.02 |     | mA/Mbps |                                                                                  |

<sup>1</sup> Output supply current values are with no output load present. See Figure 5 and Figure 6 for information on supply current variation with logic signal frequency. See the Power Consumption section for guidance on calculating the input and output supply currents for a given data rate and output load.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>4</sup> t<sub>PHL</sub> is measured from the 50% level of the falling edge of the V<sub>I</sub> signal to the 50% level of the falling edge of the V<sub>0</sub> signal. t<sub>PLH</sub> is measured from the 50% level of the rising edge of the V<sub>0</sub> signal to the 50% level of the rising edge of the V<sub>0</sub> signal.

<sup>5</sup> Because the input thresholds of the ADuM1100 are at voltages other than the 50% level of typical input signals, the measured propagation delay and pulse width distortion can be affected by slow input rise/fall times. See the Propagation Delay-Related Parameters section and Figure 14 through Figure 18 for information on the impact of given input rise/fall times on these parameters.

<sup>6</sup> Pulse width distortion change vs. temperature is the absolute value of the change in pulse width distortion for a 1°C change in operating temperature. <sup>7</sup> t<sub>PSKI</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature and output load within the recommended operating conditions. t<sub>PSK2</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature and output load within the recommended operating conditions. t<sub>PSK2</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>8</sup> CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling edges. The transient magnitude is the range over which the common mode is slewed.

<sup>9</sup> Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in signal data rate. See Figure 5 and Figure 6 for information on supply current variation with logic signal frequency. See the Power Consumption section for guidance on calculating the input and output supply currents for a given data rate and output load.

### PACKAGE CHARACTERISTICS

#### Table 4.

| Parameter                                      | Symbol           | Min | Тур              | Max | Unit | Test Conditions             |
|------------------------------------------------|------------------|-----|------------------|-----|------|-----------------------------|
| Resistance (Input-to-Output) <sup>1</sup>      | R <sub>I-O</sub> |     | 10 <sup>12</sup> |     | Ω    |                             |
| Capacitance (Input-to-Output) <sup>1</sup>     | CI-O             |     | 1.0              |     | рF   | f = 1 MHz                   |
| Input Capacitance <sup>2</sup>                 | Cı               |     | 4.0              |     | рF   |                             |
| IC Junction-to-Case Thermal Resistance, Side 1 | θ <sub>JCI</sub> |     | 46               |     | °C/W | Thermocouple located at     |
| IC Junction-to-Case Thermal Resistance, Side 2 | θιςο             |     | 41               |     | °C/W | center of package underside |
|                                                |                  |     |                  |     |      |                             |
| Package Power Dissipation                      | PPD              |     |                  | 240 | mW   |                             |

<sup>1</sup> The device is considered a 2-terminal device; Pin 1, Pin 2, Pin 3, and Pin 4 are shorted together, and Pin 5, Pin 6, Pin 7, and Pin 8 are shorted together. <sup>2</sup> Input capacitance is measured at Pin 2 (V<sub>1</sub>).

### **REGULATORY INFORMATION**

The ADuM1100 is approved by the following organizations.

#### Table 5.

| UL                                                                        | CSA                                                                                                             | CQC                                                                                                                                      | VDE                                                                   |  |  |
|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|--|
| Recognized Under<br>1577 Component<br>Recognition<br>Program <sup>1</sup> | Approved under CSA<br>Component Acceptance<br>Notice 5A                                                         | Approved under<br>CQC11-471543-2012                                                                                                      | Certified according to<br>DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 |  |  |
| Single/Basic Insulation,<br>2500 V rms Isolation<br>Voltage               | Basic insulation per<br>CSA 60950-1-03 and IEC<br>60950-1, 400 V rms<br>(565 V peak) maximum<br>working voltage | Basic insulation per GB4943.1-<br>2011 400 V rms (588 V peak)<br>maximum working voltage,<br>tropical climate, altitude ≤<br>5000 meters | Reinforced insulation, 560 V peak                                     |  |  |
| File E214100                                                              | File 205078                                                                                                     | File CQC14001117247                                                                                                                      | File 2471900-4880-0001                                                |  |  |

<sup>1</sup> In accordance with UL 1577, each ADuM1100 is proof tested by applying an insulation test voltage  $\geq$ 3000 V rms for 1 sec (current leakage detection limit = 5 µA). <sup>2</sup> In accordance with DIN V VDE V 0884-10, each ADuM1100 is proof tested by applying an insulation test voltage  $\geq$ 1050 V peak for 1 sec (partial discharge detection limit = 5 pC). The \* marking branded on the component designates DIN V VDE V 0884-10 approval.

### INSULATION AND SAFETY-RELATED SPECIFICATIONS

#### Table 6.

| Parameter                                                        | Symbol | Value     | Unit   | Conditions                                                                           |
|------------------------------------------------------------------|--------|-----------|--------|--------------------------------------------------------------------------------------|
| Minimum External Air Gap (Clearance)                             | L(I01) | 4.90 min  | mm     | Measured from input terminals to output terminals, shortest distance through air     |
| Minimum External Tracking (Creepage)                             | L(I02) | 4.01 min  | mm     | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Internal Gap (Internal Clearance)                        |        | 0.016 min | mm     | Insulation distance through insulation                                               |
| Tracking Resistance (Comparative Tracking Index)                 | CTI    | >400      | V      | DIN IEC 112/VDE 0303 Part 1                                                          |
| Isolation Group                                                  |        | П         |        | Material Group (DIN VDE 0110, 1/89, Table I)                                         |
| Maximum Working Voltage Compatible with<br>50 Years Service Life | VIORM  | 565       | V peak | Continuous peak voltage across the isolation barrier                                 |

### DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 INSULATION CHARACTERISTICS

This isolator is suitable for reinforced isolation only within the safety limit data. Maintenance of the safety data is ensured by means of protective circuits. The asterisk (\*) marking on the package denotes DIN V VDE V 0884-10 approval for 560 V peak working voltage.

| Table 7.                                                 |                                                                                                              |                 |                |        |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------|----------------|--------|
| Description                                              | Conditions                                                                                                   | Symbol          | Characteristic | Unit   |
| Installation Classification per DIN VDE 0110             |                                                                                                              |                 |                |        |
| For Rated Mains Voltage ≤ 150 V rms                      |                                                                                                              |                 | l to IV        |        |
| For Rated Mains Voltage ≤ 300 V rms                      |                                                                                                              |                 | l to III       |        |
| For Rated Mains Voltage $\leq$ 400 V rms                 |                                                                                                              |                 | l to ll        |        |
| Climatic Classification                                  |                                                                                                              |                 | 40/105/21      |        |
| Pollution Degree per DIN VDE 0110, Table 1               |                                                                                                              |                 | 2              |        |
| Maximum Working Insulation Voltage                       |                                                                                                              | VIORM           | 560            | V peak |
| Input-to-Output Test Voltage, Method B1                  | $V_{IORM} \times 1.875 = V_{PR}$ , 100% production test,<br>t <sub>m</sub> = 1 sec, partial discharge < 5 pC | $V_{\text{PR}}$ | 1050           | V peak |
| Input-to-Output Test Voltage, Method A                   | $V_{IORM} \times 1.6 = V_{PR}$ , $t_m = 60$ sec, partial discharge < 5 pC                                    | V <sub>PR</sub> |                |        |
| After Environmental Tests Subgroup 1                     |                                                                                                              |                 | 896            | V peak |
| After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{PR}$ , $t_m = 60$ sec, partial discharge < 5 pC                                    |                 | 672            | V peak |
| Highest Allowable Overvoltage                            | Transient overvoltage, $t_{TR} = 10$ seconds                                                                 | V <sub>TR</sub> | 4000           | V peak |
| Safety-Limiting Values                                   | Maximum value allowed in the event of a failure (see Figure 2)                                               |                 |                |        |
| Case Temperature                                         |                                                                                                              | Ts              | 150            | °C     |
| Side 1 Current                                           |                                                                                                              | I <sub>S1</sub> | 160            | mA     |
| Side 2 Current                                           |                                                                                                              | I <sub>S2</sub> | 170            | mA     |
| Insulation Resistance at Ts                              | $V_{IO} = 500 \text{ V}$                                                                                     | Rs              | >109           | Ω      |



Figure 2. Thermal Derating Curve, Dependence of Safety-Limiting Values with Case Temperature per DIN V VDE V 0884-10

### **RECOMMENDED OPERATING CONDITIONS**

#### Table 8.

| Table 0.                                                                                     |                                        |     |                  |      |
|----------------------------------------------------------------------------------------------|----------------------------------------|-----|------------------|------|
| Parameter                                                                                    | Symbol                                 | Min | Max              | Unit |
| Operating Temperature                                                                        |                                        |     |                  |      |
| ADuM1100AR/ADuM1100BR                                                                        | TA                                     | -40 | +105             | °C   |
| ADuM1100UR                                                                                   | T <sub>A</sub>                         | -40 | +125             | °C   |
| Supply Voltages <sup>1</sup>                                                                 | V <sub>DD1</sub> ,<br>V <sub>DD2</sub> | 3.0 | 5.5              | V    |
| Logic High Input Voltage,<br>5 V Operation <sup>1, 2</sup>                                   | VIH                                    | 2.0 | V <sub>DD1</sub> | V    |
| (See Figure 11 and Figure 12)                                                                |                                        |     |                  |      |
| Logic Low Input Voltage,<br>5 V Operation <sup>1, 2</sup><br>(See Figure 11 and Figure 12)   | VIL                                    | 0.0 | 0.8              | V    |
| Logic High Input Voltage,<br>3.3 V Operation <sup>1,2</sup><br>(See Figure 11 and Figure 12) | V <sub>IH</sub>                        | 1.5 | V <sub>DD1</sub> | V    |
| Logic Low Input Voltage,<br>3.3 V Operation <sup>1, 2</sup><br>(See Figure 11 and Figure 12) | VIL                                    | 0.0 | 0.5              | V    |
| Input Signal Rise and Fall Times                                                             |                                        |     | 1.0              | ms   |

<sup>1</sup> All voltages are relative to their respective ground. <sup>2</sup> Input switching thresholds have 300 mV of hysteresis. See the Method of Operation, DC Correctness, and Magnetic Field Immunity section, Figure 19, and Figure 20 for information on immunity to external magnetic fields.

### **ABSOLUTE MAXIMUM RATINGS**

#### Table 9.

| 1 4010 31                             |                    |      |                 |       |
|---------------------------------------|--------------------|------|-----------------|-------|
| Parameter                             | Symbol             | Min  | Max             | Unit  |
| Storage Temperature                   | T <sub>ST</sub>    | -55  | +150            | °C    |
| Ambient Operating<br>Temperature      | T <sub>A</sub>     | -40  | +125            | °C    |
| Supply Voltages <sup>1</sup>          | $V_{DD1}, V_{DD2}$ | -0.5 | +6.5            | V     |
| Input Voltage <sup>1</sup>            | Vi                 | -0.5 | $V_{DD1} + 0.5$ | V     |
| Output Voltage <sup>1</sup>           | Vo                 | -0.5 | $V_{DD2} + 0.5$ | V     |
| Average Current, per Pin <sup>2</sup> |                    |      |                 |       |
| Temperature ≤ 105°C                   |                    | -25  | +25             | mA    |
| Temperature ≤ 125°C                   |                    |      |                 |       |
| Input Current                         |                    | -7   | +7              | mA    |
| Output Current                        |                    | -20  | +20             | mA    |
| Common-Mode Transients <sup>3</sup>   |                    | -100 | +100            | kV/μs |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>1</sup> All voltages are relative to their respective ground.

<sup>2</sup> See Figure 2 for information on maximum allowable current for various temperatures.

<sup>3</sup> Refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the Absolute Maximum Rating may cause latch-up or permanent damage.

### Table 10. Truth Table (Positive Logic)

| V <sub>I</sub> Input | V <sub>DD1</sub> State | V <sub>DD2</sub> State | V <sub>o</sub> Output |
|----------------------|------------------------|------------------------|-----------------------|
| Н                    | Powered                | Powered                | Н                     |
| L                    | Powered                | Powered                | L                     |
| Х                    | Unpowered              | Powered                | H <sup>1</sup>        |
| Х                    | Powered                | Unpowered              | X <sup>1</sup>        |

 $^1$  V\_{\rm 0} returns to V\_{\rm I} state within 1  $\mu s$  of power restoration.

Figure 3 shows the package branding. The asterisk (\*) is the DIN EN 60747-5-2 mark, R is the package designator (R denotes SOIC\_N), YYWW is the date code, and XXXXXX is the lot code.



Figure 3. Package Branding

# **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



| Figure 4. | Pin Configuratio | n |
|-----------|------------------|---|
|-----------|------------------|---|

#### **Table 11. Pin Function Descriptions**

| Pin No. | Mnemonic         | Description                            |  |
|---------|------------------|----------------------------------------|--|
| 1       | V <sub>DD1</sub> | Input Supply Voltage, 3.0 V to 5.5 V.  |  |
| 2       | VI               | Logic Input.                           |  |
| 3       | V <sub>DD1</sub> | Input Supply Voltage, 3.0 V to 5.5 V.  |  |
| 4       | GND <sub>1</sub> | Input Ground Reference.                |  |
| 5       | GND <sub>2</sub> | Output Ground Reference.               |  |
| 6       | Vo               | Logic Output.                          |  |
| 7       | GND <sub>2</sub> | Output Ground Reference.               |  |
| 8       | V <sub>DD2</sub> | Output Supply Voltage, 3.0 V to 5.5 V. |  |

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 5. Typical Input Supply Current vs. Logic Signal Frequency for 5 V and 3.3 V Operation



Figure 6. Typical Output Supply Current vs. Logic Signal Frequency for 5 V and 3.3 V Operation



Figure 7. Typical Propagation Delays vs. Temperature, 5 V Operation



Figure 8. Typical Propagation Delays vs. Temperature, 3.3 V Operation



Figure 9. Typical Propagation Delays vs. Temperature, 5 V/3 V Operation



Figure 10. Typical Propagation Delays vs. Temperature, 3 V/5 V Operation

# ADuM1100



Figure 11. Typical Input Voltage Switching Threshold, Low-to-High Transition



Figure 12. Typical Input Voltage Switching Threshold, High-to-Low Transition

# APPLICATION INFORMATION

The ADuM1100 digital isolator requires no external interface circuitry for the logic interfaces. A bypass capacitor is recommended at the input and output supply pins. The input bypass capacitor can conveniently be connected between Pin 3 and Pin 4 (see Figure 13). Alternatively, the bypass capacitor can be located between Pin 1 and Pin 4. The output bypass capacitor can be connected between Pin 7 and Pin 8 or Pin 5 and Pin 8. The capacitor value should be between 0.01  $\mu$ F and 0.1  $\mu$ F. The total lead length between both ends of the capacitor and the power supply pins should not exceed 20 mm.



See the AN-1109 Application Note for board layout guidelines.

### **PROPAGATION DELAY-RELATED PARAMETERS**

Propagation delay time describes the length of time it takes for a logic signal to propagate through a component. Propagation delay time to logic low output and propagation delay time to logic high output refer to the duration between an input signal transition and the respective output signal transition (see Figure 14).



Pulse width distortion is the maximum difference between  $t_{PLH}$  and  $t_{PHL}$  and provides an indication of how accurately the input signal's timing is preserved in the component's output signal. Propagation delay skew is the difference between the minimum and maximum propagation delay values among multiple ADuM1100 components operated at the same operating temperature and having the same output load.

Depending on the input signal rise/fall time, the measured propagation delay based on the input 50% level can vary from the true propagation delay of the component (as measured from its input switching threshold). This is because the input threshold, as is the case with commonly used optocouplers, is at a different voltage level than the 50% point of typical input signals. This propagation delay difference is given by

$$\Delta_{LH} = t'_{PLH} - t_{PLH} = (t_R/0.8 V_I)(0.5 V_I - V_{ITH (L-H)})$$
$$\Delta_{HL} = t'_{PHL} - t_{PHL} = (t_F/0.8 V_I)(0.5 V_I - V_{ITH (H-L)})$$

where:

 $t_{PLH}$  and  $t_{PHL}$  are the propagation delays as measured from the input 50% level.

 $t'_{PLH}$  and  $t'_{PHL}$  are the propagation delays as measured from the input switching thresholds.

 $t_R$  and  $t_F$  are the input 10% to 90% rise/fall times.

 $V_I$  is the amplitude of the input signal (0 V to V<sub>I</sub> levels assumed).  $V_{ITH(L-H)}$  and  $V_{ITH(H-L)}$  are the input switching thresholds.



Figure 15. Impact of Input Rise/Fall Time on Propagation Delay



Figure 16. Typical Propagation Delay Change Due to Input Rise Time Variation (for  $V_{DD1} = 3.3 V$  and 5 V)





The impact of the slower input edge rates can also affect the measured pulse width distortion as based on the input 50% level. This impact can either increase or decrease the apparent pulse width distortion depending on the relative magnitudes of t<sub>PHL</sub>, t<sub>PLH</sub>, and PWD. The case of interest here is the condition that leads to the largest increase in pulse width distortion. The change in this case is given by

$$\Delta_{PWD} = PWD' - PWD = \Delta_{LH} - \Delta_{HL} =$$

$$(t/0.8 V_I)(V - V_{ITH (L-H)} - V_{ITH (H-L)}), \text{ (for } t = t_R = t_F)$$

where:  $PWD = |t_{PLH} - t_{PHL}|.$  $PWD' = |t'_{PLH} - t'_{PHL}|.$ 

This adjustment in pulse width distortion is plotted as a function of input rise/fall time in Figure 18.



ADuM1100

Figure 18. Typical Pulse Width Distortion Adjustment Due to Input Rise/Fall Time Variation (for  $V_{DD1} = 3.3$  V and 5 V)

# METHOD OF OPERATION, DC CORRECTNESS, AND MAGNETIC FIELD IMMUNITY

The two coils in Figure 1 act as a pulse transformer. Positive and negative logic transitions at the isolator input cause narrow (2 ns) pulses to be sent via the transformer to the decoder. The decoder is bistable and therefore either set or reset by the pulses indicating input logic transitions. In the absence of logic transitions at the input for more than  $\sim 1 \mu$ s, a periodic update pulse of the appropriate polarity is sent to ensure dc correctness at the output. If the decoder receives none of these update pulses for more than about 5  $\mu$ s, the input side is assumed to be unpowered or nonfunctional, in which case the isolator output is forced to a logic high state by the watchdog timer circuit.

The limitation on the magnetic field immunity of the ADuM1100 is set by the condition in which induced voltage in the transformer's receiving coil is sufficiently large to either falsely set or reset the decoder. The analysis that follows defines the conditions under which this can occur. The 3.3 V operating condition of the ADuM1100 is examined because it represents the most susceptible mode of operation.

The pulses at the transformer output are greater than 1.0 V in amplitude. The decoder has sensing thresholds at about 0.5 V, therefore establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

$$V = (-d\beta/dt) \sum \pi r_n^2, n = 1, 2, \ldots, N$$

where:

 $\beta$  is the magnetic flux density (gauss).

*N* is the number of turns in the receiving coil.

 $r_n$  is the radius of the nth turn in the receiving coil (cm).

# ADuM1100

Given the geometry of the receiving coil in the ADuM1100 and an imposed requirement that the induced voltage be at most 50% of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated, as shown in Figure 19.



Figure 19. Maximum Allowable External Magnetic Field

For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic field of 0.2 kgauss induces a voltage of 0.25 V at the receiving coil. This is about 50% of the sensing threshold and does not cause a faulty output transition. Similarly, if such an event were to occur during a transmitted pulse (and was of the worst-case polarity), it would reduce the received pulse from >1.0 V to 0.75 V, still well above the 0.5 V sensing threshold of the decoder.

The preceding magnetic flux density values correspond to specific current magnitudes at given distances away from the ADuM1100 transformers. Figure 20 expresses these allowable current magnitudes as a function of frequency for selected distances. As can be seen, the ADuM1100 is extremely immune and can be affected only by extremely large currents operated at high frequency and very close to the component. For the 1 MHz example noted, one would have to place a current of 0.5 kA 5 mm away from the ADuM1100 to affect the component's operation.



Various Current-to-ADuM1100 Spacings

Note that at combinations of strong magnetic field and high frequency, any loops formed by printed circuit board traces could induce sufficiently large error voltages to trigger the thresholds of succeeding circuitry. Care should be taken in the layout of such traces to avoid this possibility.

### **POWER CONSUMPTION**

The supply current of the ADuM1100 isolator is a function of the supply voltage, the input data rate, and the output load.

The input supply current is given by

| $I_{DDI} = I_{DDI(Q)}$ | $f \le 0.5 f_r$ |
|------------------------|-----------------|
|------------------------|-----------------|

$$I_{DDI} = I_{DDI(D)} \times (2f - f_r) + I_{DDI(Q)} \qquad f > 0.5f_r$$

The output supply current is given by

$$\begin{split} I_{DDO} &= I_{DDO(Q)} & f \leq 0.5 f_r \\ I_{DDO} &= (I_{DDO(D)} + (0.5 \times 10^{-3}) \times C_L V_{DDO}) \times (2f - f_r) + I_{DDO(Q)} \\ & f > 0.5 f_r \end{split}$$

where:

*I*<sub>DDI (D)</sub>, *I*<sub>DDO (D)</sub> are the input and output dynamic supply currents per channel (mA/Mbps).

 $C_L$  is the output load capacitance (pF).

 $V_{DDO}$  is the output supply voltage (V).

f is the input logic signal frequency (MHz, half the input data rate, NRZ signaling).

 $f_r$  is the input stage refresh rate (Mbps).

*I*<sub>DDI (Q)</sub>, *I*<sub>DDO (Q)</sub> are the specified input and output quiescent supply currents (mA).

# **OUTLINE DIMENSIONS**



Narrow Body (R-8) Dimensions shown in millimeters and (inches)

### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Maximum Data<br>Rate (Mbps) | Minimum<br>Pulse Width (ns) | Package Description             | Package<br>Option |
|--------------------|-------------------|-----------------------------|-----------------------------|---------------------------------|-------------------|
| ADuM1100AR         | -40°C to +105°C   | 25                          | 40                          | 8-Lead SOIC_N                   | R-8               |
| ADuM1100AR-RL7     | -40°C to +105°C   | 25                          | 40                          | 8-Lead SOIC_N, 1,000 Piece Reel | R-8               |
| ADuM1100ARZ        | -40°C to +105°C   | 25                          | 40                          | 8-Lead SOIC_N                   | R-8               |
| ADuM1100ARZ-RL7    | -40°C to +105°C   | 25                          | 40                          | 8-Lead SOIC_N, 1,000 Piece Reel | R-8               |
| ADuM1100BR         | -40°C to +105°C   | 100                         | 10                          | 8-Lead SOIC_N                   | R-8               |
| ADuM1100BR-RL7     | -40°C to +105°C   | 100                         | 10                          | 8-Lead SOIC_N, 1,000 Piece Reel | R-8               |
| ADuM1100BRZ        | -40°C to +105°C   | 100                         | 10                          | 8-Lead SOIC_N                   | R-8               |
| ADuM1100BRZ-RL7    | -40°C to +105°C   | 100                         | 10                          | 8-Lead SOIC_N, 1,000 Piece Reel | R-8               |
| ADuM1100UR         | -40°C to +125°C   | 100                         | 10                          | 8-Lead SOIC_N                   | R-8               |
| ADuM1100UR-RL7     | -40°C to +125°C   | 100                         | 10                          | 8-Lead SOIC_N, 1,000 Piece Reel | R-8               |
| ADuM1100URZ        | -40°C to +125°C   | 100                         | 10                          | 8-Lead SOIC_N                   | R-8               |
| ADuM1100URZ-RL7    | -40°C to +125°C   | 100                         | 10                          | 8-Lead SOIC_N, 1,000 Piece Reel | R-8               |

<sup>1</sup> Z = RoHS Compliant Part.

## NOTES

©2015 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D02462-0-7/15(K)



www.analog.com