# Contents

| 1 | Bloc  | k diagram and pin description5                               |  |  |  |  |
|---|-------|--------------------------------------------------------------|--|--|--|--|
| 2 | Elect | trical specifications7                                       |  |  |  |  |
|   | 2.1   | Absolute maximum ratings 7                                   |  |  |  |  |
|   | 2.2   | Thermal data                                                 |  |  |  |  |
|   | 2.3   | Electrical characteristics 9                                 |  |  |  |  |
|   | 2.4   | Waveforms                                                    |  |  |  |  |
|   | 2.5   | Electrical characteristics curves 22                         |  |  |  |  |
| 3 | Appl  | lication information                                         |  |  |  |  |
|   | 3.1   | Load dump protection                                         |  |  |  |  |
|   | 3.2   | MCU I/Os protection                                          |  |  |  |  |
|   | 3.3   | Current sense and diagnostic                                 |  |  |  |  |
|   |       | 3.3.1 Short to VCC and off-state open-load detection         |  |  |  |  |
|   | 3.4   | Maximum demagnetization energy ( $V_{CC} = 13.5 \text{ V}$ ) |  |  |  |  |
| 4 | Pack  | age and PCB thermal data 30                                  |  |  |  |  |
|   | 4.1   | PowerSSO-36 thermal data 30                                  |  |  |  |  |
| 5 | Pack  | age information                                              |  |  |  |  |
|   | 5.1   | ECOPACK <sup>®</sup> packages                                |  |  |  |  |
|   | 5.2   | PowerSSO-36 mechanical data 34                               |  |  |  |  |
|   | 5.3   | Packing information                                          |  |  |  |  |
| 6 | Orde  | er codes                                                     |  |  |  |  |
| 7 | Revi  | sion history                                                 |  |  |  |  |

2/39



# List of tables

| Table 1.  | Pin function                                            | 5 |
|-----------|---------------------------------------------------------|---|
| Table 2.  | Suggested connections for unused and not connected pins |   |
| Table 3.  | Absolute maximum ratings                                |   |
| Table 4.  | Thermal data                                            | 3 |
| Table 5.  | Power section                                           | 9 |
| Table 6.  | Switching ( $V_{CC} = 13V$ ; $T_i = 25^{\circ}C$ )      | 9 |
| Table 7.  | Current sense (8 V < $V_{CC}$ < 18 V)                   |   |
| Table 8.  | Open-load detection (8 V < V <sub>CC</sub> < 18 V)      | 1 |
| Table 9.  | Protections                                             | 1 |
| Table 10. | Logic input                                             | 2 |
| Table 11. | Truth table                                             | 4 |
| Table 12. | Electrical transient requirements (part 1)              | 7 |
| Table 13. | Electrical transient requirements (part 2) 17           | 7 |
| Table 14. | Electrical transient requirements (part 3) 17           | 7 |
| Table 15. | Thermal parameter                                       | 2 |
| Table 16. | PowerSSO-36 mechanical data                             | 5 |
| Table 17. | Device summary                                          | 7 |
| Table 18. | Document revision history                               | 3 |



# List of figures

| Figure 1.  | Block diagram                                                                           |      |
|------------|-----------------------------------------------------------------------------------------|------|
| Figure 2.  | Configuration diagram (top view)                                                        |      |
| Figure 3.  | Current and voltage conventions                                                         |      |
| Figure 4.  | Current sense delay characteristics                                                     |      |
| Figure 5.  | Open-load off-state delay timing                                                        |      |
| Figure 6.  | I <sub>OUT</sub> /I <sub>SENSE</sub> vs I <sub>OUT</sub>                                |      |
| Figure 7.  | Maximum current sense ratio drift vs load current                                       |      |
| Figure 8.  | Switching characteristics                                                               |      |
| Figure 9.  | Delay response time between rising edge of output current and rising edge of current se | ense |
|            | (CS enabled)                                                                            |      |
| Figure 10. | Output voltage drop limitation                                                          |      |
| Figure 11. | Normal operation                                                                        |      |
| Figure 12. | Overload or short to GND                                                                |      |
| Figure 13. | Intermittent overload                                                                   |      |
| Figure 14. | Off-state open-load with external circuitry                                             |      |
| Figure 15. | Short to V <sub>CC</sub>                                                                | 21   |
| Figure 16. | T <sub>J</sub> evolution in overload or short to GND                                    |      |
| Figure 17. | Off-state output current                                                                | 22   |
| Figure 18. | High level input current                                                                |      |
| Figure 19. | Input clamp voltage                                                                     | 22   |
| Figure 20. | Input high level                                                                        | 22   |
| Figure 21. | Input low level                                                                         | 22   |
| Figure 22. | Input hysteresis voltage                                                                | 22   |
| Figure 23. | On-state resistance vs T <sub>case</sub>                                                | 23   |
| Figure 24. | On-state resistance vs V <sub>CC</sub>                                                  | 23   |
| Figure 25. | Undervoltage shutdown                                                                   |      |
| Figure 26. | I <sub>LIMH</sub> vs T <sub>case</sub>                                                  | 23   |
| Figure 27. | Turn-on voltage slope                                                                   | 23   |
| Figure 28. | Turn-off voltage slope                                                                  | 23   |
| Figure 29. | CS_DIS clamp voltage                                                                    | 24   |
| Figure 30. | Low level CS_DIS voltage                                                                |      |
| Figure 31. | High level CS_DIS voltage                                                               |      |
| Figure 32. | Application schematic                                                                   | 25   |
| Figure 33. | Current sense and diagnostic                                                            |      |
| Figure 34. | Maximum turn-off current versus inductance                                              | 29   |
| Figure 35. | PowerSSO-36 PC board.                                                                   | 30   |
| Figure 36. | Rthj-amb vs PCB copper area in open box free air condition (one channel ON)             |      |
| Figure 37. | PowerSSO-36 Thermal impedance junction ambient single pulse (one channel ON)            | 31   |
| Figure 38. | Thermal fitting model of a double channel HSD in PowerSSO-36                            |      |
| Figure 39. | PowerSSO-36 package dimensions                                                          | 34   |
| Figure 40. | PowerSSO-36 tube shipment (no suffix)                                                   | 36   |
| Figure 41. | PowerSSO-36 tape and reel shipment (suffix "TR")                                        | 36   |

4/39



1

# Block diagram and pin description



Figure 1. Block diagram

#### Table 1. Pin function

| Name               | Function                                                                                    |  |
|--------------------|---------------------------------------------------------------------------------------------|--|
| V <sub>CC</sub>    | Battery connection                                                                          |  |
| OUT <sub>1,2</sub> | Power output                                                                                |  |
| GND                | Ground connection                                                                           |  |
| IN <sub>1,2</sub>  | Voltage controlled input pin with hysteresis, CMOS compatible. Controls output switch state |  |
| CS <sub>1,2</sub>  | Analog current sense pin, delivers a current proportional to the load current               |  |
| CS_DIS             | Active high CMOS compatible pin, to disable the current sense pin                           |  |







| Table 2. Suggested connections for unused and not connected pins |
|------------------------------------------------------------------|
|------------------------------------------------------------------|

| Connection /<br>pin | Current sense            | N.C. | Output         | Input                     | CS_DIS                    |
|---------------------|--------------------------|------|----------------|---------------------------|---------------------------|
| Floating            | Not allowed              | Х    | Х              | Х                         | Х                         |
| To ground           | Through 1 KΩ<br>resistor | х    | Not<br>allowed | Through 10 KΩ<br>resistor | Through 10 KΩ<br>resistor |



# 2 Electrical specifications



Figure 3. Current and voltage conventions

## 2.1 Absolute maximum ratings

| Table 3. | Absolute | maximum | ratings |
|----------|----------|---------|---------|
|----------|----------|---------|---------|

| Symbol              | Parameter                                                                                                                                                                                                | Value                                    | Unit   |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------|
| V <sub>CC</sub>     | DC supply voltage                                                                                                                                                                                        | 28                                       | V      |
| V <sub>CCPK</sub>   | Transient supply voltage (T < 400 ms, $R_{LOAD}$ > 1 $\Omega$ )                                                                                                                                          | 41                                       | V      |
| -V <sub>CC</sub>    | Reverse DC supply voltage                                                                                                                                                                                | 16                                       | V      |
| V <sub>CC_LSC</sub> | Maximum supply voltage for full protection to short-circuit (acc. AEC-Q100-012)                                                                                                                          | 18                                       | V      |
| -I <sub>GND</sub>   | DC reverse ground pin current                                                                                                                                                                            | 200                                      | mA     |
| I <sub>OUT</sub>    | DC output current                                                                                                                                                                                        | Internally limited                       | А      |
| -I <sub>OUT</sub>   | Reverse DC output current                                                                                                                                                                                | 50                                       | Α      |
| I <sub>IN</sub>     | DC input current                                                                                                                                                                                         | -1 to 10                                 | mA     |
| I <sub>CSD</sub>    | DC current sense disable input current                                                                                                                                                                   | -1 to 10                                 | mA     |
| V <sub>CSENSE</sub> | Current sense maximum voltage                                                                                                                                                                            | V <sub>CC</sub> - 41<br>+V <sub>CC</sub> | V<br>V |
| E <sub>MAX</sub>    | Maximum switching energy (single pulse)<br>(L = 0.85 mH; R <sub>L</sub> = 0 $\Omega$ ; V <sub>bat</sub> = 13.5 V; T <sub>jstart</sub> = 150 °C;<br>I <sub>OUT</sub> = I <sub>limL</sub> ( <i>Typ.</i> )) | 260                                      | mJ     |
| V <sub>ESD</sub>    | Electrostatic Discharge (Human Body Model: R = 1.5 K $\Omega$ ;<br>C = 100 pF)<br>- V <sub>CC</sub> , OUTPUT<br>- INPUT, CS_DIS<br>- CURRENT SENSE                                                       | 5000<br>4000<br>2000                     | v      |



| Symbol           | Parameter                              | Value      | Unit |
|------------------|----------------------------------------|------------|------|
| V <sub>ESD</sub> | Charge device model (CDM-AEC-Q100-011) | 750        | V    |
| Тj               | Junction operating temperature         | -40 to 150 | °C   |
| T <sub>stg</sub> | Storage temperature                    | -55 to 150 | °C   |

Table 3. Absolute maximum ratings (continued)

## 2.2 Thermal data

### Table 4. Thermal data

| Symbol                | Parameter                                                    | Max. value                                  | Unit |
|-----------------------|--------------------------------------------------------------|---------------------------------------------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case (MAX) (with one channel ON) | 0.85                                        | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient (MAX)                    | See <i>Figure 36</i> in the Thermal section | °C/W |



## 2.3 Electrical characteristics

8 V < V<sub>CC</sub> < 28 V; -40 °C < T<sub>j</sub> < 150 °C, unless otherwise specified

| Symbol               | Parameter                               | Test conditions                                                                                                        | Min. | Тур.             | Max.             | Unit |
|----------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|------------------|------------------|------|
| V <sub>CC</sub>      | Operating supply voltage                |                                                                                                                        | 4.5  | 13               | 28               | V    |
| V <sub>USD</sub>     | Undervoltage shutdown                   |                                                                                                                        |      | 3.5              | 4.5              | V    |
| V <sub>USDhyst</sub> | Undervoltage shutdown<br>hysteresis     |                                                                                                                        |      | 0.5              |                  | V    |
|                      |                                         | I <sub>OUT</sub> = 6 A; T <sub>j</sub> = 25 °C                                                                         |      | 8                |                  | mΩ   |
| R <sub>ON</sub>      | ON-state resistance                     | I <sub>OUT</sub> = 6 A; T <sub>j</sub> = 150 °C                                                                        |      |                  | 15               | mΩ   |
|                      |                                         | I <sub>OUT</sub> = 6 A; V <sub>CC</sub> = 5 V; T <sub>j</sub> = 25 °C                                                  |      |                  | 11               | mΩ   |
| R <sub>ON REV</sub>  | Reverse battery ON-state resistance     | V <sub>CC</sub> = -13 V; I <sub>OUT</sub> = -6 A;<br>T <sub>j</sub> = 25 °C                                            |      | 8                |                  | mΩ   |
| V <sub>clamp</sub>   | Clamp Voltage                           | I <sub>S</sub> = 20 mA                                                                                                 | 41   | 46               | 52               | V    |
| l.                   | Supply current                          | Off-state; $V_{CC} = 13 \text{ V}$ ; $T_j = 25 \text{ °C}$ ;<br>$V_{IN} = V_{OUT} = V_{SENSE} = V_{CSD} = 0 \text{ V}$ |      | 2 <sup>(1)</sup> | 5 <sup>(1)</sup> | μA   |
| ا <sub>S</sub>       |                                         | On-state; $V_{CC}$ = 13 V; $V_{IN}$ = 5 V;<br>$I_{OUT}$ = 0 A                                                          |      | 3.5              | 6.5              | mA   |
|                      | Off-state output current <sup>(2)</sup> | $V_{IN} = V_{OUT} = 0 V; V_{CC} = 13 V;$<br>$T_j = 25 °C$                                                              | 0    | 0.01             | 3                | μA   |
| I <sub>L(off)</sub>  |                                         | $V_{IN} = V_{OUT} = 0 V; V_{CC} = 13 V;$<br>T <sub>j</sub> = 125 °C                                                    |      |                  | 5                | μA   |

| Table | 5  | Power  | section |
|-------|----|--------|---------|
| Iabic | э. | I OWEI | Section |

1. PowerMOS leakage included.

2. For each channel.

| Table 6. | Switching | $(V_{CC} = 13)$ | /; T <sub>j</sub> = 25°C) |
|----------|-----------|-----------------|---------------------------|
|          | •         | 1.00 - 10.      | ,,,, <b></b> ,            |

| Symbol                         | Parameter                               | Test conditions                               | Min. | Тур.             | Max. | Unit |
|--------------------------------|-----------------------------------------|-----------------------------------------------|------|------------------|------|------|
| t <sub>d(on)</sub>             | Turn-on delay time                      | $R_L = 2.2 \Omega$ (see <i>Figure 8</i> )     | —    | 30               | —    | μs   |
| t <sub>d(off)</sub>            | Turn-off delay time                     | $R_L = 2.2 \Omega$ (see <i>Figure 8</i> )     | _    | 15               | _    | μs   |
| (dV <sub>OUT</sub> /dt)<br>on  | Turn-on voltage<br>slope                | $R_L = 2.2 \Omega$                            | _    | See<br>Figure 23 | _    | V/µs |
| (dV <sub>OUT</sub> /dt)<br>off | Turn-off voltage<br>slope               | R <sub>L</sub> = 2.2 Ω                        | _    | See<br>Figure 24 | _    | V/µs |
| W <sub>ON</sub>                | Switching energy<br>losses during twon  | $R_L = 2.2 \Omega$ (see <i>Figure 8</i> )     | _    | 1.2              | _    | mJ   |
| W <sub>OFF</sub>               | Switching energy<br>losses during twoff | R <sub>L</sub> = 2.2 Ω (see <i>Figure 8</i> ) | _    | 0.43             |      | mJ   |



| Symbol                                         | Parameter                                                                        | Test conditions                                                                                                                                             | Min.         | Тур.         | Max.         | Unit |
|------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|------|
| Symbol                                         | Farameter                                                                        |                                                                                                                                                             | IVIII.       | тур.         |              | onit |
| K <sub>0</sub>                                 | I <sub>OUT</sub> /I <sub>SENSE</sub>                                             | I <sub>OUT</sub> = 0.25 A; V <sub>SENSE</sub> = 0.5 V<br>T <sub>j</sub> = -40 °C150 °C                                                                      | 3658         | 6000         | 8926         |      |
| K <sub>1</sub>                                 | I <sub>OUT</sub> /I <sub>SENSE</sub>                                             | I <sub>OUT</sub> = 6 A; V <sub>SENSE</sub> = 0.5 V<br>T <sub>j</sub> = -40 °C150 °C<br>T <sub>j</sub> = 25 °C150 °C                                         | 3910<br>4336 |              |              |      |
| dK <sub>1</sub> /K <sub>1</sub> <sup>(1)</sup> | Current sense ratio drift                                                        | I <sub>OUT</sub> = 6 A; V <sub>SENSE</sub> = 0.5 V<br>V <sub>CSD</sub> = 0 V;<br>T <sub>J</sub> = -40 °C to 150 °C                                          | -12          |              | 12           | %    |
| K <sub>2</sub>                                 | I <sub>OUT</sub> /I <sub>SENSE</sub>                                             | I <sub>OUT</sub> = 10 A; V <sub>SENSE</sub> = 4 V<br>T <sub>j</sub> = -40 °C150 °C<br>T <sub>j</sub> = 25 °C150 °C                                          | 4948<br>5298 | 6000<br>6000 | 7372<br>6762 |      |
| dK <sub>2</sub> /K <sub>2</sub> <sup>(1)</sup> | Current sense ratio drift                                                        | $I_{OUT} = 10 \text{ A}; \text{ V}_{SENSE} = 4 \text{ V};$<br>$V_{CSD} = 0 \text{ V};$<br>$T_j = -40 \text{ °C to } 150 \text{ °C}$                         | -7           |              | 7            | %    |
| K <sub>3</sub>                                 | I <sub>OUT</sub> /I <sub>SENSE</sub>                                             | I <sub>OUT</sub> = 25 A; V <sub>SENSE</sub> = 4 V<br>T <sub>j</sub> = -40 °C150 °C<br>T <sub>j</sub> = 25 °C150 °C                                          | 5455<br>5535 |              | 6762<br>6282 |      |
| dK <sub>3</sub> /K <sub>3</sub> <sup>(1)</sup> | Current sense ratio drift                                                        | I <sub>OUT</sub> = 25 A; V <sub>SENSE</sub> = 4 V;<br>V <sub>CSD</sub> = 0V;<br>T <sub>j</sub> = -40 °C to 150 °C                                           | -5           |              | 5            | %    |
|                                                | Analog sense leakage<br>current                                                  | I <sub>OUT</sub> = 0 A; V <sub>SENSE</sub> = 0 V;<br>V <sub>CSD</sub> = 5 V; V <sub>IN</sub> = 0 V;<br>T <sub>j</sub> = -40 °C150 °C                        | 0            |              | 1            | μA   |
| I <sub>SENSE0</sub>                            |                                                                                  | V <sub>CSD</sub> = 0 V; V <sub>IN</sub> = 5 V;<br>T <sub>j</sub> = -40 °C150 °C                                                                             | 0            |              | 2            | μA   |
|                                                |                                                                                  | $\begin{split} I_{OUT} &= 6 \text{ A};  \text{V}_{\text{SENSE}} = 0  \text{V}; \\ \text{V}_{\text{CSD}} &= \text{V}_{\text{IN}} = 5  \text{V}; \end{split}$ | 0            |              | 1            | μA   |
| V <sub>SENSE</sub>                             | Max analog sense output voltage                                                  | I <sub>OUT</sub> = 15 A; V <sub>CSD</sub> = 0 V                                                                                                             | 5            |              |              | V    |
| V <sub>SENSEH</sub>                            | Analog sense output<br>voltage in<br>overtemperature<br>condition <sup>(2)</sup> | V <sub>CC</sub> = 13 V; R <sub>SENSE</sub> = 10 KΩ                                                                                                          |              | 8            |              | V    |
| I <sub>SENSEH</sub>                            | Analog sense output<br>current in<br>overtemperature<br>condition <sup>(2)</sup> | V <sub>CC</sub> = 13 V; V <sub>SENSE</sub> = 5 V                                                                                                            |              | 9            |              | mA   |
| t <sub>DSENSE1H</sub>                          | Delay Response time<br>from falling edge of<br>CS_DIS pin                        | $V_{SENSE} < 4 V$ , 1.5 A $< I_{OUT} < 25 A$<br>$I_{SENSE} = 90 \%$ of $I_{SENSE max}$<br>(see <i>Figure 4</i> )                                            |              | 50           | 100          | μs   |

Table 7. Current sense (8 V < V<sub>CC</sub> < 18 V)



| Symbol                 | Parameter                                                                                           | Test conditions                                                                                                                                                                         | Min. | Тур. | Max. | Unit |  |  |
|------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|--|--|
| t <sub>DSENSE1L</sub>  | Delay Response time<br>from rising edge of<br>CS_DIS pin                                            | $V_{SENSE} < 4 V$ , 1.5 A $< I_{OUT} < 25 A$<br>$I_{SENSE} = 10 \%$ of $I_{SENSE max}$<br>(see <i>Figure 4</i> )                                                                        |      | 5    | 20   | μs   |  |  |
| t <sub>DSENSE2H</sub>  | Delay Response time<br>from rising edge of<br>INPUT pin                                             | $V_{SENSE} < 4 V$ , 1.5 A $< I_{OUT} < 25 A$<br>$I_{SENSE} = 90 \%$ of $I_{SENSE max}$<br>(see <i>Figure 4</i> )                                                                        |      | 70   | 300  | μs   |  |  |
| ∆t <sub>DSENSE2H</sub> | Delay response time<br>between rising edge of<br>output current and rising<br>edge of current sense | V <sub>SENSE</sub> < 4 V,<br>I <sub>SENSE</sub> = 90 % of I <sub>SENSEMAX,</sub><br>I <sub>OUT</sub> = 90 % of I <sub>OUTMAX</sub><br>I <sub>OUTMAX</sub> = 5 A (see <i>Figure 11</i> ) |      |      | 300  | μs   |  |  |
| t <sub>DSENSE2L</sub>  | Delay Response time<br>from falling edge of<br>INPUT pin                                            | V <sub>SENSE</sub> < 4 V, 1.5 A < I <sub>OUT</sub> < 25 A<br>I <sub>SENSE</sub> = 10 % of I <sub>SENSE max</sub><br>(see <i>Figure 4</i> )                                              |      | 100  | 250  | μs   |  |  |

Table 7. Current sense (8 V <  $V_{CC}$  < 18 V) (continued)

1. Parameter guaranteed by design; it is not tested.

2. Fault condition includes: power limitation, overtemperature and open load OFF-state detection.

| Symbol                | Parameter Test conditions                                    |                                                                                       | Min  | Тур | Max  | Unit |  |  |  |  |
|-----------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------|------|-----|------|------|--|--|--|--|
| V <sub>OL</sub>       | Open-load off-state voltage detection threshold              | V <sub>IN</sub> = 0 V                                                                 | 2    | _   | 4    | V    |  |  |  |  |
| t <sub>DSTKON</sub>   | Output short circuit to $V_{CC}$ detection delay at turn-off | See Figure 5                                                                          | 180  |     | 1200 | μs   |  |  |  |  |
| I <sub>L(off2)r</sub> | Off-state output current at<br>V <sub>OUT</sub> = 4 V        | $V_{IN} = 0V; V_{SENSE} = 0 V;$<br>$V_{OUT}$ rising from 0 V to 4 V                   | -120 |     | 90   | μA   |  |  |  |  |
| I <sub>L(off2)f</sub> | Off-state output current at<br>V <sub>OUT</sub> = 2 V        | $V_{IN} = 0V;$<br>$V_{SENSE} = V_{SENSEH};$<br>$V_{OUT}$ falling from $V_{CC}$ to 2 V | -50  | _   | 90   | μA   |  |  |  |  |

### Table 8. Open-load detection (8 V < $V_{CC}$ < 18 V)

## Table 9. Protections <sup>(1)</sup>

| Symbol             | Parameter                                       | Test conditions                                                            | Min.               | Тур.                  | Max. | Unit |  |  |  |
|--------------------|-------------------------------------------------|----------------------------------------------------------------------------|--------------------|-----------------------|------|------|--|--|--|
| , DC short circuit | V <sub>CC</sub> = 13 V                          | 53                                                                         | 76                 | 106                   | А    |      |  |  |  |
| limH               | current                                         | 5 V < V <sub>CC</sub> < 18 V                                               |                    |                       | 106  | А    |  |  |  |
| I <sub>limL</sub>  | Short circuit current<br>during thermal cycling | V <sub>CC</sub> = 13 V; T <sub>R</sub> < T <sub>j</sub> < T <sub>TSD</sub> |                    | 21                    |      | А    |  |  |  |
| T <sub>TSD</sub>   | Shutdown<br>temperature                         |                                                                            | 150                | 175                   | 200  | °C   |  |  |  |
| Τ <sub>R</sub>     | Reset temperature                               |                                                                            | T <sub>RS</sub> +1 | T <sub>RS</sub><br>+5 |      | °C   |  |  |  |
| T <sub>RS</sub>    | Thermal reset of STATUS                         |                                                                            | 135                |                       |      | °C   |  |  |  |



| Symbol             | Parameter                                                  | Test conditions                                                                    | Min.                    | Тур.                    | Max.                    | Unit |  |  |  |  |
|--------------------|------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|------|--|--|--|--|
| T <sub>HYST</sub>  | Thermal hysteresis<br>(T <sub>TSD</sub> - T <sub>R</sub> ) |                                                                                    |                         | 7                       |                         | °C   |  |  |  |  |
| V <sub>DEMAG</sub> | Turn-off output voltage<br>clamp                           | I <sub>OUT</sub> = 2 A; V <sub>IN</sub> = 0; L = 6 mH                              | V <sub>CC</sub> -<br>29 | V <sub>CC</sub> -<br>32 | V <sub>CC</sub> -<br>36 | V    |  |  |  |  |
| V <sub>ON</sub>    | Output voltage drop<br>limitation                          | I <sub>OUT</sub> = 0.4 A; T <sub>j</sub> = -40 °C150 °C<br>(see <i>Figure 10</i> ) |                         | 25                      |                         | mV   |  |  |  |  |

### Table 9. Protections <sup>(1)</sup> (continued)

1. To ensure long term reliability under heavy overload or short circuit conditions, protection and related diagnostic signals must be used together with a proper software strategy. If the device is subjected to abnormal conditions, this software must limit the duration and number of activation cycles.

| Symbol                  | Parameter                 | Test conditions          | Min. | Тур. | Max. | Unit |
|-------------------------|---------------------------|--------------------------|------|------|------|------|
| V <sub>IL</sub>         | Input low level voltage   |                          |      |      | 0.9  | V    |
| I <sub>IL</sub>         | Low level input current   | V <sub>IN</sub> = 0.9 V  | 1    |      |      | μA   |
| V <sub>IH</sub>         | Input high level voltage  |                          | 2.1  |      |      | V    |
| I <sub>IH</sub>         | High level input current  | V <sub>IN</sub> = 2.1 V  |      |      | 10   | μA   |
| V <sub>I(hyst)</sub>    | Input hysteresis voltage  |                          | 0.25 |      |      | V    |
| N/ a                    | Input clamp voltage       | I <sub>IN</sub> = 1 mA   | 5.5  |      | 7    | V    |
| V <sub>ICL</sub>        | input clamp voltage       | I <sub>IN</sub> = -1 mA  |      | -0.7 |      | V    |
| V <sub>CSDL</sub>       | CS_DIS low level voltage  |                          |      |      | 0.9  | V    |
| I <sub>CSDL</sub>       | Low level CS_DIS current  | V <sub>CSD</sub> = 0.9 V | 1    |      |      | μA   |
| V <sub>CSDH</sub>       | CS_DIS high level voltage |                          | 2.1  |      |      | V    |
| I <sub>CSDH</sub>       | High level CS_DIS current | V <sub>CSD</sub> = 2.1 V |      |      | 10   | μA   |
| V <sub>CSD(hyst</sub> ) | CS_DIS hysteresis voltage |                          | 0.25 |      |      | V    |
| V                       | CS_DIS clamp voltage      | I <sub>CSD</sub> = 1 mA  | 5.5  |      | 7    | V    |
| V <sub>CSCL</sub>       | CO_DIG Clamp Voltage      | I <sub>CSD</sub> = -1 mA |      | -0.7 |      | V    |

### Table 10. Logic input

### Figure 4. Current sense delay characteristics









Figure 6. I<sub>OUT</sub>/I<sub>SENSE</sub> vs I<sub>OUT</sub>





Figure 7. Maximum current sense ratio drift vs load current

#### Table 11. Truth table

| Conditions Insut Outsut Sense $(1 - 0.10(1))$ |       |                       |                               |  |  |  |  |  |
|-----------------------------------------------|-------|-----------------------|-------------------------------|--|--|--|--|--|
| Conditions                                    | Input | Output                | Sense $(V_{CSD} = 0 V)^{(1)}$ |  |  |  |  |  |
| Normal operation                              | L     | L                     | 0                             |  |  |  |  |  |
|                                               | Н     | Н                     | Nominal                       |  |  |  |  |  |
| Overtemporeture                               | L     | L                     | 0                             |  |  |  |  |  |
| Overtemperature                               | Н     | L                     | V <sub>SENSEH</sub>           |  |  |  |  |  |
| Lindorvoltogo                                 | L     | L                     | 0                             |  |  |  |  |  |
| Undervoltage                                  | Н     | L                     | 0                             |  |  |  |  |  |
|                                               | Н     | Х                     | Nominal                       |  |  |  |  |  |
| Overload                                      |       | (no power limitation) |                               |  |  |  |  |  |
| Overload                                      | Н     | Cycling               | V <sub>SENSEH</sub>           |  |  |  |  |  |
|                                               |       | (power limitation)    |                               |  |  |  |  |  |
| Short circuit to GND                          | L     | L                     | 0                             |  |  |  |  |  |
| (Power limitation)                            | Н     | L                     | V <sub>SENSEH</sub>           |  |  |  |  |  |
| Open-load off-state                           | I     | Н                     | V <sub>SENSEH</sub>           |  |  |  |  |  |
| (with external pull up)                       | E     |                       | * SENSER                      |  |  |  |  |  |
| Short circuit to V <sub>CC</sub> (external    | L     | Н                     | V <sub>SENSEH</sub>           |  |  |  |  |  |
| pull up disconnected)                         | Н     | Н                     | < Nominal                     |  |  |  |  |  |
| Negative output voltage<br>clamp              | L     | L                     | 0                             |  |  |  |  |  |

 If the V<sub>CSD</sub> is high, the SENSE output is at a high impedance, its potential depends on leakage currents and external circuit.





Figure 9. Delay response time between rising edge of output current and rising edge of current sense (CS enabled)







### Figure 10. Output voltage drop limitation

16/39



| ISO 7637-2:<br>2004(E) | Test levels <sup>(1)</sup> |        | Number of               | Burst cycle/pulse |         | Delays and        |  |  |  |  |
|------------------------|----------------------------|--------|-------------------------|-------------------|---------|-------------------|--|--|--|--|
| Test pulse             | ш                          | IV     | pulses or<br>test times | repetiti          | on time | impedance         |  |  |  |  |
| 1                      | -75 V                      | -100 V | 5000<br>pulses          | 0.5 s             | 5 s     | 2 ms, 10 Ω        |  |  |  |  |
| 2a                     | +37 V                      | +50 V  | 5000<br>pulses          | 0.2 s             | 5 s     | 50 μs, 2 Ω        |  |  |  |  |
| 3a                     | -100 V                     | -150 V | 1h                      | 90 ms             | 100 ms  | 0.1 μs, 50 Ω      |  |  |  |  |
| 3b                     | +75 V                      | +100 V | 1h                      | 90 ms             | 100 ms  | 0.1 μs, 50 Ω      |  |  |  |  |
| 4                      | -6 V                       | -7 V   | 1 pulse                 |                   |         | 100 ms, 0.01<br>Ω |  |  |  |  |
| 5b <sup>(2)</sup>      | +65 V                      | +87 V  | 1 pulse                 |                   |         | 400 ms, 2 Ω       |  |  |  |  |

Table 12. Electrical transient requirements (part 1)

1. The above test levels must be considered referred to  $V_{CC}$  = 13.5 V except for pulse 5b.

 Valid in case of external load dump clamp: 40V maximum referred to ground. The protection strategy allows PowerMOS to be cyclically switched on during load dump, so distributing the load dump energy along the time and to transfer a part of it to the load.

| ISO 7637-2:<br>2004(E) | Test level results <sup>(1)</sup> |    |  |  |  |  |  |
|------------------------|-----------------------------------|----|--|--|--|--|--|
| Test pulse             | Ш                                 | IV |  |  |  |  |  |
| 1                      | С                                 | С  |  |  |  |  |  |
| 2a                     | С                                 | С  |  |  |  |  |  |
| 3a                     | С                                 | С  |  |  |  |  |  |
| 3b                     | С                                 | С  |  |  |  |  |  |
| 4                      | С                                 | С  |  |  |  |  |  |
| 5b <sup>(2)(3)</sup>   | С                                 | С  |  |  |  |  |  |

Table 13. Electrical transient requirements (part 2)

1. The above test levels must be considered referred to V<sub>CC</sub> = 13.5 V except for pulse 5b.

2. Valid in case of external load dump clamp: 40V maximum referred to ground. The protection strategy allows PowerMOS to be cyclically switched on during load dump, so distributing the load dump energy along the time and to transfer a part of it to the load.

3. Suppressed load dump (pulse 5b) is withstood with a minimum load connected as specified in *Table 3: Absolute maximum ratings.* 

| Table 14 | . Electrical | transient | requirements | (part 3) | ) |
|----------|--------------|-----------|--------------|----------|---|
|----------|--------------|-----------|--------------|----------|---|

| Class | Contents                                                                                                                                                         |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С     | All functions of the device are performed as designed after exposure to disturbance.                                                                             |
| E     | One or more functions of the device are not performed as designed after exposure to disturbance and cannot be returned to proper operation without replacing the |



## 2.4 Waveforms





18/39







57



20/39





Figure 16.  $T_J$  evolution in overload or short to GND





## 2.5 Electrical characteristics curves



22/39





57

### Figure 29. CS\_DIS clamp voltage



24/39



## **3** Application information





## 3.1 Load dump protection

 $\rm D_{Id}$  is necessary (Voltage Transient Suppressor) if the load dump peak voltage exceeds the  $\rm V_{CCPK}$  max rating. The same applies if the device is subject to transients on the  $\rm V_{CC}$  line that are greater than the ones shown in the ISO T/R 7637/1 table.

## 3.2 MCU I/Os protection

When negative transients are present on the V<sub>CC</sub> line, the control pin is pulled negative to approximately -1.5 V. ST suggests to insert a resistor ( $R_{prot}$ ) in line to prevent the microcontroller I/O pins from latching-up.

The value of these resistors is a compromise between the leakage current of microcontroller and the current required by the HSD I/Os (input levels compatibility) with the latch-up limit of microcontroller I/Os.

### **Equation 1:**

 $\text{-V}_{CCpeak} \ / \ \text{I}_{latchup} \leq \text{R}_{prot} \leq (\text{V}_{OH\mu C} \ \text{-V}_{IH}) \ / \ \text{I}_{IHmax}$ 

Calculation example:

 $\begin{aligned} & \text{For V}_{CCpeak} = \text{-} \ 1.5 \ \text{V}; \ \text{I}_{latchup} \geq 20 \ \text{mA}; \ \text{V}_{OH\mu C} \geq 4.5 \ \text{V} \\ & 75 \ \Omega \leq R_{prot} \leq 240 \ \text{k}\Omega. \end{aligned}$ 

Recommended values:  $R_{prot} = 10 \text{ k}\Omega$ ,  $C_{EXT} = 10 \text{ nF}$ .



## 3.3 Current sense and diagnostic

The current sense pin performs a double function (see *Figure 33: Current sense and diagnostic*):

- Current mirror of the load current in normal operation, delivering a current proportional to the load one according to a known ratio K<sub>X</sub>. The current I<sub>SENSE</sub> can be easily converted to a voltage V<sub>SENSE</sub> by means of an external resistor R<sub>SENSE</sub>. Linearity between I<sub>OUT</sub> and V<sub>SENSE</sub> is ensured up to 5 V minimum (see parameter V<sub>SENSE</sub> in *Table 7: Current sense (8 V < VCC < 18 V)*). The current sense accuracy depends on the output current (refer to current sense electrical characteristics *Table 7: Current sense (8 V < VCC < 18 V)*).
- Diagnostic flag in fault conditions, delivering a fixed voltage V<sub>SENSEH</sub> up to a maximum current I<sub>SENSEH</sub> in case of the following fault conditions (refer to *Table 11: Truth table*):
  - Power limitation activation
  - Overtemperature
  - Short to V<sub>CC</sub> in off-state
  - Open-load in off-state with additional external components.

A logic level high on CS\_DIS pin sets at the same time all the current sense pins of the device in a high-impedance state, thus disabling the current monitoring and diagnostic detection. This feature allows multiplexing of the microcontroller analog inputs by sharing of sense resistance and ADC line among different devices.





Figure 33. Current sense and diagnostic

### 3.3.1 Short to V<sub>CC</sub> and off-state open-load detection

### Short to $V_{CC}$

A short-circuit between  $V_{CC}$  and output is indicated by the relevant current sense pin set to  $V_{SENSEH}$  during the device off-state. Small or no current is delivered by the current sense during the ON-state depending on the nature of the short-circuit.

Off-state open-load with external circuitry

Detection of an open-load in off mode requires an external pull-up resistor  $R_{PU}$  connecting the output to a positive supply voltage  $V_{PU}$ .

It is preferable  $V_{PU}$  to be switched off during the module standby mode in order to avoid the overall standby current consumption to increase in normal conditions, i.e. when load is connected.

An external pull-down resistor R<sub>PD</sub> connected between output and GND is mandatory to avoid misdetection in case of floating outputs in off-state (see *Figure 33: Current sense and diagnostic*).

 $R_{PD}$  must be selected in order to ensure  $V_{OUT} < V_{OLmin}$  unless pulled-up by the external circuitry:



### **Equation 2:**

$$V_{OUT}\big|_{Pull \to up_OFF} = R_{PD} \cdot I_{L(off2)f} < V_{OLmin} = 2V$$

 $R_{PD} \le 22 \ k\Omega$  is recommended.

For proper open-load detection in off-state, the external pull-up resistor must be selected according to the following formula:

### **Equation 3:**

$$V_{OUT}|_{Pull-up_{ON}} = \frac{(R_{PD} \cdot V_{PU}) - (R_{PU} \cdot R_{PD} \cdot I_{L(off2)r})}{(R_{PU} + R_{PD})} > V_{OLmax} = 4V$$

For the values of  $V_{OLmin}$ ,  $V_{OLmax}$ ,  $I_{L(off2)r}$  and  $I_{L(off2)f}$  (see *Table 8: Open-load detection (8 V < VCC < 18 V)*).





# 3.4 Maximum demagnetization energy (V<sub>CC</sub> = 13.5 V)



Figure 34. Maximum turn-off current versus inductance

Note:

Values are generated with  $R_L = 0 \Omega$ . In case of repetitive pulses,  $T_{jstart}$  (at beginning of each demagnetization) of every pulse must not exceed the temperature specified above for curves A and B.



## 4 Package and PCB thermal data

## 4.1 **PowerSSO-36 thermal data**







Figure 36. R<sub>thj-amb</sub> vs PCB copper area in open box free air condition (one channel ON)

Figure 37. PowerSSO-36 Thermal impedance junction ambient single pulse (one channel ON)







Figure 38. Thermal fitting model of a double channel HSD in PowerSSO-36

#### Equation 4: pulse calculation formula

$$\begin{split} \mathsf{Z}_{TH\delta} &= \mathsf{R}_{TH} \cdot \delta + \mathsf{Z}_{THtp}(1-\delta) \\ \text{where} \ \delta &= t_p / T \end{split}$$

| Area/island (cm <sup>2</sup> ) | Footprint | 2  | 8  |
|--------------------------------|-----------|----|----|
| R1 = R7 (°C/W)                 | 0.05      |    |    |
| R2 = R8 (°C/W)                 | 0.3       |    |    |
| R3 (°C/W)                      | 5         |    |    |
| R4 (°C/W)                      | 8         |    |    |
| R5 (°C/W)                      | 18        | 10 | 10 |
| R6 (°C/W)                      | 27        | 23 | 14 |
| C1 = C7 (W.s/°C)               | 0.004     |    |    |
| C2 = C8 (W.s/°C)               | 0.008     |    |    |
| C3 (W.s/°C)                    | 0.04      |    |    |
| C4 (W.s/°C)                    | 0.5       |    |    |
| C5 (W.s/°C)                    | 1         | 2  | 2  |
| C6 (W.s/°C)                    | 3         | 6  | 9  |

#### Table 15. Thermal parameter



# 5 Package information

# 5.1 ECOPACK<sup>®</sup> packages

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.



## 5.2 PowerSSO-36 mechanical data



Figure 39. PowerSSO-36 package dimensions

34/39



| Table 16. PowerSSO-36 mechanical data |       |             |        |
|---------------------------------------|-------|-------------|--------|
| Symbol                                |       | Millimeters |        |
|                                       | Min.  | Тур.        | Max.   |
| A                                     | 2.15  | —           | 2.47   |
| A2                                    | 2.15  | —           | 2.40   |
| a1                                    | 0     | —           | 0.075  |
| b                                     | 0.18  | —           | 0.36   |
| с                                     | 0.23  | —           | 0.32   |
| D                                     | 10.10 | —           | 10.50  |
| E                                     | 7.4   | —           | 7.6    |
| е                                     | —     | 0.5         | —      |
| e3                                    | —     | 8.5         | —      |
| G                                     | —     | —           | 0.1    |
| G1                                    | —     | —           | 0.06   |
| Н                                     | 10.1  | —           | 10.5   |
| h                                     | —     | —           | 0.4    |
| L                                     | 0.55  | —           | 0.85   |
| N                                     | -     | —           | 10 deg |
| х                                     | 4.1   | —           | 4.7    |
| Y                                     | 6.5   | —           | 7.1    |

Table 16. PowerSSO-36 mechanical data



## 5.3 Packing information







36/39



# 6 Order codes

| Paakaga     | Order codes  |                |  |
|-------------|--------------|----------------|--|
| Package     | Tube         | Tape and reel  |  |
| PowerSSO-36 | VND5E008AY-E | VND5E008AYTR-E |  |

Table 17. Device summary



# 7 Revision history

| Date         | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 05-Jun-2007  | 1        | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 20-Apr-2011  | 2        | Updated <i>Features</i> list.<br>Updated following figures:<br>- <i>Figure 1: Block diagram</i><br>- <i>Figure 2: Configuration diagram (top view)</i><br>- <i>Figure 3: Current and voltage conventions</i><br>Inserted following figures:<br>- <i>Figure 6: IOUT/ISENSE vs IOUT</i><br>- <i>Figure 7: Maximum current sense ratio drift vs load current</i><br>- <i>Figure 9: Delay response time between rising edge of output</i><br><i>current and rising edge of current sense (CS enabled)</i> .<br>Updated following tables:<br>- <i>Table 1: Pin function</i><br>- <i>Table 2: Suggested connections for unused and not</i><br><i>connected pins</i><br>- <i>Table 3: Absolute maximum ratings</i><br>V <sub>CCPK</sub> , V <sub>ESD</sub> : updated parameter<br>V <sub>CC_LSC</sub> , -I <sub>GND</sub> : added parameter<br>Updated E <sub>MAX</sub> parameter<br>- <i>Table 5: Power section</i><br>- <i>Table 5: Power section</i><br>- <i>Table 5: Power section</i><br>- <i>Table 6: Switching (VCC = 13V; Tj = 25°C)</i><br>- <i>Table 7: Current sense (8 V &lt; VCC &lt; 18 V)</i><br>Updated dK <sub>1</sub> /K <sub>1</sub> , dK <sub>2</sub> /K <sub>2</sub> and dK <sub>3</sub> /K <sub>3</sub> minimum and maximum<br>values<br>V <sub>SENSEH</sub> , I <sub>SENSEH</sub> : added note<br>- <i>Table 8: Open-load detection (8 V &lt; VCC &lt; 18 V)</i><br>- <i>Table 9: Protections</i><br>Updated V <sub>DEMAG</sub> and I <sub>LIMH</sub> values<br>- <i>Table 13: Electrical transient requirements (part 2)</i><br>Added Section 2.4: Waveforms.<br>Updated Section 2.5: Electrical characteristics curves<br>Updated Chapter 3: Application information<br>Updated Chapter 4: Package and PCB thermal data |
| 12-July-2012 | 3        | Updated Figure 39: PowerSSO-36 package dimensions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 20-Sep-2013  | 4        | Updated Disclaimer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 25-Oct-2013  | 5        | Updated footnote 2 into the <i>Table 12: Electrical transient</i><br>requirements (part 1) and <i>Table 13: Electrical transient</i><br>requirements (part 2).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Table 18. Document revision history | Table 18. | Document | revision | historv |
|-------------------------------------|-----------|----------|----------|---------|
|-------------------------------------|-----------|----------|----------|---------|

38/39



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

> ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

