- Protection input (for external OTP and external OVP)
- IC overtemperature protection

### 3. Applications

All applications that require an efficient and cost-effective power supply solution up to 75 W.

### 4. Ordering information

Table 1. Ordering information

| Type number | Package |                                          |         |  |  |  |  |
|-------------|---------|------------------------------------------|---------|--|--|--|--|
|             | Name    | Description                              | Version |  |  |  |  |
| TEA1731TS   | TSOP6   | plastic surface-mounted package; 6 leads | SOT457  |  |  |  |  |

### 5. Block diagram



# 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

Table 2. Pin description

|         |     | •                                |
|---------|-----|----------------------------------|
| Symbol  | Pin | Description                      |
| VCC     | 1   | supply voltage                   |
| GND     | 2   | ground                           |
| PROTECT | 3   | general-purpose protection input |
| CTRL    | 4   | control input                    |
| ISENSE  | 5   | current sense input              |
| DRIVER  | 6   | gate driver output               |
|         |     |                                  |

### 7. Functional description

#### 7.1 General control

The TEA1731TS contains a controller for a flyback circuit. A typical configuration is shown in Figure 3.



### 7.2 Start-up and UnderVoltage LockOut (UVLO)

Initially, the capacitor on the VCC pin, C3, is charged from the high-voltage mains via resistor R1.

As long as VCC is below  $V_{startup}$ , the IC current consumption is low (10  $\mu$ A typical). When VCC reaches  $V_{startup}$ , the IC first waits for the PROTECT pin to reach the  $V_{det(PROTECT)(L)}$  voltage. When  $V_{det(PROTECT)(L)}$  is reached, the IC charges the ISENSE pin to the  $V_{start(soft)}$  level and then starts switching. In a typical application, the auxiliary winding of the transformer takes over the supply voltage.

If a protection is triggered, the controller stops switching. Depending on the protection triggered, it either causes a restart or latches the converter to an off-state.

A restart protection disables the switching of the IC. The supply voltage of the IC drops to the UVLO level. When the UVLO level is reached, the IC switches to Power-down mode, where it consumes a low supply current (10  $\mu$ A typical). The VCC capacitor is recharged via R1 until the VCC start-up level is reached. A delayed restart is performed to lower the input power during a fault condition. Depending on the cause of the restart protection, the restart sequence that discharges and recharges the VCC capacitor is performed once or repeated three times, before switching recommences (See Figure 4).

When a latched protection is triggered, the TEA1731TS immediately enters Power-down mode. The VCC pin is clamped to a voltage just above the latch protection reset voltage  $(V_{rst(latch)} + 0.9 \text{ V})$ .



When the voltage on pin VCC drops below the  $V_{th(UVLO)}$  level during normal operation, the controller stops switching. The TEA1731TS waits for the rectified mains to charge the VCC pin using resistor R1.

#### 7.3 Supply management

All internal reference voltages are derived from a temperature compensated on-chip band gap circuit. Internal reference currents are derived from a trimmed and temperature compensated current reference circuit.

#### 7.4 Overvoltage protection (pin VCC)

An OverVoltage Protection (OVP) circuit is connected to the VCC pin. When the  $V_{CC}$  exceeds  $V_{th(OVP)}$  (30 V typical) for four consecutive switching cycles, the IC triggers the latched protection. When  $V_{CC}$  drops below  $V_{th(OVP)}$  before count = 4 is reached, the counter is reset to zero.

If a lower over voltage protection level is needed, a Zener diode can be connected between pins VCC and PROTECT.

#### 7.5 Protection input (pin PROTECT)

Pin PROTECT is a general-purpose input pin, which can be used to switch off the converter (latched protection). The converter is stopped when the voltage on this pin is pulled above  $V_{det(H)(PROTECT)}$  (0.8 V typical) or below  $V_{det(L)(PROTECT)}$  (0.5 V typical) for four consecutive converter strokes. A current of 32  $\mu$ A (typical) flows out of the chip when the pin voltage is  $V_{det(L)(PROTECT)}$ . A current of 107  $\mu$ A (typical.) flows into the chip when the pin voltage is  $V_{det(H)(PROTECT)}$ .

The PROTECT input can be used for creating an (additional) overvoltage detection and an external OverTemperature Protection (OTP) function.

TEA1731TS

All information provided in this document is subject to legal disclaimers

© NXP B.V. 2012. All rights reserved.

A small capacitor can be connected to the pin if the protections on this pin are not used.

An internal clamp of 4.1 V (typical) protects this pin from excessive voltages.

#### 7.6 Duty cycle control (pin CTRL)

Pin CTRL regulates the output power of the converter. This pin is connected to an internal voltage source of 5.4 V via an internal resistor (typical resistance:  $7 \text{ k}\Omega$ ).

The CTRL pin voltage sets the peak current which is measured using the ISENSE pin (see Section 7.9). At low and medium output power the switching frequency is reduced (see Section 7.11). The maximum duty cycle is limited to 80 % (typical).

After eight consecutive converter strokes at maximum duty cycle the restart protection is activated. In a restart, the VCC capacitor is quickly discharged to the V<sub>th(UVLO)</sub> level and recharged to the start-up level from the high-voltage mains, before switching recommences. This occurs when the mains input voltage is removed.

### 7.7 Slope compensation (pin CTRL)

A slope compensation circuit is integrated for CCM. The slope compensation guarantees stable operation for duty cycles exceeding 50 %.

### 7.8 Overpower timer

A temporary overload situation is allowed. If  $V_{ctrl(Ipeak)}$  (see <u>Figure 1</u>) set by pin CTRL exceeds 400 mV, an internal timer is started. If the overload situation continues to exist for more than 60 ms (typical), an OverPower Protection (OPP) is triggered (see <u>Figure 5</u>).



The TEA1731TS enters the overpower restart mode when the overload time-out is reached. In overpower restart mode, the VCC capacitor is discharged to UVLO level and then charged to the start-up level three times before the converter switches again.

### 7.9 Current mode control (pin ISENSE)

Current mode control is used because it ensures a good line regulation.

Pin ISENSE senses the primary current across external resistor R6 and compares it with an internal control voltage. The internal control voltage is proportional to the CTRL pin voltage (see Figure 6).



Leading edge blanking prevents false triggering due to capacitive discharge when switching on the external power switch (see Figure 7).



### 7.10 Soft start-up (pin ISENSE)

A soft start is made to prevent audible noise during start-up or restart. Before the converter starts, soft start capacitor C4 on the ISENSE pin is charged. When the converter starts switching, the primary peak current slowly increases when the soft start capacitor discharges through the soft start resistor (R5, see Figure 3).

The soft start capacitor (C4) and resistor (R5) values chosen set the soft start time constant.

### 7.11 Peak power, high-power, medium power and low-power operation

During high-power operation, with the converter running at a 65 kHz (typical) fixed frequency, the power is controlled by varying the peak current. A peak power mode is implemented to supply a short overload situation. In peak power mode, both frequency and peak current are increased.

At reduced power levels, the converter enters the medium power mode where the peak current is reduced. The switching losses are reduced by lowering the switching frequency to 27.5 kHz (typical).

When the power is further reduced to low power, a second frequency reduction is made. In low-power operation, the switching frequency of the converter is reduced while the peak current is set to 25 % of the maximum peak current (see Figure 6 and Figure 8).



### 7.12 Overpower or high/low line compensation

Overpower compensation is built in to compensate for high/low line. The maximum continuous output power and the maximum peak power are about constant over the full mains input voltage range (see Figure 9). The rectified mains input voltage is measured by sensing the slope of the primary current from pin ISENSE. The slope information is then used to adjust the primary current by subtracting an offset  $V_{(sense)offset}$  from the internal control voltage  $V_{ctrl(lpeak)}$  cycle-by-cycle (NXP patent: 81421271EP01).



### 7.13 Driver (pin DRIVER)

The driver circuit to the gate of the power MOSFET has a current sourcing capability of typically 300 mA and a current sink capability of typically 750 mA. This enables a fast turn-on and turn-off of the power MOSFET for efficient operation.

### 7.14 OverTemperature Protection (OTP)

Integrated overtemperature protection ensures that the IC stops switching if the junction temperature exceeds the thermal shutdown limit.

OTP is a latched protection. It can be reset by removing the voltage on pin VCC.

# 8. Limiting values

Table 3. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                  | Parameter                       | Conditions               | Min        | Max  | Unit |
|-------------------------|---------------------------------|--------------------------|------------|------|------|
| Voltages                |                                 |                          |            |      |      |
| $V_{CC}$                | supply voltage                  | continuous               | -0.4       | +30  | V    |
|                         |                                 | t < 100 ms               | -          | 35   | V    |
| V <sub>PROTECT</sub>    | voltage on pin PROTECT          | current limited          | -0.4       | +5   | V    |
| $V_{CTRL}$              | voltage on pin CTRL             |                          | -0.4       | +5.5 | V    |
| V <sub>ISENSE</sub>     | voltage on pin ISENSE           | current limited          | -0.4       | +5   | V    |
| Currents                |                                 |                          |            |      |      |
| I <sub>VCC</sub>        | current on pin VCC              | δ < 10 %                 | -          | 0.4  | Α    |
| I <sub>I(PROTECT)</sub> | input current on pin<br>PROTECT |                          | <b>–1</b>  | +1   | mA   |
| I <sub>CTRL</sub>       | current on pin CTRL             |                          | -3         | 0    | mA   |
| I <sub>ISENSE</sub>     | current on pin ISENSE           |                          | -10        | +1   | mA   |
| I <sub>DRIVER</sub>     | current on pin DRIVER           | δ < 10 %                 | -0.4       | +1   | Α    |
| General                 |                                 |                          |            |      |      |
| P <sub>tot</sub>        | total power dissipation         | T <sub>amb</sub> < 75 °C | -          | 0.29 | W    |
| T <sub>stg</sub>        | storage temperature             |                          | <b>-55</b> | +150 | °C   |
| Tj                      | junction temperature            |                          | -40        | +150 | °C   |
| ESD                     |                                 |                          |            |      |      |
| V <sub>ESD</sub>        | electrostatic discharge         | class 1                  |            |      |      |
|                         | voltage                         | human body<br>model      | [1] -      | 4000 | V    |
|                         |                                 | changed device<br>model  | -          | 750  | V    |

<sup>[1]</sup> Equivalent to discharging a 100 pF capacitor through a 1.5  $k\Omega$  series resistor.

### 9. Thermal characteristics

Table 4. Thermal characteristics

| Symbol        | Parameter                                   | Conditions                                    | Тур | Unit |
|---------------|---------------------------------------------|-----------------------------------------------|-----|------|
| $R_{th(j-a)}$ | thermal resistance from junction to ambient | in free air; single layer<br>JEDEC test board | 259 | K/W  |
| $R_{th(j-c)}$ | thermal resistance from junction to case    | in free air; JEDEC test<br>board              | 152 | K/W  |

### 10. Characteristics

**Table 5. Characteristics** 

 $T_{amb} = 25$  °C;  $V_{CC} = 20$  V; all voltages are measured with respect to ground (pin 2); currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                       | Parameter                                                                  | Conditions                                                    | Min   | Тур                    | Max                    | Unit        |
|------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------|-------|------------------------|------------------------|-------------|
| Supply voltage               | management (pin VC                                                         | C)                                                            |       |                        |                        |             |
| V <sub>startup</sub>         | start-up voltage                                                           |                                                               | 19.3  | 21.5                   | 23.8                   | V           |
| $V_{th(UVLO)}$               | undervoltage lockout threshold voltage                                     |                                                               | 11.2  | 12.5                   | 13.8                   | V           |
| $V_{th(ovp)}$                | overvoltage<br>protection threshold<br>voltage                             |                                                               | 29    | 30                     | 31                     | V           |
| N <sub>cy(ovp)</sub>         | number of overvoltage protection cycles                                    |                                                               | -     | 4                      | -                      |             |
| V <sub>clamp(VCC)</sub>      | clamp voltage on pin VCC                                                   | activated during latched protection; $I_{CC} = 100 \mu A$     | -     | $V_{rst(latch)} + 0.9$ | -                      | V           |
|                              |                                                                            | activated during latched protection, I <sub>CC</sub> = 1 mA   | -     | -                      | $V_{rst(latch)} + 3.5$ | V           |
| I <sub>CC(restart)</sub>     | restart supply current                                                     |                                                               | 1     | 2.5                    | -                      | mΑ          |
| V <sub>hys</sub>             | hysteresis voltage                                                         | V <sub>startup</sub> - V <sub>th(UVLO)</sub>                  | 6.6   | 9.1                    | 11.6                   | V           |
| I <sub>CC(startup)</sub>     | start-up supply current                                                    | V <sub>CC</sub> < V <sub>startup</sub>                        | 5     | 10                     | 15                     | μΑ          |
| I <sub>CC(oper)</sub>        | operating supply current                                                   | no-load on pin DRIVER; $\delta$ = 2 %; excluding optocurrent  | -     | 0.58                   | -                      | mA          |
|                              |                                                                            | no-load on pin DRIVER; $\delta$ = 25 %, excluding optocurrent | -     | 0.62                   | -                      | mA          |
| V <sub>rst(latch)</sub>      | latched reset voltage                                                      |                                                               | 3.5   | 4.5                    | 5.5                    | V           |
| Protection inpu              | it (pin PROTECT)                                                           |                                                               |       |                        |                        |             |
| V <sub>det(L)(PROTECT)</sub> | LOW-level detection<br>voltage on pin<br>PROTECT                           |                                                               | 0.47  | 0.50                   | 0.53                   | V           |
| $V_{\text{det(H)(PROTECT)}}$ | HIGH-level detection voltage on pin PROTECT                                |                                                               | 0.75  | 0.8                    | 0.85                   | V           |
| I <sub>O(PROTECT)</sub>      | output current on pin                                                      | $V_{PROTECT} = V_{low(PROTECT)}$                              | -34   | -32                    | -30                    | μΑ          |
|                              | PROTECT                                                                    | $V_{PROTECT} = V_{high(PROTECT)}$                             | 87    | 107                    | 127                    | μΑ          |
| V <sub>clamp(PROTECT)</sub>  | clamp voltage on pin PROTECT                                               | $I_{I(PROTECT)} = 200 \mu A$                                  | 1 3.5 | 4.1                    | 4.7                    | V           |
| Peak current co              | ontrol (pin CTRL)                                                          |                                                               |       |                        |                        |             |
| $V_{CTRL}$                   | voltage on pin CTRL                                                        | for minimum flyback peak current                              | 1     | 1.3                    | 1.6                    | V           |
| $R_{int(CTRL)}$              | internal resistance on pin CTRL                                            |                                                               | 5     | 7                      | 9                      | kΩ          |
| I <sub>O(CTRL)</sub>         | output current on pin CTRL                                                 | $V_{CTRL} = 1.4 \text{ V}$                                    | -0.7  | -0.5                   | -0.3                   | mA          |
| EA1731TS                     | All information provided in this document is subject to legal disclaimers. |                                                               |       | s.                     | © NXP B.V. 2012. AI    | rights rese |



 Table 5.
 Characteristics ...continued

 $T_{amb} = 25$  °C;  $V_{CC} = 20$  V; all voltages are measured with respect to ground (pin 2); currents are positive when flowing into the IC; unless otherwise specified.

| -,                                  | I                                                        |                                                                |      |                         |            |       |
|-------------------------------------|----------------------------------------------------------|----------------------------------------------------------------|------|-------------------------|------------|-------|
| Symbol                              | Parameter                                                | Conditions                                                     | Min  | Тур                     | Max        | Unit  |
| Pulse width n                       | nodulator                                                |                                                                |      |                         |            |       |
| f <sub>osc</sub>                    | oscillator frequency                                     | peak power                                                     | 75   | 82                      | 89         | kHz   |
|                                     |                                                          | high power                                                     | 60.5 | 65                      | 69.5       | kHz   |
|                                     |                                                          | medium power                                                   | 24   | 27.5                    | 31         | kHz   |
| $f_{mod}$                           | modulation frequency                                     |                                                                | 210  | 280                     | 350        | Hz    |
| $\Delta f_{mod}$                    | modulation frequency variation                           | high power                                                     | ±3   | ±4                      | ±5         | kHz   |
| $\delta_{\text{max}}$               | maximum duty cycle                                       |                                                                | -    | 80                      | -          | %     |
| N <sub>cy(dmax)</sub>               | number of switching<br>cycles with maximum<br>duty cycle |                                                                | -    | 8                       | -          |       |
| V <sub>start(red)f</sub>            | frequency reduction start voltage                        | pin CTRL dropping to low power                                 | 1.1  | 1.4                     | 1.7        | V     |
| $V_{\delta(zero)}$                  | zero duty cycle voltage                                  | pin CTRL                                                       | 0.9  | 1.2                     | 1.5        | V     |
| Overpower pi                        | rotection                                                |                                                                |      |                         |            |       |
| $t_{to(opp)}$                       | overpower protection time-out time                       |                                                                | -    | 60                      | -          | ms    |
| Current sense                       | e and overpower comp                                     | ensation (pin ISENSE)                                          |      |                         |            |       |
| V <sub>sense(max)</sub>             | maximum sense voltage                                    | $\Delta V/\Delta t = 0 \text{ V/s}$                            | 0.47 | 0.50                    | 0.53       | V     |
| t <sub>PD(sense)</sub>              | sense propagation delay                                  |                                                                | -    | 146                     | -          | ns    |
| $V_{th(sense)opp}$                  | overpower protection<br>sense threshold<br>voltage       |                                                                | 370  | 400                     | 430        | mV    |
| V <sub>offset(opc)</sub>            | overpower compensation offset                            | $V_{sense}$ = 400 mV;<br>$\Delta V/\Delta t$ = 115 mV/ $\mu s$ | 38   | 62                      | 86         | mV    |
|                                     | voltage                                                  | $V_{sense}$ = 500 mV;<br>$\Delta V/\Delta t$ = 115 mV/ $\mu s$ | 60   | 95                      | 130        | mV    |
| $\Delta V_{\text{ISENSE}}/\Delta t$ | slope compensation<br>voltage on pin<br>ISENSE           | high-power mode                                                | -    | 20                      | -          | mV/μs |
| t <sub>leb</sub>                    | leading edge<br>blanking time                            |                                                                | 275  | 325                     | 375        | ns    |
| Soft start (pin                     | ISENSE)                                                  |                                                                |      |                         |            |       |
| I <sub>start(soft)</sub>            | soft start current                                       |                                                                | -63  | <b>–55</b>              | <b>-47</b> | μΑ    |
| V <sub>start(soft)</sub>            | soft start voltage                                       | V <sub>CTRL</sub> = 4 V; enable voltage                        | -    | $V_{\text{sense(max)}}$ | -          | V     |
| R <sub>start(soft)</sub>            | soft start resistance                                    |                                                                | 12   | -                       | -          | kΩ    |

 Table 5.
 Characteristics ...continued

 $T_{amb}$  = 25 °C;  $V_{CC}$  = 20 V; all voltages are measured with respect to ground (pin 2); currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                      | Parameter                                  | Conditions                 | Min  | Тур  | Max   | Unit |
|-----------------------------|--------------------------------------------|----------------------------|------|------|-------|------|
| Driver (pin DR              | IVER)                                      |                            |      |      |       |      |
| I <sub>source(DRIVER)</sub> | source current on pin DRIVER               | V <sub>DRIVER</sub> = 2 V  | -    | -0.3 | -0.25 | А    |
| I <sub>sink(DRIVER)</sub>   | sink current on pin<br>DRIVER              | V <sub>DRIVER</sub> = 2 V  | 0.25 | 0.3  | -     | Α    |
|                             |                                            | V <sub>DRIVER</sub> = 10 V | 0.6  | 0.75 | -     | Α    |
| V <sub>O(DRIVER)max</sub>   | maximum output<br>voltage on pin<br>DRIVER |                            | 9    | 10.5 | 12    | V    |
| Temperature p               | rotection                                  |                            |      |      |       |      |
| T <sub>pl(IC)</sub>         | IC protection level temperature            |                            | 130  | 140  | 150   | °C   |

<sup>[1]</sup> The clamp voltage on the PROTECT pin is lowered when the IC is in Power-down mode. (latched or restart protection)

## 11. Application information

A power supply with the TEA1731TS is a flyback converter operating in continuous conduction mode. See Figure 10.

Capacitor C3 buffers the IC supply voltage, which is powered via resistor R1 for start-up and via the auxiliary winding during normal operation. Sense resistor R6 converts the current through MOSFET S1 into a voltage on pin ISENSE. The value of resistor R6 defines the maximum primary peak current through MOSFET S1. Resistor R7 reduces the peak current to capacitor C3.

Resistor R5 and capacitor C4 define the soft start time. Resistor R3 is added to prevent that soft start capacitor C4 is charged during normal operation due to negative voltage spikes across current sense resistor R6.

Capacitor C2 is added to reduce noise on the CTRL pin.

Resistor R4 is required to limit the current spikes to pin DRIVER because of parasitic inductance of current sense resistor R6. Resistor R4 also dampens possible oscillations of MOSFET S1. Adding a bead on the gate pin of MOSFET S1 can be required to prevent local oscillations of the MOSFET.



## 12. Package outline

### Plastic surface-mounted package (TSOP6); 6 leads

**SOT457** 



Fig 11. SOT457 (TSOP6)

TEA1731TS All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.

# 13. Revision history

#### Table 6. Revision history

| Document ID     | Release date                    | Data sheet status                       | Change notice           | Supersedes            |
|-----------------|---------------------------------|-----------------------------------------|-------------------------|-----------------------|
| TEA1731TS v.2.1 | 20120816                        | Product data sheet                      | -                       | TEA1731TS v.2         |
| Modifications:  | <ul> <li>R4 value ch</li> </ul> | nanged in <mark>Figure 10 "TEA17</mark> | 31TS application diagra | am" has been updated. |
| TEA1731TS v.2   | 20120731                        | Product data sheet                      | -                       | TEA1731TS v.1         |
| TEA1731TS v.1   | 20120215                        | Objective data sheet                    | -                       | -                     |

### 14. Legal information

#### 14.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 14.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 14.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

TEA1731TS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.

## **TEA1731TS**

#### **GreenChip SMPS control IC**

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's

own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**GreenChip** — is a trademark of NXP B.V.

#### 15. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# **TEA1731TS**

### **GreenChip SMPS control IC**

### 16. Contents

| 1    | General description                                          | . 1 |
|------|--------------------------------------------------------------|-----|
| 2    | Features and benefits                                        | . 1 |
| 3    | Applications                                                 | 2   |
| 4    | Ordering information                                         | 2   |
| 5    | Block diagram                                                | 2   |
| 6    | Pinning information                                          |     |
| 6.1  | Pinning                                                      |     |
| 6.2  | Pin description                                              |     |
| 7    | Functional description                                       |     |
| 7.1  | General control                                              |     |
| 7.2  | Start-up and UnderVoltage LockOut (UVLO)                     |     |
| 7.3  | Supply management                                            |     |
| 7.4  | Overvoltage protection (pin VCC)                             |     |
| 7.5  | Protection input (pin PROTECT)                               |     |
| 7.6  | Duty cycle control (pin CTRL)                                |     |
| 7.7  | Slope compensation (pin CTRL)                                |     |
| 7.8  | Overpower timer                                              |     |
| 7.9  | Current mode control (pin ISENSE)                            |     |
| 7.10 | Soft start-up (pin ISENSE)                                   | 7   |
| 7.11 | Peak power, high-power, medium power and low-power operation | . 8 |
| 7.12 | Overpower or high/low line compensation                      |     |
| 7.13 | Driver (pin DRIVER)                                          |     |
| 7.14 | OverTemperature Protection (OTP)                             | 9   |
| 8    | Limiting values                                              | 10  |
| 9    | Thermal characteristics                                      | 10  |
| 10   | Characteristics                                              | 11  |
| 11   | Application information                                      | 14  |
| 12   | Package outline                                              | 15  |
| 13   | Revision history                                             | 16  |
| 14   | Legal information                                            | 17  |
| 14.1 | Data sheet status                                            | 17  |
| 14.2 | Definitions                                                  | 17  |
| 14.3 | Disclaimers                                                  | 17  |
| 14.4 | Trademarks                                                   | 18  |
| 15   | Contact information                                          | 18  |
| 16   | Contents                                                     | 19  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2012.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 16 August 2012 Document identifier: TEA1731TS