| Parameter                                                                | Symbol                                   | Conditions                        | Test<br>circuit | MIN  | TYP  | MAX  | Unit  |
|--------------------------------------------------------------------------|------------------------------------------|-----------------------------------|-----------------|------|------|------|-------|
| Power output section                                                     |                                          |                                   |                 |      |      |      |       |
| Collector-emitter cut-off current                                        | ICE                                      | V <sub>CE</sub> = 600 V           | <b>E</b> : 4    | -    | -    | 100  | μA    |
| Bootstrap diode reverse current                                          | IR(BD)                                   | VR(BD) = 600 V                    | Fig.1           | -    | -    | 100  | μA    |
| Collector to emitter saturation voltage                                  |                                          | lo = 5 A, Tj = 25°C               | <b>-</b> ; o    | -    | 1.6  | 2.4  |       |
|                                                                          | V <sub>CE</sub> (SAT)                    | lo = 3 A, Tj = 100°C              | Fig.2           |      | 1.4  | -    | V     |
|                                                                          |                                          | lo = −5 A, Tj = 25°C              |                 | -    | 1.2  | 1.8  | V     |
| Diode forward voltage                                                    | VF                                       | lo = −3 A, Tj = 100°C             | Fig.3           |      | 1.0  | -    | V     |
|                                                                          | θj-c(T)                                  | IGBT                              |                 | -    | -    | 4.5  | °C /W |
| Junction to case thermal resistance                                      | θj-c(D)                                  | FWD                               | -               | -    | -    | 6    | °C /w |
| Control (Pre-driver) section                                             |                                          |                                   |                 |      |      |      |       |
|                                                                          | VD1,2,3 = 15 V                           |                                   |                 | -    | 0.08 | 0.4  |       |
| Pre-driver power dissipation                                             | ID                                       | VD4 = 15 V                        | Fig.4           | -    | 1.6  | 4    | mA    |
| High level Input voltage                                                 | Vin H                                    | HIN1,HIN2,HIN3,                   | -               | 2.5  | -    | -    | V     |
| Low level Input voltage                                                  | Vin L                                    | LIN1,LIN2,LIN3 to $V_{SS}$        | -               | -    | -    | 0.8  | V     |
| Logic 1 input leakage current                                            | I <sub>IN+</sub>                         | VIN = +3.3 V                      | -               | -    | 100  | 143  | μA    |
| Logic 0 input leakage current                                            | I <sub>IN-</sub>                         | VIN = 0 V                         | -               | -    | -    | 2    | μA    |
| FLTEN terminal sink current                                              | loSD                                     | FAULT:ON / VFLTEN=0.1 V           | -               | -    | 2    | -    | mA    |
| FLTEN clearance delay time                                               | FLTCLR                                   | From time fault condition clear   | -               | 1.0  | 2.0  | 3.0  | ms    |
|                                                                          | VEN+                                     | VEN rising                        | -               | -    | -    | 2.5  | V     |
| FLTEN Threshold                                                          | VEN-                                     | VEN falling                       | -               | 0.8  | -    | -    | V     |
| ITRIP threshold voltage                                                  | VITRIP                                   | ITRIP(16) to V <sub>SS</sub> (29) | -               | 0.44 | 0.49 | 0.54 | V     |
| ITRIP to shutdown propagation delay                                      | t <sub>ITRIP</sub>                       |                                   | -               | 340  | 550  | 800  | ns    |
| ITRIP blanking time                                                      | t <sub>ITRIPBL</sub>                     |                                   | -               | 250  | 350  | -    | ns    |
| $V_{\text{CC}}$ and $V_{\text{BS}}$ supply undervoltage protection reset | V <sub>CCUV+</sub><br>V <sub>BSUV+</sub> |                                   | -               | 10.5 | 11.1 | 11.7 | v     |
| $V_{\text{CC}}$ and $V_{\text{BS}}$ supply undervoltage protection set   | V <sub>CCUV-</sub><br>V <sub>BSUV-</sub> |                                   | -               | 10.3 | 10.9 | 11.5 | V     |
| $V_{\text{CC}}$ and $V_{\text{BS}}$ supply undervoltage hysteresis       | V <sub>CCUVH</sub><br>V <sub>BSUVH</sub> |                                   | -               | 0.14 | 0.2  | -    | v     |

Reference voltage is  ${\rm ``V}_{SS"}$  terminal voltage unless otherwise specified.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### Electrical Characteristics at Tc = 25°C, VD1, VD2, VD3, VD4 = 15 V, V<sub>CC</sub> = 300 V, L = 3.9 mH

| Parameter                          | Symbol | Conditions                                   | Test<br>circuit      | MIN | TYP        | MAX | Unit |
|------------------------------------|--------|----------------------------------------------|----------------------|-----|------------|-----|------|
| Switching Character                |        |                                              |                      |     |            |     |      |
|                                    | t ON   |                                              | <b>_</b> ;, <b>_</b> | 0.3 | 0.5        | 1.2 |      |
| Switching time                     | t OFF  | lo = 5 A                                     | Fig.5                | -   | 1.5        | 2.0 | μs   |
| Turn-on switching loss             | Eon    |                                              |                      | -   | 170        | -   | μJ   |
| Turn-off switching loss            | Eoff   | lo = 3 A                                     | Fig.5                | -   | 60         | -   | μJ   |
| Total switching loss               | Etot   |                                              |                      | -   | 230        | -   | μJ   |
| Turn-on switching loss             | Eon    |                                              |                      | -   | 190        | -   | μJ   |
| Turn-off switching loss            | Eoff   | lo = 3 A, Tc = 100°C                         | Fig.5                | -   | 80         | -   | μJ   |
| Total switching loss               | Etot   |                                              |                      | -   | 270        | -   | μJ   |
| Diode reverse recovery energy      | Erec   | I <sub>F</sub> = 3 A, P = 400 V, L = 0.5 mH, | -                    | -   | 14         | -   | μJ   |
| Diode reverse recovery time        | Trr    | Tc = 100°C                                   | -                    | -   | 57         | -   | ns   |
| Reverse bias safe operating area   | RBSOA  | lo = 10 A, V <sub>CE</sub> = 450 V           | -                    | F   | ull square | ;-  |      |
| Short circuit safe operating area  | SCSOA  | V <sub>CE</sub> = 400 V, Tc = 100°C          | -                    | 4   | -          | -   | μs   |
| Allowable offset voltage slew rate | dv/dt  | Between U,V,W to<br>U-,V-,W-                 | -                    | -50 | -          | 50  | V/ns |

Reference voltage is " $V_{SS}$ " terminal voltage unless otherwise specified.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### Notes

1. When the internal protection circuit operates, a Fault signal is turned ON (When the Fault terminal is low level, Fault signal is ON state : output form is open DRAIN) but the Fault signal does not latch. After protection operation ends, it returns automatically within about typ. 2ms and resumes operation beginning condition. So, after Fault signal detection, set all input signals to OFF (Low) at once. However, the operation of pre-drive power supply low voltage protection (UVLO:with hysteresis about 0.2 V) is as follows.

#### Upper side:

The gate is turned off and will return to regular operation when recovering to the normal voltage, but the latch will continue till the input signal will turn 'low'.

Lower side:

The gate is turned off and will automatically reset when recovering to normal voltage. It does not depend on input signal voltage.

- 2. When assembling the IPM on the heat sink with M3 type screw, tightening torque range is 0.6 Nm to 0.9 Nm.
- 3. When use the over-current protection with external resistor, please set resistance value so that current protection value becomes equal to or less than the double (2 times) of the rating output electric current (Io).

### **Equivalent Block Diagram**



### **Test Circuit**

(The tested phase : U+ shows the upper side of the U phase and U- shows the lower side of the U phase.)

#### ■ ICE / IR(BD)

|   | U+   | V+   | W+  | U-    | V- | W- |
|---|------|------|-----|-------|----|----|
| М | 13   | 13   | 13  | 10    | 6  | 2  |
| Ν | 10   | 6    | 2   | 17    | 19 | 21 |
|   |      |      |     |       |    |    |
|   | U(BD | ) V( | BD) | W(BD) |    |    |

| M      9      5      1        N      29      29      29 |   |    |    | VV(DD) |
|---------------------------------------------------------|---|----|----|--------|
| N 29 29 29                                              | M | 9  | 5  | 1      |
|                                                         | N | 29 | 29 | 29     |



## ■ V<sub>CE</sub>(SAT) (Test by pulse)

|   | U+ | V+ | W+ | U- | V- | W- |
|---|----|----|----|----|----|----|
| М | 13 | 13 | 13 | 10 | 6  | 2  |
| N | 10 | 6  | 2  | 17 | 19 | 21 |
| m | 20 | 22 | 23 | 24 | 25 | 26 |





## VF (Test by pulse)

VD1

9

10

VD2

5

6

VD3

1

2

|   | U+ | V+ | W+ | U- | V- | W- |
|---|----|----|----|----|----|----|
| М | 13 | 13 | 13 | 10 | 6  | 2  |
| N | 10 | 6  | 2  | 17 | 19 | 21 |



Fig.3



Fig.4

VD4

28

29

■ ID

Μ

Ν

## Switching time (The circuit is a representative example of the lower side U phase.)





Fig.5

### Input / Output Timing Chart





#### Notes

- 1. \*1 shows the prevention of shoot-thru via control logic, however, more dead time must be added to account for switching delay externally.
- 2. \*2 when V<sub>DD</sub> decreases all gate output signals will go low and cut off all 6 IGBT outputs. When V<sub>DD</sub> rises the operation will resume immediately.
- 3. \*3 when the upper side voltage at VB1, VB2 and VB3 drops only the corresponding upper side output is turned off. The outputs return to normal operation immediately after the upper side gate voltage rises.
- 4. \*4 when VITRIP exceeds threshold all IGBT's are turned off and normal operation resumes 2ms (typ) after over current condition is removed.

### Logic level table



|     | INPUT | Γ     |    |    | OUTPUT            |       |
|-----|-------|-------|----|----|-------------------|-------|
| HIN | LIN   | Itrip | Но | Lo | U,V,W             | FLTEN |
| н   | L     | L     | Н  | L  | Р                 | OFF   |
| L   | н     | L     | L  | Н  | U-,V-,W-          | OFF   |
| L   | L     | L     | L  | L  | High<br>Impedance | OFF   |
| н   | Н     | L     | L  | L  | High<br>Impedance | OFF   |
| x   | х     | Н     | L  | L  | High<br>Impedance | ON    |

Fig. 8

### **Sample Application Circuit**



Fig.9

## Recommended Operating Condition at Tc = 25°C

| Item                        | Symbol                | Conditions                            | Min. | Тур. | Max. | Unit |
|-----------------------------|-----------------------|---------------------------------------|------|------|------|------|
| Supply voltage              | Vcc                   | + to U-(V-,W-)                        | 0    | 280  | 450  | V    |
| Pre-driver                  | VD1,2,3               | VB1 to U,VB2 to V,VB3 to W            | 12.5 | 15   | 17.5 |      |
| supply voltage              | VD4                   | V <sub>DD</sub> to V <sub>SS</sub> *1 | 13.5 | 15   | 16.5 | V    |
| ON-state input voltage      | V <sub>IN</sub> (ON)  | HIN1,HIN2,HIN3,                       | 3.0  | -    | 5.0  | N    |
| OFF-state input voltage     | V <sub>IN</sub> (OFF) | LIN1,LIN2,LIN3                        | 0    | -    | 0.3  | V    |
| PWM frequency               | fPWM                  |                                       | 1    | -    | 20   | kHz  |
| Dead time                   | DT                    | Turn-off to turn-on (external)        | 2.5  | -    | -    | μs   |
| Allowable input pulse width | PWIN                  | ON and OFF                            | 1    | -    | -    | μs   |
| Mounting torque             |                       | 'M3' type screw                       | 0.6  | -    | 0.9  | Nm   |

\*1 Pre-drive power supply (VD4 = 15 ±1.5 V) must be have the capacity of Io = 20 mA (DC), 0.5 A (Peak).

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

### Usage Precaution

1. This IPM includes bootstrap diode and resistor. Therefore, by adding a capacitor (CB : about 1 to 47  $\mu$ F), a single power supply drive is enabled. In this case, an electric charge is charged to "CB" by making lower side IGBT turn on.

And, please select the capacitance of "CB" (externally set) equal to or less than 47  $\mu$ F (±20%). If selecting the capacitance more than 47  $\mu$ F (±20%), connect a resistor (about 20  $\Omega$ ) in series between each 3-phase upper side power supply terminals (VB1,2,3) and each bootstrap capacitor. Also, the upper side power supply voltage sometimes declines by the way of controlling. Please confirm the voltage with an actual set.

(When not using the bootstrap circuit, each upper side pre-drive power supply needs an external independent power supply.)

- 2. Because the jump voltage which is accompanied by the vibration in case of switching operation occurs by the influence of the floating inductance of the wiring of the outer power supply which is connected with of the "+" terminal and the "U-"("V-", "W-") terminal, restrains and spares serge voltage being as the connection of the snubber circuit (Capacitor / CS /about 0.1 μF to 10 μF) for the voltage absorption with the neighborhood as possible between the "+" and the point of intersection of the "U-", "V-" and "W-" terminal, and so on, with making a wiring length (among the terminals each from "CI") short and making a wiring inductance small.
- 3. The "FLTEN" terminal (18 pin) is open Drain (It is operating as "FLTEN" when becoming Low). This terminal serves as the shut down function of the built-in pre-driver. (When the terminal voltage is above 3V,normalcy works, and it is shut down when it is equal to or less than 0.8 V.) Please make pulling up outside so that "FLTEN" terminal voltages become more than 3 V. When the pull up voltage (VP) is at 5 V, pull up resistor (RP) connects above 6.8 k $\Omega$ , and in case of VP = 15 V, RP connects above 20 k $\Omega$ .
- 4. Inside the IPM, thermistor is connected to between the "TH" terminal (27 pin) and the "VSS" terminal (29 pin). The thermistor can be used as the temperature monitor by pull up with the resistance (Rth). (This is for temperature monitors, and it is not a thing having the hyper temperature protection function by IPM oneself). This is for temperature monitors of substrate in the steady movement state. Therefore, please take care of the suddenly and partial fever.
- 5. The pull-down resistor (: 33 k $\Omega$  (typ)) is connected with the inside of the signal input terminal, but please connect the pull-down resistor(about 2.2 to 3.3 k $\Omega$ ) outside to decrease the influence of the noise by wiring etc.
- 6. The overcurrent protection feature operates only when it is possible to do a circuit control normally. For safety, recommend installation a fuse, and so on in the "V<sub>CC</sub>" line.
- 7. Because the IPM can be destroyed when the motor connection terminal (pins 2, 6, and 10) is opened while the motor is running, please be especially careful of the connection (soldering condition) of this terminal.
- The "ITRIP" terminal (16 pin) is the input terminal of the built-in comparator. It can stop movement by inputting the voltage more than Vref (0.44 V to 0.54 V). (At the time of movement, usually give me it for the voltage less than Vref).
  Please use it as various protections such as the overcurrent protection (feedback from external shunt resistance).

In addition, the protection movement is not done a latch of.

After the protection movement end, I become the movement return state after typ. 2 ms. Therefore, please do the protection movement detection of all input signals in OFF (LOW) promptly afterward.

- 9. When input pulse width is less than 1 µs, an output may not react to the pulse. (Both ON signal and OFF signal)
- This data shows the example of the application circuit and does not guarantee a design as the mass production set.

#### The characteristic of thermistor

| Parameter               | Symbol           | Condition | Min  | Тур. | Max  | Unit |
|-------------------------|------------------|-----------|------|------|------|------|
| Resistance              | R <sub>25</sub>  | T = 25°C  | 97   | 100  | 1034 | kΩ   |
| Resistance              | R <sub>125</sub> | T = 125°C | 4.93 | 5.38 | 5.88 | kΩ   |
| B-Constant (25 to 50°C) | В                |           | 4165 | 4250 | 4335 | k    |
| Temperature Range       |                  |           | -40  |      | +125 | °C   |

This data shows the example of the application circuit, does not guarantee a design as the mass production set.







Fig.11 Variation of temperature sense voltage with thermistor temperature

### The characteristic of PWM switching frequency



Fig.12 Maximum sinusoidal phase current as function of switching frequency at Tc = 100°C, V<sub>CC</sub> = 300 V

Switching waveform



Fig. 13 IGBT Turn-on. Typical turn-on waveform at Tc = 100°C, V<sub>CC</sub> = 400 V, Io = 5 A





### CB capacitor value calculation for bootstrap circuit

#### **Calculate condition**

| Item                                                      | Symbol | Value | Unit |
|-----------------------------------------------------------|--------|-------|------|
| Upper side power supply.                                  | VBS    | 15    | V    |
| Total gate charge of output power IGBT at 15 V.           | Qg     | 45    | nC   |
| Upper side power supply low voltage protection.           | UVLO   | 12    | V    |
| Upper side power dissipation.                             | IDMAX  | 400   | μA   |
| ON time required for CB voltage to fall from 15 V to UVLO | TONMAX | -     | S    |

### Capacitance calculation formula

Tonmax is upper arm maximum on time equal the time when the CB voltage falls from 15 V to the upper limit of Low voltage protection level.

"ton-maximum" of upper side is the time that CB decreases 15 V to the maximum low voltage protection of the upper side (12 V).

Thus, CB is calculated by the following formula.

VBS \* CB - Qg - IDMAX \* TONMAX = UVLO \* CB CB = (Qg + IDMAX \* TONMAX) / (VBS - UVLO)

The relationship between tonmax and CB becomes as follows. CB is recommended to be approximately 3 times the value calculated above. The recommended value of Cb is in the range of 1 to  $47\mu$ F, however, the value needs to be verified prior to production.



Fig.15 TONMAX vs CB characteristic

Package Dimensions unit : mm

### SIP29 44x26.5

CASE 127CJ ISSUE O







#### **ORDERING INFORMATION**

| Device        | Package                    | Shipping (Qty / Packing) |
|---------------|----------------------------|--------------------------|
| STK534U342C-E | SIP29 44x26.5<br>(Pb-Free) | 11 / Tube                |

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor radicts and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products for any subfication in a foreign jurisdiction or any devices intended for unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the esign or manufacture of the part. ON Semiconductor is an Equility of the contemployer. This lite