# **Ordering Information**

| Part Number | Package Options    | Packing   |  |  |  |
|-------------|--------------------|-----------|--|--|--|
| HV9967BK7-G | 8-Lead DFN (3x3mm) | 3000/Reel |  |  |  |
| HV9967BMG-G | 8-Lead MSOP        | 2500/Reel |  |  |  |

-G indicates package is RoHS compliant ('Green')



# **Absolute Maximum Ratings\***

| Parameter                                                                                    | Value                             |
|----------------------------------------------------------------------------------------------|-----------------------------------|
| SW to GND                                                                                    | -0.5V to +65V                     |
| VDD to GND                                                                                   | -0.3V to 6.0V                     |
| Other I/O to GND                                                                             | -0.3V to (V <sub>DD</sub> + 0.3V) |
| R <sub>T</sub> , I <sub>SET</sub>                                                            | 2.0mA                             |
| Continuous power dissipation ( $T_A = +25^{\circ}C$ )<br>8-Lead DFN (K7)<br>8-Lead MSOP (MG) | 1.6W<br>350mW                     |
| Junction temperature                                                                         | -40°C to +150°C                   |
| Storage temperature range                                                                    | -65°C to +150°C                   |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Typical Thermal Resistance**

| Package     | $	heta_{ja}$ |
|-------------|--------------|
| 8-Lead DFN  | 37°C/W       |
| 8-Lead MSOP | 216°C/W      |

# **Pin Configurations**





# **Product Marking**



Package may or may not include the following marks: Si or \$\infty\$ 8-Lead DFN (K7)



Package may or may not include the following marks: Si or 8-Lead MSOP (MG)

#### **Electrical Characteristics**

(The \* denotes specifications which apply over the full operating ambient temperature range of -40°C <  $T_A$  < 125°C. Otherwise specifications are at  $T_A$  =  $25^{\circ}$ C.  $V_{SW} = 10V/10mA$ ,  $V_{DD} = 5.0V$  unless otherwise noted)

| Sym               | Description                   | Min | n   Typ   M |     | Units | Conditions |                  |  |  |
|-------------------|-------------------------------|-----|-------------|-----|-------|------------|------------------|--|--|
| Input             | Input                         |     |             |     |       |            |                  |  |  |
| V <sub>SWDC</sub> | Input DC supply voltage range | *   | 8.0         | -   | 60    | V          | DC input voltage |  |  |
| I <sub>INSD</sub> | Shut-down mode supply current | -   | -           | 0.5 | 1.0   | mA         | Pin PWMD to GND  |  |  |

#### Notes:

- Not production tested; guaranteed by design or characterization.
- Specifications apply over the full operating ambient temperature range of -40 $^{\circ}$ C <  $T_{A}$  < +125 $^{\circ}$ C.

**Electrical Characteristics (cont.)** (The \* denotes specifications which apply over the full operating ambient temperature range of -40°C <  $T_A$  < 125°C. Otherwise specifications are at  $T_A$  = 25°C.  $V_{SW}$  = 10V/10mA,  $V_{DD}$  = 5.0V unless otherwise noted)

| Sym                               | Description                                      |   | Min    | Тур      | Max   | Units | Conditions                                                                                    |  |  |  |
|-----------------------------------|--------------------------------------------------|---|--------|----------|-------|-------|-----------------------------------------------------------------------------------------------|--|--|--|
|                                   | Regulator                                        |   | 141111 | IJP      | IVIUX | Onits | Conditions                                                                                    |  |  |  |
| VDD                               | Internally regulated voltage                     | _ | 4.70   | 5.00     | 5.20  | V     | PWMD = $V_{DD}$ ; $R_T$ = 100kΩ                                                               |  |  |  |
| UVLO                              | V <sub>DD</sub> undervoltage lockout threshold   | * | 4.10   | -        | 4.70  | V     | $V_{DD}$ rising, as needed to ensure $I_{C(MIN)}$                                             |  |  |  |
| ΔUVLO                             | V <sub>DD</sub> undervoltage lockout hysteresis  | - | -      | 150      | -     | mV    | V <sub>DD</sub> falling                                                                       |  |  |  |
| PWM Dir                           |                                                  |   |        |          | I     |       |                                                                                               |  |  |  |
| $V_{EN(LO)}$                      | PWMD input low voltage                           | * | -      | -        | 0.8   | V     |                                                                                               |  |  |  |
| V <sub>EN(HI)</sub>               | PWMD input high voltage                          | * | 2.0    | -        | -     | V     |                                                                                               |  |  |  |
| R <sub>EN</sub>                   | Internal pull down resistance at PWMD            | - | 50     | 100      | 150   | kΩ    | V <sub>PWMD</sub> = 5.0V                                                                      |  |  |  |
| Current                           | Control                                          |   |        | ı        |       |       |                                                                                               |  |  |  |
| V <sub>CS(TH)</sub>               | R <sub>SENSE</sub> current threshold             | - | 243    | -        | 257   | mV    |                                                                                               |  |  |  |
| dV <sub>CS</sub> /dt <sup>O</sup> | Temperature regulation                           | - | -      | 0.1      | -     | mV/°C |                                                                                               |  |  |  |
| T <sub>BLANK</sub>                | Current sense blanking interval                  | * | 140    | -        | 290   | ns    |                                                                                               |  |  |  |
| T <sub>ON(MIN)</sub>              | Minimum ON-time                                  | * | -      | -        | 950   | ns    | $V_{RSENSE} = V_{CS(TH)} + 50 \text{mV}$                                                      |  |  |  |
| D <sub>MAX</sub>                  | Maximum steady-state duty cycle                  | * | 80     | -        | -     | %     | Reduction in output LED current occurs beyond this duty cycle due to saturation of T2 timers. |  |  |  |
| Short Ci                          | rcuit Protection                                 |   |        |          |       |       |                                                                                               |  |  |  |
| V <sub>CS(SHORT)</sub>            | Hiccup threshold voltage at R <sub>SENSE</sub>   | * | 355    | -        | 440   | mV    |                                                                                               |  |  |  |
| T <sub>DELAY</sub>                | Current limit delay R <sub>SENSE</sub> to SW-OFF | _ | -      | -        | 150   | ns    | V <sub>RSENSE</sub> = V <sub>CS(SHORT)</sub> + 50m\                                           |  |  |  |
| T <sub>HICCUP</sub>               | Hiccup time                                      | - | -      | 800      | -     | μs    |                                                                                               |  |  |  |
| $T_{ON(MIN)}$                     | Minimum ON-time (short circuit)                  | - | -      | -        | 400   | ns    | V <sub>RSENSE</sub> = V <sub>CS(SHORT)</sub> + 50m\                                           |  |  |  |
| T <sub>OFF</sub> Tim              | er                                               |   |        |          |       |       |                                                                                               |  |  |  |
| OLI                               |                                                  |   | 28     | 40       | 48    |       | $R_{T} = 400k\Omega$                                                                          |  |  |  |
| $T_{OFF}$                         | OFF time                                         | * | 7.0    | 10       | 12    | μs    | $R_T = 100k\Omega$                                                                            |  |  |  |
| OFF                               |                                                  |   | 0.7    | 1.0      | 1.2   | •     | $R_T = 10k\Omega$                                                                             |  |  |  |
| SW Outp                           | out                                              |   |        |          |       |       |                                                                                               |  |  |  |
| R <sub>on</sub>                   | ON resistance                                    | _ | -      | 0.8      | _     | Ω     | V <sub>DD</sub> = 5.0V                                                                        |  |  |  |
| I <sub>C</sub>                    | Continuous current                               | * | 0.75   | -        | -     | А     | $V_{DD} = 4.75V,$<br>$V_{RSENSE} = 370 \text{mV}, V_{SW} = 10V$                               |  |  |  |
| Over-ten                          | nperature Protection                             |   |        | <u>I</u> | 1     | ı     | ,                                                                                             |  |  |  |
| T <sub>SD</sub>                   | Shut-down temperature                            | # | 125    | -        | -     | οС    |                                                                                               |  |  |  |
| JD                                | ·                                                |   |        |          |       |       |                                                                                               |  |  |  |

#### Notes:

Not production tested; guaranteed by design or characterization.

Specifications apply over the full operating ambient temperature range of -40°C <  $T_A$  < +125°C.

# **Functional Block Diagram**



# **Application Information**

## **General description**

The HV9967B employs Supertex' proprietary control scheme, achieving fast and very accurate control of average current in the buck inductor through sensing the switch current only. No compensation of the current control loop is required. The LED current response to PWMD input is similar to that of the peak-current control ICs, such as HV9910B. The inductor current ripple amplitude does not affect this control scheme significantly, and therefore, the LED current is independent of the variation in inductance, switching frequency or output voltage. Constant off-time control of the buck converter is used for stability and to reduce input voltage regulation of the LED current.

#### **OFF Timer**

The timing resistor connected to RT determines the off-time of the gate driver, and it must be wired to VDD. The equation governing the off-time of the GATE output is given by:

$$T_{OFF} = R_T \cdot 100pF \tag{1}$$

within the range of  $10k\Omega \le R_T \le 400k\Omega$ .

# Average Current Control Feedback and Output Short Circuit Protection

The constant-current control feedback derives the average current signal from the source current of the switching MOSFET. This current is detected using a sense resistor at the RSENSE pin. The feedback operates in a fast open-loop mode. No compensation is required. Output current is programmed simply as:

$$I_{LED} = \frac{0.25V}{R_{CS}} \tag{2}$$

The above equation is only valid for continuous conduction of the output inductor. It is a good practice to design the inductor such that the switching ripple current in it is 30~40% of its average full load DC current peak-to-peak. Hence, the recommended inductance can be calculated as:

$$L_{\rm O} = \frac{V_{\rm O(MAX)} \cdot T_{\rm OFF}}{0.4 \cdot I_{\rm O}} \tag{3}$$

The duty-cycle range of the current control feedback is limited to D  $\leq$  0.8. A reduction in the LED current may occur when the LED string voltage  $V_{\rm O}$  is greater than 80% of the input voltage  $V_{\rm IN}$  of the HV9967B LED driver.

Reducing the output LED voltage  $V_O$  below  $V_{O(MIN)} = V_{IN} \cdot D_{MIN}$ , where  $D_{MIN} = 0.8 \mu s/(T_{OFF} + 0.8 \mu s)$ , may also result in the loss of regulation of the LED current. This condition, however, causes increase in the LED current and can potentially trip the short-circuit protection comparator threshold.

The short circuit protection comparator trips when the voltage at RSENSE exceeds 0.4V. When this occurs, the SW off-time  $T_{HICCUP}$  = 800µs is generated to prevent stair-casing of the inductor current and potentially its saturation due to insufficient output voltage. The typical short-circuit current is shown in the waveform of Fig. 1.



Fig.1. Short-circuit inductor current.

A leading-edge blanking delay is provided at RSENSE to prevent false triggering of the current feedback and the short circuit protection.

### SW Input and Linear Regulator

HV9967B includes an integrated 60V,  $0.8\Omega$  switching MOSFET at the SW input. The power for the IC is supplied from a linear 5.0V regulator that is also derived from the SW input.

### **PWM Dimming**

The HV9967B features a TTL compatible dimming input PWMD. Applying a square-wave voltage to PWMD will modulate the duty ratio of the LED current accordingly. The rising and falling edges are limited by the current slew rate in the inductor. The first switching cycle is terminated upon reaching the 250mV level at RSENSE. The circuit will reach the steady state within 3~4 switching cycles regardless of the switching frequency.

### **Over-Temperature Protection**

The HV9967B includes over-temperature protection. Typically, when the junction temperature exceeds 145°C, switching of the SW input is disabled. The switching resumes when the temperature falls by approximately 20°C from the trip point.

## **Pin Description**

| Pin # | Function | Description                                                                                                                                                        |
|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | SW       | Drain of 60V 0.8Ω NDMOS switch and input of H/V regulator.                                                                                                         |
| 2     | RSENSE   | Source of NDMOS switch and current sense input. Connect a resistor to GND to program the output current and short circuit thresholds.                              |
| 3     | PGND     | Power ground. Must be wired to AGND on PCB.                                                                                                                        |
| 4     | PWMD     | PWM dimming input. This TTL input enables switching of SW when in high state.                                                                                      |
| 5     | NC       | No connection.                                                                                                                                                     |
| 6     | RT       | Resistor connected between RT and VDD programs the off-time of SW.                                                                                                 |
| 7     | AGND     | Analog ground (0V).                                                                                                                                                |
| 8     | VDD      | Power supply for all internal circuits. Bypass with a low ESR capacitor to PGND (>0.5µF). Connect GATE of external depletion-mode NFET for high-voltage operation. |

# 8-Lead DFN Package Outline (K7)

# 3.00x3.00mm body, 0.80mm height (max), 0.65mm pitch





**Top View** 





#### Notes:

- A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
- 2. Depending on the method of manufacturing, a maximum of 0.15mm pullback (L1) may be present.
- 3. The inner tip of the lead may be either rounded or square.

| Symbo          | ol  | Α    | A1   | А3          | b    | D     | D2   | E     | E2   | е           | L    | L1    | θ               |
|----------------|-----|------|------|-------------|------|-------|------|-------|------|-------------|------|-------|-----------------|
| Dimension (mm) | MIN | 0.70 | 0.00 |             | 0.25 | 2.85* | 1.60 | 2.85* | 1.35 | 0.65<br>BSC | 0.30 | 0.00* | 0 <b>o</b>      |
|                | NOM | 0.75 | 0.02 | 0.20<br>REF | 0.30 | 3.00  | -    | 3.00  | -    |             | 0.40 | -     | -               |
|                | MAX | 0.80 | 0.05 |             | 0.35 | 3.15* | 2.50 | 3.15* | 1.75 |             | 0.50 | 0.15  | 14 <sup>0</sup> |

JEDEC Registration MO-229, Variation WEEC-2, Issue C, Aug. 2003.

\* This dimension is not specified in the JEDEC drawing.

Drawings not to scale.

Supertex Doc. #: DSPD-8DFNK73X3P065, Version C081109.

# 8-Lead MSOP Package Outline (MG)

# 3.00x3.00mm body, 1.10mm height (max), 0.65mm pitch



### Note:

 A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo          | ol  | Α     | A1   | A2   | b    | D     | E     | E1    | е           | L    | L1  | L2          | θ              | θ1              |
|----------------|-----|-------|------|------|------|-------|-------|-------|-------------|------|-----|-------------|----------------|-----------------|
|                | MIN | 0.75* | 0.00 | 0.75 | 0.22 | 2.80* | 4.65* | 2.80* | 0.40        | 0.95 | 1 1 |             | <b>0</b> °     | 5 <sup>0</sup>  |
| Dimension (mm) | NOM | -     | -    | 0.85 | -    | 3.00  | 4.90  | 3.00  | 0.65<br>BSC |      |     | 0.25<br>BSC | -              | -               |
|                | MAX | 1.10  | 0.15 | 0.95 | 0.38 | 3.20* | 5.15* | 3.20* | 200         | 0.80 |     |             | 8 <sup>0</sup> | 15 <sup>0</sup> |

JEDEC Registration MO-187, Variation AA, Issue E, Dec. 2004.

Drawings are not to scale.

Supertex Doc. #: DSPD-8MSOPMG, Version H041309.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2012 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited.



<sup>\*</sup> This dimension is not specified in the JEDEC drawing.