# TABLE OF CONTENTS

| Features 1                                   |
|----------------------------------------------|
| Applications1                                |
| Functional Block Diagram1                    |
| General Description1                         |
| Revision History                             |
| Specifications                               |
| Electrical Specifications                    |
| Absolute Maximum Ratings 4                   |
| ESD Caution                                  |
| Pin Configuration and Function Descriptions5 |

### **REVISION HISTORY**

| 11/2017—Rev. D to Rev. E                        |    |
|-------------------------------------------------|----|
| Changes to Figure 1                             | 1  |
| Changes to V <sub>GG</sub> 1 Parameter, Table 3 | 4  |
| Changes to Figure 2                             | 5  |
| Added Figure 19; Renumbered Sequentially        | 8  |
| Updated Outline Dimensions                      | 13 |
| Changes to Ordering Guide                       | 13 |
|                                                 |    |

| Interface Schematics                | 6  |
|-------------------------------------|----|
| Typical Performance Characteristics | 7  |
| Theory of Operation                 | 9  |
| Applications Information            | 10 |
| Biasing Procedures                  | 10 |
| Evaluation PCB                      | 11 |
| Outline Dimensions                  | 13 |
| Ordering Guide                      | 13 |

This Hittite Microwave Products data sheet has been reformatted to meet the styles and standards of Analog Devices, Inc.

| 9/2015—Rev. 03.0111 to Rev. D                               |      |
|-------------------------------------------------------------|------|
| Changes to Features Section and General Description Section | 1    |
| Changes to Table 1                                          | 3    |
| Added Table 2; Renumbered Sequentially                      | 3    |
| Changes to Table 3                                          | 4    |
| Changes to Table 4                                          | 5    |
| Added Figure 3, Figure 4, Figure 5, Figure 6, and Figure 7; |      |
| Renumbered Sequentially                                     | 6    |
| Added Theory of Operation Section and Figure 19             | 9    |
| Added Applications Information Section, Figure 20, and Bias | sing |
| Procedures Section                                          | . 10 |
| Changes to Table 5                                          | . 11 |
| Changes to Ordering Guide                                   | . 13 |

### **SPECIFICATIONS**

### **ELECTRICAL SPECIFICATIONS**

 $T_{\rm A}$  = 25°C,  $V_{\rm DD}$  = 5 V,  $I_{\rm DD}$  = 55 mA.

Table 1.

| Parameter                                  | Min | Тур   | Max | Unit  | Test Conditions/Comments                                                                    |
|--------------------------------------------|-----|-------|-----|-------|---------------------------------------------------------------------------------------------|
| FREQUENCY RANGE                            | 1   |       | 6   | GHz   |                                                                                             |
| PERFORMANCE                                |     |       |     |       |                                                                                             |
| Gain                                       | 14  | 16.5  |     | dB    |                                                                                             |
| Gain Variation over Temperature            |     | 0.004 |     | dB/°C |                                                                                             |
| Noise Figure                               |     | 1.5   | 2   | dB    |                                                                                             |
| Input Return Loss                          |     | 11    |     | dB    |                                                                                             |
| Output Return Loss                         |     | 18    |     | dB    |                                                                                             |
| Output Power for 1 dB Compression (P1dB)   |     | 18    |     | dBm   |                                                                                             |
| Saturated Output Power (P <sub>SAT</sub> ) |     | 20    |     | dBm   |                                                                                             |
| Output Third Order Intercept (IP3)         |     | 30    |     | dBm   |                                                                                             |
| POWER SUPPLY                               |     |       |     |       |                                                                                             |
| Supply Current (I <sub>DD</sub> )          |     | 55    |     | mA    | $V_{DD} = 5 \text{ V}$ , set $V_{GG}2 = 1.5 \text{ V}$ , $V_{GG}1 = -0.8 \text{ V}$ typical |

#### Table 2.

| Parameter                                | Min | Тур   | Мах | Unit  | Test Conditions/Comments                                                                    |
|------------------------------------------|-----|-------|-----|-------|---------------------------------------------------------------------------------------------|
| FREQUENCY RANGE                          | 6   |       | 11  | GHz   |                                                                                             |
| PERFORMANCE                              |     |       |     |       |                                                                                             |
| Gain                                     | 10  | 14    |     | dB    |                                                                                             |
| Gain Variation over Temperature          |     | 0.008 |     | dB/°C |                                                                                             |
| Noise Figure                             |     | 2     | 2.7 | dB    |                                                                                             |
| Input Return Loss                        |     | 8     |     | dB    |                                                                                             |
| Output Return Loss                       |     | 12    |     | dB    |                                                                                             |
| Output Power for 1 dB Compression (P1dB) |     | 15    |     | dBm   |                                                                                             |
| Saturated Output Power (Psat)            |     | 17    |     | dBm   |                                                                                             |
| Output Third Order Intercept (IP3)       |     | 28    |     | dBm   |                                                                                             |
| POWER SUPPLY                             |     |       |     |       |                                                                                             |
| Supply Current (IDD)                     |     | 55    |     | mA    | $V_{DD} = 5 \text{ V}$ , set $V_{GG}2 = 1.5 \text{ V}$ , $V_{GG}1 = -0.8 \text{ V}$ typical |

### **ABSOLUTE MAXIMUM RATINGS**

#### Table 3.

| 1 uble 51                                                      |                       |
|----------------------------------------------------------------|-----------------------|
| Parameter                                                      | Rating                |
| Drain Bias Voltage                                             | 6.0 V                 |
| RF Input Power                                                 | 12 dBm                |
| Gate Bias Voltage                                              |                       |
| V <sub>GG</sub> 1                                              | –1.4 V to +0.3 V      |
| V <sub>GG</sub> 2                                              | 0 V to 2.5 V          |
| Channel Temperature                                            | 180°C                 |
| Continuous P <sub>DISS</sub> (T <sub>A</sub> ) = 85°C), Derate |                       |
| 8.4 mW/°C Above 85°C                                           | 0.8 W                 |
| Thermal Resistance (Channel to Die                             |                       |
| Bottom)                                                        | 119°C/W               |
| Storage Temperature Range                                      | –65°C to +150°C       |
| Operating Temperature Range                                    | -40°C to +85°C        |
| ESD Sensitivity                                                |                       |
| Human Body Model (HBM)                                         | Class 0, Passed 100 V |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



NOTES 1. NIC = NOT INTERNALLY CONNECTED. THESE PINS ARE NOT INTERNALLY CONNECTED; HOWEVER, ALL DATA SHOWN IS MEASURED WITH THESE PINS CONNECTED EXTERNALLY TO RF/DC GROUND.

Figure 2. Pin Configuration

**Table 4. Pin Function Descriptions** 

| Pin No.                                 | Mnemonic                             | Description                                                                                                                                                  |
|-----------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 4 to 7, 12 to 15, 17<br>to 19, 24 | GND                                  | Ground. The package bottom has an exposed metal pad that must be connected to RF/dc ground.                                                                  |
| 3                                       | RFIN                                 | RF Input. This pad is ac-coupled and matched to 50 $\Omega$ .                                                                                                |
| 8, 9                                    | V <sub>GG</sub> 2, V <sub>GG</sub> 1 | Gate Control for the Amplifier. Follow the biasing procedures described in the Biasing Procedure section. See Figure 23 for required external components.    |
| 10                                      | V <sub>DD</sub>                      | Power Supply Voltage for the Amplifier. See Figure 23 for required external components.                                                                      |
| 11, 20 to 23                            | NC                                   | Not Internally Connected. These pins are not internally connected; however, all data shown is measured with these pins connected externally to RF/dc ground. |
| 16                                      | RFOUT                                | RF Output. This pad is ac-coupled and matched to 50 $\Omega$ .                                                                                               |
|                                         | EPAD                                 | Exposed Pad. The exposed pad must be connected to RF/dc ground.                                                                                              |

## HMC753

#### **INTERFACE SCHEMATICS**



Figure 5. V<sub>GG</sub>1, V<sub>GG</sub>2 Interface

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 8. Broadband Gain and Return Loss (Board Loss Subtracted out for Gain, Power, and Noise Figure Measurements)



Figure 9. Input Return Loss vs. Frequency for Various Temperatures



Figure 10. Noise Figure vs. Frequency for Various Temperatures (Board Loss Subtracted out for Gain, Power, and Noise Figure Measurements)



Figure 11. Gain vs. Frequency for Various Temperatures (Board Loss Subtracted out for Gain, Power, and Noise Figure Measurements)



Figure 12. Output Return Loss vs. Frequency for Various Temperatures



Figure 13. Output IP3 vs. Frequency for Various Temperatures

# HMC753



Figure 14. P1dB vs. Frequency for Various Temperatures (Board Loss Subtracted out for Gain, Power, and Noise Figure Measurements)



Figure 15. Reverse Isolation vs. Frequency for Various Temperatures



Figure 16. PSAT vs. Frequency for Various Temperatures (Board Loss Subtracted out for Gain, Power, and Noise Figure Measurements)



Figure 17. Power Compression at 6 GHz (Board Loss Subtracted out for Gain, Power, and Noise Figure Measurements)



Figure 18. Gain, Noise Figure, and Power vs. Supply Voltage (V<sub>DD</sub>) at 6 GHz (Board Loss Subtracted out for Gain, P1dB, and Noise Figure Measurements)



Figure 19. Additive Phase Noise vs. Offset Frequency, RF Frequency = 8 GHz, RF Input Power = 12 dBm (P<sub>SAT</sub>)

### **THEORY OF OPERATION**

The circuit architecture of the HMC753 wideband, low noise amplifier is shown in Figure 20. The HMC753 uses a single gain stage to form an amplifier with typical gain of 16.5 dB at 1 GHz to 6 GHz and 14 dB at the 6 GHz to 11 GHz frequency band.



Figure 20. Wideband Low Noise Amplifier Circuit Architecture

The HMC753 has single-ended input and output ports whose impedances are nominally equal to 50  $\Omega$  over the frequency range of 1 GHz to 11 GHz. Consequently, the HMC753 can be directly inserted into a 50  $\Omega$  system with no impedance matching circuitry required. In addition, multiple HMC753 amplifiers can be cascaded back to back without the need of external matching circuitry.

The input and output impedances are sufficiently stable over variations in temperature and supply voltage that no impedance matching compensation is required.

Both RF input and RF output ports have on-chip dc block capacitors, which eliminates the need for external ac coupling capacitors.

It is critical to supply very low inductance ground connections to the ground pins as well as to the backside exposed paddle. This ensures stable operation.

To achieve the best performance out of the HMC753 and not to damage the device, the recommended biasing sequence must be followed; see the Applications Information section for further details.

### **APPLICATIONS INFORMATION**

The HMC753 is a GaAs, MMIC, high electron mobility transistor (HEMT), low noise, wideband amplifier.

The amplifier uses two field effect transistors (FETs) in series, source to drain. The basic schematic for a fundamental cell is shown in Figure 21.



Figure 21. Fundamental Cell Schematic

All measurements for this device are taken using the evaluation printed circuit board (PCB) in its default configuration.

### **BIASING PROCEDURES**

The recommended biasing procedure during power-up is as follows:

- 1. Connect GND.
- 2. Set  $V_{GG}1$  to -1 V.
- 3. Set  $V_{DD}$  to 5 V.
- 4. Set  $V_{GG}2$  to 1.5 V.
- 5. Increase  $V_{GG}1$  to achieve a typical quiescent current  $(I_{DQ}) = 55 \text{ mA}.$
- 6. Apply the RF signal.

The recommended biasing procedure during power-down is as follows:

- 1. Turn off the RF signal.
- 2. Decrease  $V_{GG}1$  to -1 V to achieve  $I_{DQ} = 0$  mA.
- 3. Decrease  $V_{GG}2$  to 0 V.
- 4. Decrease  $V_{DD}$  to 0 V.
- 5. Increase  $V_{GG1}$  to 0 V.

The  $V_{DD} = 5$  V and  $I_{DQ} = 55$  mA bias conditions are the operating points recommended to optimize the overall performance. Unless otherwise noted, the data shown is taken using the recommended bias conditions. Operation of the HMC753 at different bias conditions may result in performance that differs from the Typical Performance Characteristics shown in the data sheet. Biasing the HMC753 for higher drain current typically results in higher P1dB and output IP3 at the expense of increased power consumption.

### **EVALUATION PCB**



# HMC753

| Table 5. List of Materials for Evaluation PCH | 3 |
|-----------------------------------------------|---|
| 122826-HMC753LP4E <sup>1</sup>                |   |

| ltem             | Description                        |  |  |  |
|------------------|------------------------------------|--|--|--|
| J5, J6           | SMA connectors                     |  |  |  |
| J1 to J4         | DC pins                            |  |  |  |
| C1 to C3         | 100 pF capacitors, 0402 package    |  |  |  |
| C4 to C6         | 10,000 pF capacitors, 0603 package |  |  |  |
| C7 to C9         | 4.7 μF capacitors, tantalum        |  |  |  |
| U1               | HMC753 amplifier                   |  |  |  |
| PCB <sup>2</sup> | 122824-2 evaluation PCB            |  |  |  |
|                  |                                    |  |  |  |

<sup>1</sup> Reference this number when ordering the complete evaluation PCB. <sup>2</sup> Circuit board material: Rogers 4350 or Arlon 25FR. It is recommended that the circuit board used in this application use RF circuit design techniques. It is also recommended that signal lines have a 50  $\Omega$  impedance, and the package ground leads and exposed pad be connected directly to the ground plane, as shown in Figure 23. Use a sufficient number of via holes to connect the top and bottom ground planes. Mount the evaluation board to an appropriate heat sink. The evaluation circuit board shown is available from Analog Devices, Inc., upon request.

## **OUTLINE DIMENSIONS**



Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | MSL Rating | Package Description                              | Package Option |
|--------------------|-------------------|------------|--------------------------------------------------|----------------|
| HMC753LP4E         | -40°C to +85°C    | MSL1       | 24-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | HCP-24-3       |
| HMC753LP4ETR       | -40°C to +85°C    | MSL1       | 24-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | HCP-24-3       |
| 122826-HMC753LP4E  |                   |            | Evaluation Board                                 |                |

<sup>1</sup> All models are RoHS Compliant Parts.

©2015–2017 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D13494-0-11/17(E)



www.analog.com