#### 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number | Circuit function | Maximum<br>clock frequency | |-------------|----------------|-------------------------------------------------------|----------------------------| | 01 | ispLSI1016 | EECMOS 2,000 gate in-system programmable logic device | 60 MHz | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for MIL-STD-883 compliant, non- JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|-----------------------| | X | CQCC2-J44 | 44 | J-Leaded chip carrier | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. # STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-94762 | |------------------|---------------------|------------| | | REVISION LEVEL<br>B | SHEET 2 | ## 1.3 Absolute maximum ratings. 1/ Supply voltage range -0.5 V dc to +7.0 V dcInput voltage range (applied) $-2.5 \text{ V dc to V}_{CC} + 1.0 \text{ V dc}$ Off-state output voltage range applied. $-2.5 \text{ V dc to V}_{CC} + 1.0 \text{ V dc}$ Thermal resistance, junction-to-case ( $\theta_{JC}$ ) See MIL-STD-1835 Maximum power dissipation ( $P_D$ ) 2/ 1.9 W Maximum junction temperature $+175^{\circ}\text{C}$ Lead temperature (soldering, 10 seconds max) $+300^{\circ}\text{C}$ #### 1.4 Recommended operating conditions. ### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. #### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. #### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or from the Standardization Document Order Desk, 700 Robins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation. #### ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard EIA/JESD78 - IC Latch-Up Test. (Applications for copies should be addressed to the Electronics Industries Association, 2500 Wilson Boulevard, Arlington, VA 22201; <a href="http://www.jedec.org">http://www.jedec.org</a>.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. <sup>2/</sup> Must withstand the added P<sub>D</sub> due to short circuit test; e.g., I<sub>OS</sub>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 3 | <sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. ### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outline. The case outline shall be in accordance with 1.2.4 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth tables. The truth tables shall be as specified on figure 2. - 3.2.3.1 <u>Unprogrammed devices</u>. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 2. When required in screening (see 4.2 herein), or qualification conformance inspection groups A, B, C, or D (see 4.3 herein), the devices shall be programmed by the manufacturer prior to test. - 3.2.3.2 <u>Programmed devices</u>. The truth table for programmed devices shall be as specified by an attached altered item drawing. - 3.2.4 Functional block diagram. The functional block diagram shall be as specified on figure 3. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing. - 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 42 (see MIL-PRF-38535, appendix A). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 4 | TABLE I. <u>Electrical performance characteristics</u>. | | | Conditions | | | Limits | | |---------------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|--------|-----| | | | $ \begin{array}{c} -55^{\circ}C \leq T_{C} \leq +125^{\circ}C \\ 4.5 \ V \leq V_{CC} \leq 5.5 \ V \\ \text{unless otherwise specified} \end{array} $ | subgroups | Min | Max | | | Low level output voltage | V <sub>OL</sub> | $I_{OL}$ = 8.0 mA, $V_{IL}$ = 0.8 V, $V_{CC}$ = 4.5 V | 1, 2, 3 | | 0.4 | ٧ | | High level output voltage | V <sub>OH</sub> | I <sub>OH</sub> = -4.0 mA, V <sub>IL</sub> = 0.8 V,<br>V <sub>CC</sub> = 4.5 V | 1, 2, 3 | 2.4 | | ٧ | | High level input voltage | V <sub>IH</sub> | 1/ | 1, 2, 3 | 2.0 | | V | | Low level input voltage | V <sub>IL</sub> | 1/ | 1, 2, 3 | | 0.8 | V | | Input or I/O low leakage current | I <sub>IL</sub> | $0~V \leq V_{IN} \leq 0.8~V$ | 1, 2, 3 | | -10 | μА | | Input or I/O high leakage current | I <sub>IH</sub> | $3.5~V \leq V_{IN} \leq V_{CC}$ | 1, 2, 3 | | 10 | μΑ | | I/O active pull-up current 2/ | I <sub>PU</sub> | $0 \text{ V} \leq V_{IN} \leq V_{IL}$ | 1, 2, 3 | | -150 | μΑ | | Output short circuit current 3/ | I <sub>OS</sub> | $V_{OUT} = 0.5 \text{ V}, V_{CC} = 5.0 \text{ V},$<br>$T_A = +25^{\circ}\text{C}, \text{ see } 4.4.1\text{f}$ | 1 | -60 | -200 | mA | | Operating power supply current 4/ | I <sub>cc</sub> | V <sub>IL</sub> = 0.5 V, V <sub>IH</sub> = 3.0 V,<br>f = 1.0 MHz | 1, 2, 3 | | 170 | mA | | Dedicated input capacitance | C <sub>IN</sub> | $V_{IN} = 2.0 \text{ V}, V_{CC} = 5.0 \text{ V},$<br>$T_A = +25^{\circ}\text{C}, f = 1.0 \text{ MHz},$<br>see 4.4.1e | 4 | | 10 | pF | | I/O and clock capacitance | C <sub>I/O</sub> , C <sub>Y</sub> | $V_{I/O}$ , $V_Y = 2.0$ V, $V_{CC} = 5.0$ V, $T_A = +25^{\circ}$ C, f = 1.0 MHz, see 4.4.1e | 4 | | 10 | pF | | Functional tests | | See 4.4.1c | 7, 8A, 8B | | | | | Data propagation delay, 4PT bypass, ORB bypass | t <sub>PD1</sub> | V <sub>CC</sub> = 4.5 V, see figure 4<br><u>5/ 6/</u> | 9, 10, 11 | | 20 | ns | | Data propagation delay, worst case path | t <sub>PD2</sub> | | 9, 10, 11 | | 25 | ns | | Clock frequency with internal feedback 7/ | f <sub>MAX1</sub> | | 9, 10, 11 | 60 | | MHz | | Clock frequency with external feedback <u>8</u> / | f <sub>MAX2</sub> | | 9, 10, 11 | 38 | | MHz | | Clock frequency, maximum toggle 9/ | f <sub>MAX3</sub> | | 9, 10, 11 | 83 | | MHz | | GLB register setup time before clock, 4PT bypass | t <sub>su1</sub> | | 9, 10, 11 | 9 | | ns | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 5 | TABLE I. <u>Electrical performance characteristics</u> - continued. | Test | Symbol | Conditions | Group A | Limits | | Units | |--------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|------|-------| | | | $ \begin{array}{c} -55^{\circ}C \leq T_{C} \leq +125^{\circ}C \\ 4.5 \ V \leq V_{CC} \leq 5.5 \ V \\ \text{unless otherwise specified} \end{array} $ | subgroups | Min | Max | | | GLB register clock to delay, ORP bypass | t <sub>CO1</sub> | V <sub>CC</sub> = 4.5 V, see figure 4 <u>5</u> / <u>6</u> / | 9, 10, 11 | | 13 | ns | | GLB register hold time after clock, 4PT bypass | t <sub>H1</sub> | | 9, 10, 11 | 0 | | ns | | GLB register setup time before clock | t <sub>SU2</sub> | | 9, 10, 11 | 13 | | ns | | GLB register clock to output delay | t <sub>CO2</sub> | | 9, 10, 11 | | 16 | ns | | GLB register hold time after clock | t <sub>H2</sub> | | 9, 10, 11 | 0 | | ns | | External reset pin to output delay | t <sub>R</sub> | | 9, 10, 11 | | 22.5 | ns | | External reset pulse duration | t <sub>RPW</sub> | | 9, 10, 11 | 13 | | ns | | Input to output enable | t <sub>PZH</sub> , | | 9, 10, 11 | | 24 | ns | | Input to output disable | $t_{PHZ}$ , $t_{PLZ}$ | | 9, 10, 11 | | 24 | ns | | External synchronous clock pulse duration, high | t <sub>PWH</sub> | | 9, 10, 11 | 6 | | ns | | External synchronous clock pulse duration, low | t <sub>PWL</sub> | | 9, 10, 11 | 6 | | ns | | I/O register setup time before external synchronous clock (Y2, Y3) | t <sub>SU5</sub> | | 9, 10, 11 | 2.5 | | ns | | I/O register hold time after external synchronous clock (Y2, Y3) | t <sub>H5</sub> | | 9, 10, 11 | 8.5 | | ns | - 1/ These are absolute values with respect to device ground and all overshoots due to system or tester noise are included. - 2/ Pull-up circuitry is programmable. - $\overline{3}$ / One output at a time for a maximum duration of one second. $V_{OUT} = 0.5 \text{ V}$ was selected to avoid test problems by tester ground degradation. If not tested, shall be guaranteed to the limits specified in table I. - 4/ Measured using six 16-bit counters. - AC tests are performed with input rise and fall times (10% to 90%) of 3.0 ns, timing reference levels of 1.5 V, input pulse levels of 0 V to 3.0 V, and the output load of figure 4. Input pulse levels are absolute values with respect to device ground and all overshoots due to system or tester noise are included. Unless otherwise specified, all parameters use a GRP load of 4 GLB's, 20 PTXOR path, ORP and Y0 clock. - 6/ May not be tested directly but shall be guaranteed to the values specified in table I. - 7/ Standard 16-bit loadable counter using GRP feedback. - 8/ Calculated value; $1/t_{SU2} + t_{CO1}$ . - 9/ $f_{MAX3}$ may be less than $1/(t_{PWH} + t_{PWL})$ . This is to allow for a clock duty cycle of other than 50%. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 6 | | Device type | All | Device type | All | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | Case outline | X | Case outline | X | | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29 | GND IN3 I/O24 I/O25 I/O26 I/O27 I/O28 I/O29 I/O30 I/O31 Y0 V <sub>CC</sub> * ispEN *SDI/IN0 I/O1 I/O2 I/O3 I/O4 I/O5 I/O6 I/O7 GND *SDO/IN1 I/O8 I/O9 I/O10 I/O10 I/O11 I/O12 | 30<br>31<br>32<br>33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44 | I/O13 I/O14 I/O15 Y2/SCLK* V <sub>CC</sub> Y1/RESET IN2/MODE* I/O16 I/O17 I/O18 I/O19 I/O20 I/O21 I/O22 I/O23 | <sup>\*</sup> Pins have dual function capability for the in-system-programmable devices listed on this drawing. FIGURE 1. Terminal connections. | INPUTS | | | INPUTS/OUTPUTS | | |--------|---|-------|--------------------|-----| | I | Υ | RESET | isp <del>EN</del> | I/O | | Х | Х | X | H or NC <u>1</u> / | Z | X = Don't care Z = High impedance state NC = Not connected H = Logic high voltage level L = Logic low voltage level 1/ If logic L, certain outputs become undefined. FIGURE 2. Truth table (unprogrammed). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 7 | | Test | R <sub>1</sub> | R <sub>2</sub> | C <sub>L</sub> | | |-----------------------------------------------|----------------|----------------|----------------|--| | t <sub>PZH</sub> | 8 | 390Ω | 35pF | | | t <sub>PZL</sub> | 470Ω | 390Ω | 35pF | | | $t_{\text{PHZ}}$ (at V <sub>OH</sub> - 0.5 V) | 8 | 390Ω | 5pF | | | $t_{PLZ}$ (at $V_{OL}$ + 0.5 $V$ ) | 470Ω | 390Ω | 5pF | | | All others | 470Ω | 390Ω | 35pF | | Note: $C_L$ includes test fixture and probe capacitance. FIGURE 4. Switching times test circuit and waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 9 | FIGURE 4. Switching times test circuit and waveforms - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 10 | - 3.11 <u>Processing of EEPLDs</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. - 3.11.1 <u>Conditions of the supplied devices</u>. Devices will be supplied in cleared state per truth table on figure 2. No provision will be made for supplying written devices. - 3.11.2 <u>Writing of EEPLDs</u>. When specified, devices shall be written in accordance with the procedures and characteristics specified in 4.6. - 3.11.3 <u>Clearing of EEPLDs</u>. When specified, devices shall be cleared in accordance with the procedures and characteristics specified in 4.7. - 3.11.4 <u>Verification of state of EEPLDs</u>. When specified, devices shall be verified as either written to the specified pattern or cleared. As a minimum, verification shall consist of performing a read of the entire array to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure and the device shall be removed from the lot or sample. - 3.12 <u>Endurance</u>. A reprogrammability test shall be completed as part of the vendor's reliability monitor. This reprogrammability test shall be done for initial characterization and after any design or process changes which may affect the reprogrammability of the device. The methods and procedures may be vendor specific, but will guarantee the number of program/erase endurance cycles listed in section 1.3 herein. The vendor's procedure shall be under document control and shall be made available upon request. - 3.13 <u>Data retention</u>. A data retention stress test shall be completed as part of the vendor's reliability process. This test shall be done initially and after any design or process change which may affect data retention. The methods and procedures may be vendor specific, but will guarantee the number of years listed in section 1.3 herein. The vendors procedure shall be under document control and shall be made available upon request. Data retention capability shall be guaranteed over the full military temperature range. #### 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015. - (1) Dynamic burn-in for device class M (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein). - (2) Devices shall be burned-in containing a pattern that assures all inputs and I/O's are dynamically switched. This pattern must have all cells programmed in a high or low state (not neutralized). - (3) The burn-in pattern shall be read before and after burn-in. Devices having any logic array bits not in the proper state shall constitute a device failure and shall be added as failures for PDA calculation. - c. Interim and final electrical test parameters shall be as specified in table IIA herein. - d. After the completion of all screening, the devices shall be erased and verified prior to delivery. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 11 | ### 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). ### 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device class M, subgroups 7, 8A and 8B tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7, 8A and 8B shall include verifying the functionality of the device. - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JESD 78 may be used for reference. - e. Subgroup 4 (C<sub>IN</sub>, C<sub>I/O</sub>, and C<sub>Y</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input, I/O, or clock capacitance. Capacitance shall be measured between the designated terminal and GND per table I. Sample size is 5 devices with no failures, and all input, I/O, and clock terminals tested. - f. I<sub>OS</sub> measurements in subgroup 1 may be measured only for the initial test and after process or design changes which may affect I<sub>OS</sub>. Sample size is 15 devices with no failures, and all I/O terminals tested. - 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1.000 hours, except as permitted by method 1005 of MIL-STD-883. - d. All devices shall be programmed with a pattern that assures all inputs and I/O's are dynamically switched. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 12 | ## TABLE IIA. Electrical test requirements. 1/ 2/ 3/ 4/ 5/ 6/ 7/ | Line<br>no. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>TM 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) | | |-------------|---------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------| | | | Device<br>class M | Device<br>class Q | Device<br>class V | | 1 | Interim electrical parameters (see 4.2) | | | 1, 7, 9 | | 2 | Static burn-in I and<br>II (method 1015) | Not<br>required | Not<br>required | Required | | 3 | Same as line 1 | | | 1*, 7* Δ | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | Required | | 5 | Same as line 1 | | | 1*, 7* ∆ | | 6 | Final electrical parameters (see 4.2) | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11 | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11 | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11 | | 7 | Group A test requirements (see 4.4) | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 | | 8 | Group C end-point electrical parameters (see 4.4) | 2, 3, 7,<br>8A, 8B | 1, 2, 3, 7,<br>8A, 8B | 1, 2, 3, 7, 8A,<br>8B, 9, 10, 11 Δ | | 9 | Group D end-point electrical parameters (see 4.4) | 2, 3, 8A, 8B | 2, 3, 8A, 8B | 2, 3, 8A, 8B | | 10 | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | - 1/ Blank spaces indicate tests are not applicable. - 2/ Any or all subgroups may be combined when using high-speed testers. - 3/ Subgroups 7, 8A, and 8B functional tests shall verify the truth table. - 4/ \* indicates PDA applies to subgroups 1 and 7. - 5/ \*\* see 4.4.1e. - 6/ $\Delta$ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 7). - <u>7</u>/ See 4.4.1d. TABLE IIB. Delta limits at +25°C. | Parameter <u>1</u> / | Device types | |----------------------|--------------------------------------| | | All | | $I_IL$ | ±100% of specified limit in table I. | | I <sub>IH</sub> | ±100% of specified limit in table I. | <sup>1/</sup> The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 13 | - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein. - 4.5 <u>Delta measurements for device classes Q and V</u>. Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroup 1, 7, and 9. - 4.6 <u>Programming procedures</u>. The programming procedures shall be as specified by the device manufacturer and shall be made available upon request. - 4.7 <u>Erasing procedures</u>. The erasing procedures shall be as specified by the device manufacturer and shall be made available upon request. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 14 | - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the device are specified from the device point of view. Thus, the data propagation delay is shown as a maximum since the device never changes states later than that time. ## 6.5.2 Waveforms. | Waveform<br>symbol | Input | Output | |--------------------|---------------------------------------|-------------------------------| | | MUST BE<br>VALID | WILL BE<br>VALID | | | CHANGE FROM<br>H TO L | WILL CHANGE<br>FROM<br>H TO L | | | CHANGE FROM<br>L TO H | WILL CHANGE<br>FROM<br>L TO H | | | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE<br>UNKNOWN | | | | HIGH<br>IMPEDANCE | - 6.6 Additional operating data. - 6.6.1 <u>In-system programming voltage/timing characteristics</u>. The in-system programming voltage/timing characteristics are as specified in table III and figure 5. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94762 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 15 | TABLE III. <u>In-system programming voltage/timing characteristics</u>. | Parameter | Symbol | Conditions | Device | Lin | nits | Units | |----------------------------------------|------------------------------------------|------------------------------------------------------------------|--------|------|------------------|-------| | | | $0^{\circ}C \le T_A \le +70^{\circ}C$ unless otherwise specified | type | Min | Max | | | Programming voltage | V <sub>CCP</sub> | | All | 4.75 | 5.25 | V | | Programming supply current | I <sub>CCP</sub> | | All | | 100 | mA | | High level input voltage | V <sub>IHP</sub> | isp EN = V <sub>IHL</sub> | All | 2.0 | V <sub>CCP</sub> | V | | Low level input voltage | V <sub>ILP</sub> | | All | 0 | 0.8 | V | | Input current | I <sub>IP</sub> | | All | | 200 | μA | | High level output voltage | V <sub>OHP</sub> | | All | 2.4 | V <sub>CCP</sub> | V | | Low level output voltage | V <sub>OLP</sub> | I <sub>OH</sub> = -3.2 mA | All | 0 | 0.5 | V | | Input rise and fall times | t <sub>r</sub> , t <sub>f</sub> | I <sub>OL</sub> = 5.0 mA | All | | 0.1 | μs | | isp EN to output three-state | t <sub>en</sub> | See figure 5 | All | | 10 | μs | | isp EN to output active | t <sub>dis</sub> | | All | | 10 | μs | | Setup time | t <sub>su</sub> | | All | 0.1 | | μs | | Clock to output delay | t <sub>co</sub> | | All | 0.1 | | μs | | Hold time | t <sub>h</sub> | | All | 0.1 | | μs | | Clock pulse width, high or low | t <sub>clkh</sub> ,<br>t <sub>clkl</sub> | | All | 0.5 | | μs | | Verify pulse width | t <sub>pwv</sub> | | All | 20 | | μs | | Programming pulse width | t <sub>pwp</sub> | | All | 40 | 100 | ms | | Bulk erase pulse width | t <sub>bew</sub> | | All | 200 | | ms | | Reset time from valid V <sub>CCP</sub> | t <sub>rst</sub> | | All | 45 | | μs | | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-94762 | |----------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>B | SHEET<br>16 | FIGURE 5. <u>In-system programming waveforms</u>. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-94762 | |-------------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>B | SHEET<br>17 | ### STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 08-07-09 Approved sources of supply for SMD 5962-94762 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>. | Standard | Vendor | Vendor | |----------------------|--------|---------------------| | microcircuit drawing | CAGE | similar | | PIN <u>1</u> / | number | PIN <u>2</u> / | | 5962-9476201MXC | 66675 | ispLSI1016-60LH/883 | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability. - 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGEVendor namenumberand address 66675 Lattice Semiconductor Corporation 5555 NE. Moore Court Hillsboro, OR 97124-6421 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.