## LTC1595/LTC1596/LTC1596-1

## **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| 0.5V to 7V                   |
|------------------------------|
| 0.5V to 7V                   |
| V <sub>DD</sub> + 0.5V       |
| V <sub>DD</sub> + 0.5V       |
| ±25V                         |
| ±25V                         |
| $-0.5V$ to $(V_{DD} + 0.5V)$ |
|                              |

| V <sub>OUT1</sub> , V <sub>OUT2</sub> to AGND0.5\ | $V \text{ to } (V_{DD} + 0.5V)$ |
|---------------------------------------------------|---------------------------------|
| Maximum Junction Temperature                      | 150°C                           |
| Operating Temperature Range                       |                                 |
| LTC1595C/LTC1596C/LTC1596-1C                      | 0°C to 70°C                     |
| LTC1595I/LTC1596I/LTC1596-1I                      | 40°C to 85°C                    |
| Storage Temperature Range                         | -65°C to 150°C                  |
| Lead Temperature (Soldering, 10 sec)              | 300°C                           |

## PIN CONFIGURATION



## **ORDER INFORMATION**

| LEAD FREE FINISH  | TAPE AND REEL       | PART MARKING* | PACKAGE DESCRIPTION     | TEMPERATURE RANGE |
|-------------------|---------------------|---------------|-------------------------|-------------------|
| LTC1595ACN8#PBF   | LTC1595ACN8#TRPBF   | LTC1595ACN8   | 8-Lead PDIP             | 0°C to 70°C       |
| LTC1595ACS8#PBF   | LTC1595ACS8#TRPBF   | 1595A         | 8-Lead Plastic SO       | 0°C to 70°C       |
| LTC1595BCN8#PBF   | LTC1595BCN8#TRPBF   | LTC1595BCN8   | 8-Lead PDIP             | 0°C to 70°C       |
| LTC1595BCS8#PBF   | LTC1595BCS8#TRPBF   | 1595B         | 8-Lead Plastic SO       | 0°C to 70°C       |
| LTC1595CCN8#PBF   | LTC1595CCN8#TRPBF   | LTC1595CCN8   | 8-Lead PDIP             | 0°C to 70°C       |
| LTC1595CCS8#PBF   | LTC1595CCS8#TRPBF   | 1595C         | 8-Lead Plastic SO       | 0°C to 70°C       |
| LTC1595AIN8#PBF   | LTC1595AIN8#TRPBF   | LTC1595AIN8   | 8-Lead PDIP             | -40°C to 85°C     |
| LTC1595AIS8#PBF   | LTC1595AIS8#TRPBF   | 1595AI        | 8-Lead Plastic SO       | -40°C to 85°C     |
| LTC1595BIN8#PBF   | LTC1595BIN8#TRPBF   | LTC1595BIN8   | 8-Lead PDIP             | -40°C to 85°C     |
| LTC1595BIS8#PBF   | LTC1595BIS8#TRPBF   | 1595BI        | 8-Lead Plastic SO       | -40°C to 85°C     |
| LTC1595CIN8#PBF   | LTC1595CIN8#TRPBF   | LTC1595CIN8   | 8-Lead PDIP             | -40°C to 85°C     |
| LTC1595CIS8#PBF   | LTC1595CIS8#TRPBF   | 1595CI        | 8-Lead Plastic SO       | -40°C to 85°C     |
| LTC1596ACSW#PBF   | LTC1596ACSW#TRPBF   | LTC1596ACSW   | 16-Lead Plastic SO Wide | 0°C to 70°C       |
| LTC1596BCSW#PBF   | LTC1596BCSW#TRPBF   | LTC1596BCSW   | 16-Lead Plastic SO Wide | 0°C to 70°C       |
| LTC1596CCSW#PBF   | LTC1596CCSW#TRPBF   | LTC1596CCSW   | 16-Lead Plastic SO Wide | 0°C to 70°C       |
| LTC1596AISW#PBF   | LTC1596AISW#TRPBF   | LTC1596AISW   | 16-Lead Plastic SO Wide | -40°C to 85°C     |
| LTC1596BISW#PBF   | LTC1596BISW#TRPBF   | LTC1596BISW   | 16-Lead Plastic SO Wide | -40°C to 85°C     |
| LTC1596CISW#PBF   | LTC1596CISW#TRPBF   | LTC1596CISW   | 16-Lead Plastic SO Wide | -40°C to 85°C     |
| LTC1596-1ACSW#PBF | LTC1596-1ACSW#TRPBF | LTC1596-1ACSW | 16-Lead Plastic SO Wide | 0°C to 70°C       |
| LTC1596-1BCSW#PBF | LTC1596-1BCSW#TRPBF | LTC1596-1BCSW | 16-Lead Plastic SO Wide | 0°C to 70°C       |
| LTC1596-1CCSW#PBF | LTC1596-1CCSW#TRPBF | LTC1596-1CCSW | 16-Lead Plastic SO Wide | 0°C to 70°C       |
| LTC1596-1AISW#PBF | LTC1596-1AISW#TRPBF | LTC1596-1AISW | 16-Lead Plastic SO Wide | -40°C to 85°C     |
| LTC1596-1BISW#PBF | LTC1596-1BISW#TRPBF | LTC1596-1BISW | 16-Lead Plastic SO Wide | -40°C to 85°C     |
| LTC1596-1CISW#PBF | LTC1596-1CISW#TRPBF | LTC1596-1CISW | 16-Lead Plastic SO Wide | -40°C to 85°C     |

Consult LTC Marketing for parts specified with wider operating temperature ranges. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

## LTC1595/LTC1596/LTC1596-1

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ . $V_{DD} = 5V \pm 10\%$ , $V_{REF} = 10V$ , $V_{OUT1} = V_{OUT2} = AGND = 0V$ , $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.

|          |                              |                                                               |   | LTC1 | 595A/96 <i>A</i> | /96-1A     | LTC15 | 95B/96B | /96-1B     | LTC15 | 95C/96 | C/96-1C    |            |
|----------|------------------------------|---------------------------------------------------------------|---|------|------------------|------------|-------|---------|------------|-------|--------|------------|------------|
| SYMBOL   | PARAMETER                    | CONDITIONS                                                    |   | MIN  | TYP              | MAX        | MIN   | TYP     | MAX        | MIN   | TYP    | MAX        | UNITS      |
| Accuracy |                              |                                                               |   |      |                  |            |       |         |            |       |        |            |            |
|          | Resolution                   |                                                               | • | 16   |                  |            | 16    |         |            | 16    |        |            | Bits       |
|          | Monotonicity                 |                                                               | • | 16   |                  |            | 16    |         |            | 15    |        |            | Bits       |
| INL      | Integral Nonlinearity        | (Note 2) $T_A = 25$ °C $T_{MIN}$ to $T_{MAX}$                 | • |      | ±0.25<br>±0.35   | ±1<br>±1   |       |         | ±2<br>±2   |       |        | ±4<br>±4   | LSB<br>LSB |
| DNL      | Differential<br>Nonlinearity | T <sub>A</sub> = 25°C<br>T <sub>MIN</sub> to T <sub>MAX</sub> | • |      | ±0.2<br>±0.2     | ±1<br>±1   |       |         | ±1<br>±1   |       |        | ±2<br>±2   | LSB<br>LSB |
| GE       | Gain Error                   | (Note 3) $T_A = 25$ °C $T_{MIN}$ to $T_{MAX}$                 | • |      | 2<br>3           | ±16<br>±16 |       |         | ±16<br>±32 |       |        | ±32<br>±32 | LSB<br>LSB |

## $V_{DD}$ = 5V ±10%, $V_{REF}$ = 10V, $V_{OUT1}$ = $V_{OUT2}$ = AGND = 0V, $T_A$ = $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.

| SYMBOL               | PARAMETER                                    | CONDITIONS                                                                                         |   | MIN | ТҮР   | MAX  | UNITS             |
|----------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------|---|-----|-------|------|-------------------|
|                      | Gain Temperature Coefficient                 | (Note 4) ΔGain/ΔTemperature                                                                        | • |     | 1     | 2    | ppm/°C            |
| I <sub>LEAKAGE</sub> | OUT1 Leakage Current                         | (Note 5) T <sub>A</sub> = 25°C                                                                     |   |     |       | ±3   | nA                |
|                      |                                              | T <sub>MIN</sub> to T <sub>MAX</sub>                                                               | • |     |       | ±15  | nA                |
|                      | Zero-Scale Error                             | T <sub>A</sub> = 25°C                                                                              |   |     |       | ±0.2 | LSB               |
|                      |                                              | T <sub>MIN</sub> to T <sub>MAX</sub>                                                               |   |     |       | ±1   | LSB               |
| PSRR                 | Power Supply Rejection                       | V <sub>DD</sub> = 5V ±10%                                                                          | • |     | ±1    | ±2   | LSB/V             |
| Reference            | Input                                        |                                                                                                    |   |     |       |      |                   |
| R <sub>REF</sub>     | V <sub>REF</sub> Input Resistance            | (Note 6)                                                                                           | • | 5   | 7     | 10   | kΩ                |
| AC Perforn           | nance                                        |                                                                                                    |   |     |       |      |                   |
|                      | Output Current Settling Time                 | (Notes 7, 8)                                                                                       |   |     | 1     |      | μs                |
|                      | Mid-Scale Glitch Impulse                     | Using LT1122 Op Amp, C <sub>FEEDBACK</sub> = 33pF                                                  |   |     | 1     |      | nV-s              |
|                      | Digital-to-Analog Glitch Impulse             | Full-Scale Transition, V <sub>REF</sub> = 0V,<br>Using LT1122 Op Amp, C <sub>FEEDBACK</sub> = 33pF |   |     | 2     |      | nV-s              |
|                      | Multiplying Feedthrough Error                | V <sub>REF</sub> = ±10V, 10kHz Sine Wave                                                           |   |     | 1     |      | mV <sub>P-P</sub> |
| THD                  | Total Harmonic Distortion                    | (Note 9)                                                                                           |   |     | 108   |      | dB                |
|                      | Equivalent DAC Thermal Noise Voltage Density | (Note 10) f = 1kHz                                                                                 |   |     | 11    |      | nV/√Hz            |
| Analog Out           | tputs (Note 4)                               |                                                                                                    |   |     |       |      |                   |
| C <sub>OUT</sub>     | Output Capacitance (Note 4)                  | DAC Register Loaded to All 1s, C <sub>OUT1</sub>                                                   | • |     | 115   | 130  | pF                |
|                      |                                              | DAC Register Loaded to All 0s, C <sub>OUT1</sub>                                                   | • |     | 70    | 80   | pF                |
| Digital Inp          | uts                                          |                                                                                                    |   |     |       |      |                   |
| $V_{IH}$             | Digital Input High Voltage                   |                                                                                                    | • | 2.4 |       |      | V                 |
| V <sub>IL</sub>      | Digital Input Low Voltage                    |                                                                                                    | • |     |       | 0.8  | V                 |
| I <sub>IN</sub>      | Digital Input Current                        |                                                                                                    | • |     | 0.001 | ±1   | μА                |
| C <sub>IN</sub>      | Digital Input Capacitance                    | (Note 4) V <sub>IN</sub> = 0V                                                                      | • |     |       | 8    | pF                |
| Digital Out          | puts: SRO (LTC1596/LTC1596-1)                |                                                                                                    |   |     |       |      |                   |
| V <sub>OH</sub>      | Digital Output High Voltage                  | I <sub>0H</sub> = 200μA                                                                            | • | 4   |       |      | V                 |
| $V_{0L}$             | Digital Output Low Voltage                   | I <sub>OL</sub> = 1.6mA                                                                            | • |     |       | 0.4  | V                 |

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{DD} = 5V \pm 10\%$ , $V_{REF} = 10V$ , $V_{OUT1} = GND = 0V$ , $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.

| SYMBOL                           | PARAMETER                                                 | CONDITIONS | MIN | TYP | MAX | UNITS |    |  |  |  |  |
|----------------------------------|-----------------------------------------------------------|------------|-----|-----|-----|-------|----|--|--|--|--|
| Timing Characteristics (LTC1595) |                                                           |            |     |     |     |       |    |  |  |  |  |
| t <sub>DS</sub>                  | Serial Input to CLK Setup Time                            |            | •   | 30  | 5   |       | ns |  |  |  |  |
| t <sub>DH</sub>                  | Serial Input to CLK Hold Time                             |            | •   | 30  | 5   |       | ns |  |  |  |  |
| t <sub>SRI</sub>                 | Serial Input Data Pulse Width                             |            | •   | 60  |     |       | ns |  |  |  |  |
| t <sub>CH</sub>                  | Clock Pulse Width High                                    |            | •   | 60  |     |       | ns |  |  |  |  |
| t <sub>CL</sub>                  | Clock Pulse Width Low                                     |            | •   | 60  |     |       | ns |  |  |  |  |
| t <sub>LD</sub>                  | Load Pulse Width                                          |            | •   | 60  |     |       | ns |  |  |  |  |
| t <sub>ASB</sub>                 | LSB Clocked into Input Register to DAC Register Load Time |            | •   | 0   |     |       | ns |  |  |  |  |

#### $V_{DD} = 5V \pm 10\%$ , $V_{REF} = 10V$ , $V_{OUT1} = V_{OUT2} = AGND = 0V$ , $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.

| SYMBOL                                   | PARAMETER CONDITIONS                                         |                                        |   | MIN | TYP | MAX | UNITS |
|------------------------------------------|--------------------------------------------------------------|----------------------------------------|---|-----|-----|-----|-------|
| Timing Charact                           | eristics (LTC1596/LTC1596-1)                                 |                                        |   |     |     |     |       |
| t <sub>DS1</sub>                         | Serial Input to Strobe Setup Time                            | STB1 Used as the Strobe                | • | 30  | 5   |     | ns    |
| t <sub>DS2</sub>                         |                                                              | STB2 Used as the Strobe                | • | 20  | -5  |     | ns    |
| t <sub>DS3</sub>                         |                                                              | STB3 Used as the Strobe                | • | 25  | 0   |     | ns    |
| t <sub>DS4</sub>                         |                                                              | STB4 Used as the Strobe                | • | 20  | -5  |     | ns    |
| t <sub>DH1</sub>                         | Serial Input to Strobe Hold Time                             | STB1 Used as the Strobe                | • | 30  | 5   |     | ns    |
| t <sub>DH2</sub>                         |                                                              | STB2 Used as the Strobe                | • | 40  | 15  |     | ns    |
| t <sub>DH3</sub>                         |                                                              | STB3 Used as the Strobe                | • | 35  | 10  |     | ns    |
| t <sub>DH4</sub>                         |                                                              | STB4 Used as the Strobe                | • | 40  | 15  |     | ns    |
| t <sub>SRI</sub>                         | Serial Input Data Pulse Width                                |                                        | • | 60  |     |     | ns    |
| t <sub>STB1</sub> to t <sub>STB4</sub>   | Strobe Pulse Width                                           | (Note 11)                              | • | 60  |     |     | ns    |
| t <sub>STB1</sub> to t <sub>STB4</sub>   | Strobe Pulse Width                                           | (Note 12)                              | • | 60  |     |     | ns    |
| $t_{\overline{LD1}}, t_{\overline{LD2}}$ | LD Pulse Width                                               |                                        | • | 60  |     |     | ns    |
| t <sub>ASB</sub>                         | LSB Strobed Into Input Register to Load DAC<br>Register Time |                                        | • | 0   |     |     | ns    |
| t <sub>CLR</sub>                         | Clear Pulse Width                                            |                                        | • | 100 |     |     | ns    |
| t <sub>PD1</sub>                         | STB1 to SRO Propagation Delay                                | C <sub>L</sub> = 50pF                  | • | 30  |     | 150 | ns    |
| t <sub>PD</sub>                          | STB2, STB3, STB4 to SRO Propagation Delay                    | C <sub>L</sub> = 50pF                  | • | 30  |     | 200 | ns    |
| Power Supply                             |                                                              |                                        |   |     |     |     |       |
| $V_{DD}$                                 | Supply Voltage                                               |                                        | • | 4.5 | 5   | 5.5 | V     |
| I <sub>DD</sub>                          | Supply Current                                               | Digital Inputs = 0V or V <sub>DD</sub> | • |     | 1.5 | 10  | μА    |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:**  $\pm 1$ LSB =  $\pm 0.0015\%$  of full-scale =  $\pm 15.3$ ppm of full-scale.

Note 3: Using internal feedback resistor.

Note 4: Guaranteed by design, not subject to test.

Note 5: IOUT1 with DAC register loaded with all 0s.

Note 6: Typical temperature coefficient is 100ppm/°C.

**Note 7:** OUT1 load =  $100\Omega$  in parallel with 13pF.

**Note 8:** To 0.0015% for a full-scale change, measured from the falling edge of  $\overline{LD1}$ ,  $\overline{LD2}$  or  $\overline{LD}$ .

Note 9:  $V_{REF} = 6V_{RMS}$  at 1kHz. DAC register loaded with all 1s; op amp = LT1007.

**Note 10:** Calculation from  $e_n = \sqrt{4kTRB}$  where: k = Boltzmann constant  $(J)^{\circ}K)$ ;  $R = resistance (\Omega)$ ;  $T = temperature (^{\circ}K)$ ; B = bandwidth (Hz).

**Note 11:** Minimum high time for STB1, STB2, STB4. Minimum low time for  $\overline{\text{STB3}}$ .

**Note 12:** Minimum low time for STB1, STB2, STB4. Minimum high time for  $\overline{\text{STB3}}$ .

159561fd



## TYPICAL PERFORMANCE CHARACTERISTICS







#### **Full-Scale Settling Waveform**





Integral Nonlinearity vs Reference Voltage



Differential Nonlinearity vs Reference Voltage



Multiplying Mode Frequency Response vs Digital Code







Differential Nonlinearity







## TYPICAL PERFORMANCE CHARACTERISTICS

VS Logic Input Voltage

1.0
0.9
0.8
(YELL)
0.7
0.6
0.5
0.4
0.3
0.2
0.1

2

INPUT VOLTAGE (V)

3

1595/96 G10

**Supply Current** 



### PIN FUNCTIONS

#### LTC1595

**V<sub>REF</sub>** (**Pin 1**): Reference Input.

**R**<sub>FB</sub> (**Pin 2**): Feedback Resistor. Normally tied to the output of the current to voltage converter op amp.

**OUT1 (Pin 3):** Current Output Pin. Tie to inverting input of current to voltage converter op amp.

**GND (Pin 4):** Ground Pin.

**LD** (**Pin 5**): The Serial Interface Load Control Input. When LD is pulled low, data is loaded from the shift register into the DAC register, updating the DAC output.

**SRI (Pin 6):** The Serial Data Input. Data on the SRI pin is latched into the shift register on the rising edge of the serial clock. Data is loaded MSB first.

CLK (Pin 7): The Serial Interface Clock Input.

 $V_{DD}$  (Pin 8): The Positive Supply Input.  $4.5V \le V_{DD} \le 5.5V$ . Requires a bypass capacitor to ground.

#### LTC1596/LTC1596-1

**OUT1 (Pin 1):** True Current Output Pin. Tie to inverting input of current to voltage converter op amp.

**OUT2 (Pin 2):** Complement Current Output Pin. Tie to analog ground.

AGND (Pin 3): Analog Ground Pin.

**STB1**, **STB2**, **STB3**, **STB4** (Pins 4, 8, 10, 11): Serial Interface Clock Inputs. STB1, STB2 and STB4 are rising edge triggered inputs. STB3 is a falling edge triggered input (see Truth Tables).

**LD1**, **LD2** (**Pins 5**, **9**): Serial Interface Load Control Inputs. When LD1 and LD2 are pulled low, data is loaded from the shift register into the DAC register, updating the DAC output (see Truth Tables).

**SRO (Pin 6):** The Output of the Shift Register. Becomes valid on the active edge of the serial clock.

**SRI (Pin 7):** The Serial Data Input. Data on the SRI pin is latched into the shift register on the active edge of the serial clock. Data is loaded MSB first.

**DGND (Pin 12):** Digital Ground Pin.

 $\overline{\text{CLR}}$  (Pin 13): The Clear Pin for the DAC. Clears DAC to zero-scale when pulled low on LTC1596. Clears DAC to mid-scale when pulled low on LTC1596-1. This pin should be tied to  $V_{DD}$  for normal operation.

**V<sub>DD</sub>** (**Pin 14**): The Positive Supply Input.  $4.5V \le V_{DD} \le 5.5V$ . Requires a bypass capacitor to ground.

**V**<sub>REF</sub> (**Pin 15**): Reference Input.

**R<sub>FB</sub> (Pin 16):** Feedback Resistor. Normally tied to the output of the current to voltage converter op amp.



## LTC1595/LTC1596/LTC1596-1

## TRUTH TABLES

Table 1. LTC1596/LTC1596-1 Input Register

| С    | ONTRO | L INPUT | ΓS   |                                                          |  |  |  |  |
|------|-------|---------|------|----------------------------------------------------------|--|--|--|--|
| STB1 | STB2  | STB3    | STB4 | INPUT REGISTER AND SRO OPERATION                         |  |  |  |  |
|      | 0     | 1       | 0    | Serial Data Bit on SRI Loaded Into Input                 |  |  |  |  |
| 0    | ⅎ     | 1       | 0    | Register, MSB First                                      |  |  |  |  |
| 0    | 0     | ₹       | 0    | Data Bit or SRI Appears on SRO Pin After 16 Clocked Bits |  |  |  |  |
| 0    | 0     | 1       | ⅎ    |                                                          |  |  |  |  |
| 1    | Χ     | Χ       | Χ    | No Input Register Operation                              |  |  |  |  |
| Χ    | 1     | Χ       | Χ    | No SRO Operation                                         |  |  |  |  |
| Χ    | Χ     | 0       | Χ    | '                                                        |  |  |  |  |
| Χ    | Χ     | Χ       | 1    |                                                          |  |  |  |  |

Table 2. LTC1596/LTC1596-1 DAC Register

| CONT | ROL INI | PUTS |                                                                                                                      |
|------|---------|------|----------------------------------------------------------------------------------------------------------------------|
| CLR  | LD1     | LD2  | DAC Register Operation                                                                                               |
| 0    | Х       | X    | Reset DAC Register and Input Register to<br>All 0s (LTC1596) or to Mid-Scale (LTC1596-1)<br>(Asynchronous Operation) |
| 1    | 1       | Χ    | No DAC Register Operation                                                                                            |
| 1    | Χ       | 1    |                                                                                                                      |
| 1    | 0       | 0    | Load DAC Register with the Contents of Input<br>Register                                                             |

## **BLOCK DIAGRAM** (LTC1595)



## TIMING DIAGRAM (LTC1595)





## **BLOCK DIAGRAM** (LTC1596/LTC1596-1)



## TIMING DIAGRAM (LTC1596/LTC1596-1)



Downloaded from **Arrow.com**.

## APPLICATIONS INFORMATION

#### **Description**

The LTC1595/LTC1596 are 16-bit multiplying DACs which have serial inputs and current outputs. They use precision R/2R technology to provide exceptional linearity and stability. The devices operate from a single 5V supply and provide ±10V reference input and voltage output ranges when used with an external op amp. These devices have a proprietary deglitcher that reduces glitch impulse to 1nV-s over a 0V to 10V output range.

#### Serial I/O

The LTC1595/LTC1596 have SPI/MICROWIRE compatible serial ports that accept 16-bit serial words. Data is accepted MSB first and loaded with a load pin.

The 8-pin LTC1595 has a 3-wire interface. Data is shifted into the SRI data input on the rising edge of the CLK pin. At the end of the data transfer, data is loaded into the DAC register by pulling the  $\overline{LD}$  pin low (see LTC1595 Timing Diagram).

The 16-pin LTC1596 can operate in identical fashion to the LTC1595 but offers additional pins for flexibility. Four clock pins are available STB1, STB2, STB3 and STB4. STB1, STB2 and STB4 operate like the CLK pin of the LTC1595, capturing data on their rising edges. STB3 captures data on its falling edge (see Truth Table 1).

The LTC1596 has two load pins,  $\overline{LD1}$  and  $\overline{LD2}$ . To load data, both pins must be taken low. If one of the pins is grounded, the other pin will operate identically to LTC1595's  $\overline{LD}$  pin. An asynchronous clear input ( $\overline{CLR}$ ) resets the LTC1596 to zero-scale (and the LTC1596-1 to mid-scale) when pulled low (see Truth Table 2).

The LTC1596 also has a data output pin SRO that can be connected to the SRI input of another DAC to daisy chain multiple DACs on one 3-wire interface (see LTC1596 Timing Diagram).

## Unipolar (2-Quadrant Multiplying) Mode $(V_{OUT} = 0V \text{ to } -V_{REF})$

The LTC1595/LTC1596 can be used with a single op amp to provide 2-quadrant multiplying operation as shown in Figure 1. With a fixed –10V reference, the circuits shown give a precision unipolar 0V to 10V output swing.





Table 1. Unipolar Binary Code Table

|      | . INPUT E<br>In dac r |      |      | ANALOG OUTPUT V <sub>OUT</sub>             |
|------|-----------------------|------|------|--------------------------------------------|
| MSB  |                       |      | LSB  |                                            |
| 1111 | 1111                  | 1111 | 1111 | -V <sub>REF</sub> (65,535/65,536)          |
| 1000 | 0000                  | 0000 | 0000 | $-V_{REF}$ (32,768/65,536) = $-V_{REF}$ /2 |
| 0000 | 0000                  | 0000 | 0001 | -V <sub>REF</sub> (1/65,536)               |
| 0000 | 0000                  | 0000 | 0000 | OV                                         |

Figure 1. Unipolar Operation (2-Quadrant Multiplication)  $V_{OIIT} = 0V$  to  $-V_{RFF}$ 



### APPLICATIONS INFORMATION

## Bipolar (4-Quadrant Multiplying) Mode $(V_{OUT} = -V_{REF})$

The LTC1595/LTC1596 can be used with a dual op amp and three external resistors to provide 4-quadrant multiplying operation as shown in Figure 2 (last page). With a fixed 10V reference, the circuits shown give a precision bipolar –10V to 10V output swing. Using the LTC1596-1 will cause the power-on reset and clear pin to reset the DAC to mid-scale (bipolar zero).

#### **Op Amp Selection**

Because of the extremely high accuracy of the 16-bit LTC1595/LTC1596, thought should be given to op amp selection in order to achieve the exceptional performance of which the part is capable. Fortunately, the sensitivity of INL and DNL to op amp offset has been greatly reduced compared to previous generations of multiplying DACs.

Op amp offset will contribute mostly to output offset and gain and will have minimal effect on INL and DNL. For example, a 500µV op amp offset will cause about 0.55LSB

INL degradation and 0.15LSB DNL degradation with a 10V full-scale range. The main effects of op amp offset will be a degradation of zero-scale error equal to the op amp offset, and a degradation of full-scale error equal to twice the op amp offset. For example, the same 500µV op amp offset will cause a 3.3LSB zero-scale error and a 6.5LSB full-scale error with a 10V full-scale range.

Op amp input bias current ( $I_{BIAS}$ ) contributes only a zeroscale error equal to  $I_{BIAS}(R_{FB}) = I_{BIAS}(R_{REF}) = I_{BIAS}(7k)$ . Table 2 shows a selection of LTC op amps which are suitable for use with the LTC1595/LTC1596. For a thorough discussion of 16-bit DAC settling time and op amp selection, refer to Application Note 74, "Component and Measurement Advances Ensure 16-Bit DAC Settling Time."

#### Grounding

As with any high resolution converter, clean grounding is important. A low impedance analog ground plane and star grounding should be used. I<sub>OUT2</sub> (LTC1596) and GND (LTC1595) must be tied to the star ground with as low a resistance as possible.

Table 2. 16-Bit Settling Time for Various Amplifiers Driven by the LT1595 DAC. LT1468 (Shaded) Offers Fastest Settling Time While Maintaining Accuracy Over Temperature

| AMPLIFIER | CONSERVATIVE SETTLING TIN | IE AND COMPENSATION VALUE | COMMENTS                                            |
|-----------|---------------------------|---------------------------|-----------------------------------------------------|
| LT1001    | 120µs                     | 100pF                     | Good Low Speed Choice                               |
| LT1007    | 19μs                      | 100pF                     | I <sub>B</sub> Gives ≈1LSB Error at 25°C            |
| LT1013    | 75µs                      | 150pF                     | ≈1LSB Error Due to V <sub>OS</sub> Over Temperature |
| LT1077    | 200μs                     | 100pF                     |                                                     |
| LT1097    | 120µs                     | 75pF                      | Good Low Speed Choice                               |
| LT1112    | 120µs                     | 100pF                     | Good Low Speed Choice Dual                          |
| LT1178    | 450µs                     | 100pF                     | Low Power Dual                                      |
| LT1468    | 2.5µs                     | 30pF                      | Fastest Settling with 16-Bit Performance            |

Downloaded from Arrow.com.

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

#### N8 Package 8-Lead PDIP (Narrow .300 Inch)

(Reference LTC DWG # 05-08-1510 Rev I)







1. DIMENSIONS ARE INCHES
MILLIMETERS

<sup>\*</sup>THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.
MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm)

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

#### S8 Package 8-Lead Plastic Small Outline (Narrow .150 Inch)

(Reference LTC DWG # 05-08-1610 Rev G)



MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)

4. PIN 1 CAN BE BEVEL EDGE OR A DIMPLE

Downloaded from **Arrow.com**.

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

#### **SW Package** 16-Lead Plastic Small Outline (Wide .300 Inch)

(Reference LTC DWG # 05-08-1620)



- 2. DRAWING NOT TO SCALE
  3. PIN 1 IDENT, NOTCH ON TOP AND CAVITIES ON THE BOTTOM OF PACKAGES ARE THE MANUFACTURING OPTIONS.
  THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS
- 4. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)



## **REVISION HISTORY** (Revision history begins at Rev B)

| REV | DATE  | DESCRIPTION             | PAGE NUMBER |
|-----|-------|-------------------------|-------------|
| В   | 02/12 | Removed 16-Lead PDIP    | 1, 2        |
| С   | 8/15  | Fixed errors in Table 3 | 16          |

## TYPICAL APPLICATION



Figure 2. Bipolar Operation (4-Quadrant Multiplication)  $V_{OUT} = -V_{REF}$  to  $V_{REF}$ 

## **RELATED PARTS**

| PART NUMBER             | DESCRIPTION                                             | COMMENTS                                                    |
|-------------------------|---------------------------------------------------------|-------------------------------------------------------------|
| DACs                    |                                                         |                                                             |
| LTC1590                 | Dual Serial I/O Multiplying I <sub>OUT</sub> 12-Bit DAC | 16-Pin SO and PDIP, SPI Interface                           |
| LTC1597                 | Parallel 16-Bit Current Output DAC                      | Low Glitch, ±1LSB Maximum INL, DNL                          |
| LTC1650                 | Serial 16-Bit Voltage Output DAC                        | Low Noise and Glitch Rail-to-Rail V <sub>OUT</sub>          |
| LTC1658                 | Serial 14-Bit Voltage Output DAC                        | Low Power, 8-Lead MSOP Rail-to-Rail V <sub>OUT</sub>        |
| LTC7543/LTC8143/LTC8043 | Serial I/O Multiplying I <sub>OUT</sub> 12-Bit DACs     | Clear Pin and Serial Data Output (LTC8143)                  |
| ADCs                    |                                                         |                                                             |
| LTC1418                 | 14-Bit, 200ksps 5V Sampling ADC                         | 16mW Dissipation, Serial and Parallel Outputs               |
| LTC1604                 | 16-Bit, 333ksps Sampling ADC                            | ±2.5V Input, SINAD = 90dB, THD = 100dB                      |
| LTC1605                 | Single 5V, 16-Bit 100ksps ADC                           | Low Power, ±10V Inputs                                      |
| LTC2400                 | 24-Bit, $\Delta\Sigma$ ADC in SO-8                      | 1ppm (4ppm) Offset (Full-Scale), Internal 50Hz/60Hz Notches |
| Op Amps                 |                                                         |                                                             |
| LT1001                  | Precision Operational Amplifier                         | Low Offset, Low Drift                                       |
| LT1112                  | Dual Low Power, Precision Picoamp Input Op Amp          | Low Offset, Low Drift                                       |
| LT1468                  | 90MHz, 22V/µs, 16-Bit Accurate Op Amp                   | Precise, 1µs Settling to 0.0015%                            |
| References              |                                                         |                                                             |
| LT1236                  | Precision Reference                                     | Ultralow Drift, 5ppm/°C, High Accuracy 0.05%                |
| LT1634                  | Micropower Reference                                    | Ultralow Drift, 10ppm/°C, High Accuracy 0.05%               |

LT 0815 REV C • PRINTED IN USA © LINEAR TECHNOLOGY CORPORATION 1997