# 1. Pin Configuration and Descriptions

Table 1-1. Pin Descriptions

| Pin             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA            | Three-state DATA Output for Configuration. Open-collector bi-directional pin for programming.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DCLK            | Clock Output or Clock Input. Rising edges on DCLK increment the internal address counter and present the next bit of data to the DATA pin. The counter is incremented only if the RESET/OE input is held High, the nCS input is held Low, and all configuration data has not been transferred to the target device (otherwise, as the master device, the DCLK pin drives Low).                                                                                                                                  |
| WP1             | <b>Write Protect (1)</b> . This pin is used to protect portions of memory during programming, and it is disabled by default due to internal pull-down resistor. This input pin is not used during FPGA loading operations. This pin is only available on the AT17LV512A/010A/002A.                                                                                                                                                                                                                              |
| RESET/OE        | <b>RESET</b> (Active Low) / <b>Output Enable</b> (Active High) when \$\overline{SER_EN}\$ is High. A Low logic level resets the address counter. A High logic level (with nCS Low) enables DATA and permits the address counter to count. In the mode, if this pin is Low (reset), the internal oscillator becomes inactive and DCLK drives Low. The logic polarity of this input is programmable and must be programmed active High (RESET active Low) by the user during programming for Altera applications. |
| WP              | <b>Write Protect Input</b> (when nCS is Low) during programming only (SER_EN Low). When WP is Low, the entire memory can be written. When WP is enabled (High), the lowest block of the memory cannot be written. This pin is only available on AT17LV65A/128A/256A devices.                                                                                                                                                                                                                                    |
| nCS             | Chip Select Input (Active Low). A Low input (with OE High) allows DCLK to increment the address counter and enables DATA to drive out. If the AT17LVxxxA is reset with nCS Low, the device initializes as the first (and master) device in a daisy-chain. If the AT17LVxxxA is reset with nCS High, the device initializes as a subsequent AT17LVxxxA in the chain.                                                                                                                                             |
| GND             | $\textbf{Ground}.$ A 0.2µF decoupling capacitor between $V_{\text{CC}}$ and GND is recommended.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| nCASC           | Cascade Select Output (Active Low). This output goes Low when the address counter has reached its maximum value. In a daisy-chain of AT17LVxxxA devices, the nCASC pin of one device is usually connected to the nCS input pin of the next device in the chain, which permits DCLK from the master configurator to clock data from a subsequent AT17LVxxxA device in the chain. This feature is not available on the AT17LV65A (NRND).                                                                          |
| A2              | <b>Device Selection Input, A2.</b> This is used to enable (or select) the device during programming (i.e., when SER_EN is Low). A2 has an internal pull-down resistor.                                                                                                                                                                                                                                                                                                                                          |
| READY           | Open Collector Reset State Indicator. Driven Low during power-on reset cycle, released when power-up is complete. (recommended $4.7k\Omega$ pull-up on this pin if used).                                                                                                                                                                                                                                                                                                                                       |
| SER_EN          | <b>Serial Enable</b> must be held High during FPGA loading operations. Bringing SER_EN Low enables the 2-wire Serial Programming Mode. For non-ISP applications, SER_EN should be tied to V <sub>CC</sub> .                                                                                                                                                                                                                                                                                                     |
| V <sub>cc</sub> | Power Supply. 3.3V (±10%) and 5.0V (±10%) power supply pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



Table 1-2. Pin Configurations

|                      |     | AT17LV65A/128A/256A <sup>(2)</sup> | AT17LV5     | 12A/010A     | AT17LV002A   |
|----------------------|-----|------------------------------------|-------------|--------------|--------------|
| Name                 | I/O | 20-lead PLCC                       | 8-lead PDIP | 20-lead PLCC | 20-lead PLCC |
| DATA                 | I/O | 2                                  | 1           | 2            | 2            |
| DCLK                 | ı   | 4                                  | 2           | 4            | 4            |
| WP1                  | I   | -                                  | -           | 5            | 5            |
| RESET/OE             | ı   | 8                                  | 3           | 8            | 8            |
| nCS                  | I   | 9                                  | 4           | 9            | 9            |
| GND                  |     | 10                                 | 5           | 10           | 10           |
| nCASC <sup>(1)</sup> | 0   | 12                                 | 6           | 12           | 12           |
| A2                   | I   | 12                                 | 0           | 12           | 12           |
| READY                | 0   | -                                  | -           | 15           | 15           |
| SER_EN               | I   | 18                                 | 7           | 18           | 18           |
| V <sub>CC</sub>      |     | 20                                 | 8           | 20           | 20           |

Notes: 1. The nCASC feature is not available on the AT17LV65A (NRND) device.

2. The AT17LV65A, AT17LV128A, and AT17LV256A are not recommended for new designs.

Figure 1-1. Pinouts<sup>(1)</sup>



Notes: 1. Drawings are not to scale.

- 2. This pin is only available on the AT17LV65A/128A/256A (NRND).
- 3. This pin is only available on the AT17LV512A/010A/002A.
- 4. The nCASC feature is not available on the AT17LV65A (NRND).



## 2. Block Diagram

Figure 2-1. Block Diagram



Notes: 1. This pin is only available on AT17LV65A/128A/256A (NRND).

- 2. This pin is only available on AT17LV512A/010A/002A.
- 3. The nCASC feature is not available on the AT17LV65A (NRND).

### 3. Device Description

The control signals for the configuration EEPROM (nCS, RESET/OE and DCLK) interface directly with the FPGA device control signals. All FPGA devices can control the entire configuration process and retrieve data from the configuration EEPROM without requiring an external controller.

The configuration EEPROM's RESET/OE and nCS pins control the tri-state buffer on the DATA output pin and enable the address counter and the oscillator. When RESET/OE is driven Low, the configuration EEPROM resets its address counter and tri-states its DATA pin. The nCS pin also controls the output of the AT17LVxxxA configurator. If nCS is held High after the RESET/OE pulse, the counter is disabled and the DATA output pin is tri-stated. When nCS is driven subsequently Low, the counter and the DATA output pin are enabled. When RESET/OE is driven Low again, the address counter is reset and the DATA output pin is tri-stated, regardless of the state of the nCS.

When the configurator has driven out all of its data and nCASC is driven Low, the device tri-states the DATA pin to avoid contention with other configurators. Upon power-up, the address counter is automatically reset.

This is the default setting for the device. Since almost all FPGAs use RESET Low and OE High, this document will describe RESET/OE.

### 4. FPGA Master Serial Mode Summary

The I/O and logic functions of any SRAM-based FPGA are established by a configuration program. The program is loaded either automatically upon power-up, or on command, depending on the state of the FPGA mode pins. In Master mode, the FPGA automatically loads the configuration program from an external memory. The AT17LVxxxA Serial Configuration EEPROM has been designed for compatibility with the Master Serial mode.

This document discusses the Altera FLEX FPGA device interfaces.

## 5. Control of Configuration

Most connections between the FPGA device and the AT17LVxxxA Serial EEPROM are simple and self-explanatory.

- The DATA output of the AT17LVxxxA configurator drives DIN of the FPGA devices.
- The master FPGA DCLK output or external clock source drives the DCLK input of the AT17LVxxxA configurator.
- The nCASC output of any AT17LVxxxA configurator drives the nCS input of the next configurator in a cascaded chain of EEPROMs.
- SER\_EN must be connected to V<sub>CC</sub> (except during ISP).



## 6. Cascading Serial Configuration EEPROMs

For multiple FPGAs configured as a daisy-chain, or for FPGAs requiring larger configuration memories, cascaded configurators provide additional memory.

After the last bit from the first configurator is read, the next clock signal to the configurator asserts its nCASC output low and disables its DATA line driver. The second configurator recognizes the low level on its nCS input and enables its DATA output.

After configuration is complete, the address counters of all cascaded configurators are reset if the RESET/OE on each configurator is driven to a Low level.

If the address counters are not to be reset upon completion, then the RESET/OE input can be tied to a High level.

The AT17LV65A (NRND) does not have the nCASC feature to perform cascaded configurations.

### 7. AT17LVxxxA Reset Polarity

The AT17LVxxxA configurator allows the user to program the polarity of the RESET/OE pin as either RESET/OE or RESET/OE. This feature is supported by industry-standard programmer algorithms.

### 8. Programming Mode

The programming mode is entered by bringing  $\overline{SER\_EN}$  Low. In this mode the chip can be programmed by the 2-wire serial bus. The programming is done at  $V_{CC}$  supply only. Programming super voltages are generated inside the chip.

### 9. Standby Mode

The AT17LVxxxA enters a low-power standby mode whenever nCS is asserted High. In this mode, the configurator consumes less than 150µA of current at 3.3V. The output remains in a high-impedance state regardless of the state of the RESET/OE input.



## 10. Electrical Specifications

### 10.1 Absolute Maximum Ratings\*

| O  | perating Temperature                                                    |
|----|-------------------------------------------------------------------------|
| St | torage Temperature                                                      |
|    | oltage on Any Pin<br>ith Respect to Ground0.1V to V <sub>CC</sub> +0.5V |
| Sı | upply Voltage (V <sub>CC</sub> )0.5V to +7.0V                           |
| M  | aximum Soldering Temp. (10s @ 1/16 in.) 260°C                           |
| E  | SD (R <sub>ZAP</sub> = 1.5K, C <sub>ZAP</sub> = 100 pF)2000V            |

\*Notice: Stresses beyond those listed under Absolute
Maximum Ratings may cause permanent damage
to the device. This is a stress rating only and
functional operation of the device at these or any
other conditions beyond those listed under
operating conditions is not implied. Exposure to
Absolute Maximum Rating conditions for extended
periods of time may affect device reliability.

## 10.2 Operating Conditions

Table 10-1. Operating Conditions

|                 |             |                                               | 3.3V |     | 5.0V |     |       |
|-----------------|-------------|-----------------------------------------------|------|-----|------|-----|-------|
| Symbol          | Description |                                               | Min  | Max | Min  | Max | Units |
| V <sub>CC</sub> | Industrial  | Supply voltage relative to GND -40°C to +85°C | 3.0  | 3.6 | 4.5  | 5.5 | V     |

#### 10.3 DC Characteristics

Table 10-2. DC Characteristics for  $V_{CC} = 3.3V \pm 10\%$ 

|                  |                                                                            | AT17LV65A/ | 128A/256A <sup>(1)</sup> | AT17LV5 | 12A/010A        | AT17L | V002A           |       |
|------------------|----------------------------------------------------------------------------|------------|--------------------------|---------|-----------------|-------|-----------------|-------|
| Symbol           | Description                                                                | Min        | Max                      | Min     | Max             | Min   | Max             | Units |
| V <sub>IH</sub>  | High-level Input Voltage                                                   | 2.0        | V <sub>CC</sub>          | 2.0     | V <sub>CC</sub> | 2.0   | V <sub>CC</sub> | V     |
| V <sub>IL</sub>  | Low-level Input Voltage                                                    | 0          | 0.8                      | 0       | 0.8             | 0     | 0.8             | V     |
| V <sub>OH</sub>  | High-level Output Voltage (I <sub>OH</sub> = -2mA)                         | 2.4        |                          | 2.4     |                 | 2.4   |                 | V     |
| V <sub>OL</sub>  | Low-level Output Voltage (I <sub>OL</sub> = +3mA)                          |            | 0.4                      |         | 0.4             |       | 0.4             | V     |
| I <sub>CCA</sub> | Supply Current, Active Mode                                                |            | 5                        |         | 5               |       | 5               | mA    |
| IL               | Input or Output Leakage Current (V <sub>IN</sub> = V <sub>CC</sub> or GND) | -10        | 10                       | -10     | 10              | -10   | 10              | μА    |
| I <sub>ccs</sub> | Supply Current, Standby Mode                                               |            | 100                      |         | 100             |       | 150             | μA    |

Note: 1. The AT17LV65A, AT17LV128A, and AT17LV256A are not recommended for new designs.



Table 10-3. DC Characteristics for  $V_{CC} = 5.0V \pm 10\%$ 

|                   |                                                                            | AT17LV65A/ | 128A/256A <sup>(1)</sup> | AT17LV5 | 12A/010A        | AT17L | .V002A          |       |
|-------------------|----------------------------------------------------------------------------|------------|--------------------------|---------|-----------------|-------|-----------------|-------|
| Symbol            | Description                                                                | Min        | Max                      | Min     | Max             | Min   | Max             | Units |
| V <sub>IH</sub>   | High-level Input Voltage                                                   | 2.0        | V <sub>CC</sub>          | 2.0     | V <sub>CC</sub> | 2.0   | V <sub>CC</sub> | V     |
| V <sub>IL</sub>   | Low-level Input Voltage                                                    | 0          | 0.8                      | 0       | 0.8             | 0     | 0.8             | V     |
| V <sub>OH</sub>   | High-level Output Voltage (I <sub>OH</sub> = -2mA)                         | 3.6        |                          | 3.76    |                 | 3.76  |                 | V     |
| V <sub>OL</sub>   | Low-level Output Voltage (I <sub>OL</sub> = +3mA)                          |            | 0.37                     |         | 0.37            |       | 0.37            | V     |
| I <sub>CCA</sub>  | Supply Current, Active Mode                                                |            | 10                       |         | 10              |       | 10              | mA    |
| IL                | Input or Output Leakage Current (V <sub>IN</sub> = V <sub>CC</sub> or GND) | -10        | 10                       | -10     | 10              | -10   | 10              | μA    |
| I <sub>CCS1</sub> | Supply Current, Standby Mode                                               |            | 150                      |         | 200             |       | 350             | μA    |

Note: 1. The AT17LV65A, AT17LV128A, and AT17LV256A are not recommended for new designs.

### 10.4 AC Characteristics

Table 10-4. AC Characteristics for  $V_{CC} = 3.3V \pm 10\%$ 

|                                 |                                                      | AT17LV65A/128A/256A <sup>(3)</sup> |     | AT17LV512 | A/010A/002A |       |
|---------------------------------|------------------------------------------------------|------------------------------------|-----|-----------|-------------|-------|
| Symbol                          | Description                                          | Min                                | Max | Min       | Max         | Units |
| T <sub>OE</sub> <sup>(1)</sup>  | OE to Data Delay                                     |                                    | 55  |           | 55          | ns    |
| T <sub>CE</sub> <sup>(1)</sup>  | CE to Data Delay                                     |                                    | 60  |           | 60          | ns    |
| T <sub>CAC</sub> <sup>(1)</sup> | CLK to Data Delay                                    |                                    | 80  |           | 60          | ns    |
| T <sub>OH</sub>                 | Data Hold from $\overline{\text{CE}}$ , OE, or CLK   | 0                                  |     | 0         |             | ns    |
| T <sub>DF</sub> <sup>(2)</sup>  | CE or OE to Data Float Delay                         |                                    | 55  |           | 50          | ns    |
| T <sub>LC</sub>                 | CLK Low Time                                         | 25                                 |     | 25        |             | ns    |
| T <sub>HC</sub>                 | CLK High Time                                        | 25                                 |     | 25        |             | ns    |
| T <sub>SCE</sub>                | CE Setup Time to CLK (to guarantee proper counting)  | 60                                 |     | 35        |             | ns    |
| T <sub>HCE</sub>                | CE Hold Time from CLK (to guarantee proper counting) | 0                                  |     | 0         |             | ns    |
| T <sub>HOE</sub>                | OE High Time<br>(guarantees counter is reset)        | 25                                 |     | 25        |             | ns    |
| F <sub>MAX</sub>                | Maximum Input Clock Frequency                        | 10                                 |     | 10        |             | MHz   |

Notes: 1. AC test lead = 50pF.

- 2. Float delays are measured with 5pF AC loads. Transition is measured  $\pm$  200mV from steady-state active levels.
- 3. The AT17LV65A, AT17LV128A, and AT17LV256A are not recommended for new designs.



Table 10-5. AC Characteristics when Cascading for  $V_{CC}$  = 3.3V  $\pm$  10%

|                                 |                               | AT17LV65A/128A/256A <sup>(3)</sup> |     | AT17LV512 |     |       |
|---------------------------------|-------------------------------|------------------------------------|-----|-----------|-----|-------|
| Symbol                          | Description                   | Min                                | Max | Min       | Max | Units |
| T <sub>CDF</sub> <sup>(2)</sup> | CLK to Data Float Delay       |                                    | 60  |           | 50  | ns    |
| T <sub>OCK</sub> <sup>(1)</sup> | CLK to CEO Delay              |                                    | 60  |           | 55  | ns    |
| T <sub>OCE</sub> <sup>(1)</sup> | CE to CEO Delay               |                                    | 60  |           | 40  | ns    |
| T <sub>OOE</sub> <sup>(1)</sup> | RESET/OE to CEO Delay         |                                    | 45  |           | 35  | ns    |
| F <sub>MAX</sub>                | Maximum Input Clock Frequency | 8                                  |     | 10        |     | MHz   |

Notes: 1. AC test lead = 50pF.

- 2. Float delays are measured with 5pF AC loads. Transition is measured ± 200mV from steady-state active levels.
- 3. The AT17LV65A, AT17LV128A, and AT17LV256A are not recommended for new designs.

Table 10-6. AC Characteristics for  $V_{CC} = 5.0V \pm 10\%$ 

|                                 |                                                      | AT17LV65A/ | 128A/256A <sup>(3)</sup> | AT17LV512/ | A/010A/002A |       |
|---------------------------------|------------------------------------------------------|------------|--------------------------|------------|-------------|-------|
| Symbol                          | Description                                          | Min        | Max                      | Min        | Max         | Units |
| T <sub>OE</sub> <sup>(1)</sup>  | OE to Data Delay                                     |            | 35                       |            | 35          | ns    |
| T <sub>CE</sub> <sup>(1)</sup>  | CE to Data Delay                                     |            | 45                       |            | 45          | ns    |
| T <sub>CAC</sub> <sup>(1)</sup> | CLK to Data Delay                                    |            | 55                       |            | 50          | ns    |
| T <sub>OH</sub>                 | Data Hold from CE, OE, or CLK                        | 0          |                          | 0          |             | ns    |
| T <sub>DF</sub> <sup>(2)</sup>  | CE or OE to Data Float Delay                         |            | 50                       |            | 50          | ns    |
| T <sub>LC</sub>                 | CLK Low Time                                         | 20         |                          | 20         |             | ns    |
| T <sub>HC</sub>                 | CLK High Time                                        | 20         |                          | 20         |             | ns    |
| T <sub>SCE</sub>                | CE Setup Time to CLK (to guarantee proper counting)  | 40         |                          | 25         |             | ns    |
| T <sub>HCE</sub>                | CE Hold Time from CLK (to guarantee proper counting) | 0          |                          | 0          |             | ns    |
| T <sub>HOE</sub>                | OE High Time<br>(guarantees counter is reset)        | 20         |                          | 20         |             | ns    |
| F <sub>MAX</sub>                | Maximum Input Clock Frequency                        | 12.5       |                          | 15         |             | MHz   |

Notes: 1. AC test lead = 50pF.

- 2. Float delays are measured with 5pF AC loads. Transition is measured  $\pm$  200mV from steady-state active levels.
- 3. The AT17LV65A, AT17LV128A, and AT17LV256A are not recommended for new designs.



Table 10-7. AC Characteristics when Cascading for  $V_{CC} = 5.0V \pm 10\%$ 

|                                 |                               | AT17LV65A/128A/256A <sup>(3)</sup> |     | AT17LV512 |     |       |
|---------------------------------|-------------------------------|------------------------------------|-----|-----------|-----|-------|
| Symbol                          | Description                   | Min                                | Max | Min       | Max | Units |
| T <sub>CDF</sub> <sup>(2)</sup> | CLK to Data Float Delay       |                                    | 50  |           | 50  | ns    |
| T <sub>OCK</sub> <sup>(1)</sup> | CLK to CEO Delay              |                                    | 40  |           | 40  | ns    |
| T <sub>OCE</sub> <sup>(1)</sup> | CE to CEO Delay               |                                    | 35  |           | 35  | ns    |
| T <sub>OOE</sub> <sup>(1)</sup> | RESET/OE to CEO Delay         |                                    | 35  |           | 30  | ns    |
| F <sub>MAX</sub>                | Maximum Input Clock Frequency | 10                                 |     | 12.5      |     | MHz   |

Notes: 1. AC test lead = 50pF.

- 2. Float delays are measured with 5pF AC loads. Transition is measured ± 200mV from steady-state active levels.
- 3. The AT17LV65A, AT17LV128A, and AT17LV256A are not recommended for new designs.

Figure 10-1. AC Waveforms



Figure 10-2. AC Waveforms when Cascading



### 10.5 Thermal Resistance Coefficients

Table 10-8. Thermal Resistance Coefficients

| Package Type |                         | AT17LV65A/128A/256A <sup>(2)</sup>    | AT17LV512A/010A | AT17LV002A |    |
|--------------|-------------------------|---------------------------------------|-----------------|------------|----|
| 0D2          | 8P3 Plastic Dual Inline |                                       |                 | 37         |    |
| ors          | Package (PDIP)          | θ <sub>JA</sub> [°C/W] <sup>(1)</sup> |                 | 107        |    |
| 20J          | Plastic Leaded Chip     | θ <sub>JC</sub> [°C/W]                | 35              | 35         | 35 |
| 200          | Carrier (PLCC)          | θ <sub>JA</sub> [°C/W] <sup>(1)</sup> | 90              | 90         | 90 |

Notes: 1. Airflow = 0ft/min.

2. The AT17LV65A, AT17LV128A, and AT17LV256A are not recommended for new designs.



#### 11. **Ordering Information**

#### 11.1 **Ordering Code Detail**



### 11.2 Ordering Information

| Memory Size                | Atmel Ordering Code | Lead Finish                    | Package | Voltage      | Operation Range               |
|----------------------------|---------------------|--------------------------------|---------|--------------|-------------------------------|
| 512-Kbit <sup>(1)(4)</sup> | AT17LV512A-10JU Sn  |                                | 20J     | 3.0V to 5.5V | Industrial                    |
| 512-KUIL                   | AT17LV512A-10PU     | (Lead-free/Halogen-free)       | 8P3     | 3.00 (0 5.50 | (-40°C to 85°C)               |
|                            |                     |                                |         |              |                               |
| 1-Mbit <sup>(2)(4)</sup>   | AT17LV010A-10JU     | Sn                             | 20J     | 3.0V to 5.5V | Industrial                    |
| I-IVIDIL A                 | AT17LV010A-10PU     | (Lead-free/Halogen-free)       | 8P3     | 3.00 (0 5.50 | (-40°C to 85°C)               |
|                            |                     |                                |         |              |                               |
| 2-Mbit <sup>(1)(4)</sup>   | AT17LV002A-10JU     | Sn<br>(Lead-free/Halogen-free) | 20J     | 3.0V to 5.5V | Industrial<br>(-40°C to 85°C) |

Notes: 1. Use 512-Kbit density parts to replace Altera EPC1441.

- Use 1-Mbit density parts to replace Altera EPC1
- Use 2-Mbit density parts to replace Altera EPC2.
- The AT17LVxxxA do not support JTAG programming. They use a 2-wire serial interface for in-system programming.

|     | Package Type                                            |  |
|-----|---------------------------------------------------------|--|
| 8P3 | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) |  |
| 20J | 20-lead, Plastic J-leaded Chip Carrier (PLCC)           |  |



#### 12. **Packaging Information**

#### 12.1 **8P3 - PDIP**





**End View** 



COMMON DIMENSIONS (Unit of Measure = inches)

| SYMBOL | MIN       | NOM   | MAX   | NOTE |
|--------|-----------|-------|-------|------|
| А      |           |       | 0.210 | 2    |
| A2     | 0.115     | 0.130 | 0.195 |      |
| b      | 0.014     | 0.018 | 0.022 | 5    |
| b2     | 0.045     | 0.060 | 0.070 | 6    |
| b3     | 0.030     | 0.039 | 0.045 | 6    |
| С      | 0.008     | 0.010 | 0.014 |      |
| D      | 0.355     | 0.365 | 0.400 | 3    |
| D1     | 0.005     |       |       | 3    |
| Е      | 0.300     | 0.310 | 0.325 | 4    |
| E1     | 0.240     | 0.250 | 0.280 | 3    |
| е      | 0.100 BSC |       |       |      |
| eA     | 0.300 BSC |       |       | 4    |
| L      | 0.115     | 0.130 | 0.150 | 2    |

Notes:

- This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA for additional information.
   Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3.
   D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch.
   E and eA measured with the leads constrained to be perpendicular to datum.

- 5. Pointed or rounded lead tips are preferred to ease insertion.
- 6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm).

06/21/11

**Atmel** 

Package Drawing Contact: packagedrawings@atmel.com TITLE 8P3, 8-lead, 0.300" Wide Body, Plastic Dual In-line Package (PDIP)

GPC DRAWING NO. REV. PTC 8P3 D



### 12.2 20J - PLCC



Notes: 1. This package conforms to JEDEC reference MS-018, Variation AA

Dimensions D1 and E1 do not include mold protrusion.
 Allowable protrusion is .010"(0.254mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line.

3. Lead coplanarity is 0.004" (0.102mm) maximum

| (Officer Measure = mm) |           |     |        |        |  |  |  |
|------------------------|-----------|-----|--------|--------|--|--|--|
| SYMBOL                 | MIN       | NOM | MAX    | NOTE   |  |  |  |
| Α                      | 4.191     | _   | 4.572  |        |  |  |  |
| A1                     | 2.286     | _   | 3.048  |        |  |  |  |
| A2                     | 0.508     | -   | _      |        |  |  |  |
| D                      | 9.779     | _   | 10.033 |        |  |  |  |
| D1                     | 8.890     | -   | 9.042  | Note 2 |  |  |  |
| Е                      | 9.779     | -   | 10.033 |        |  |  |  |
| E1                     | 8.890     | _   | 9.042  | Note 2 |  |  |  |
| D2/E2                  | 7.366     | -   | 8.382  |        |  |  |  |
| В                      | 0.660     | _   | 0.813  |        |  |  |  |
| B1                     | 0.330     | _   | 0.533  |        |  |  |  |
| е                      | 1.270 TYP |     |        |        |  |  |  |

10/04/01

Atmel

Package Drawing Contact: packagedrawings@atmel.com

TITLE
20J, 20-lead, Plastic J-leaded Chip Carrier (PLCC)

DRAWING NO. REV.

**Atmel** 

# 13. Revision History

| Rev. No. | Date    | History                                                                                                                                 |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 23221    |         | The AT17LV65A, AT17LV128A, and AT17LV256A are not recommended for new designs.                                                          |
|          | 10/2014 | Removed the commercial and TQFP options.                                                                                                |
|          |         | Updated the 8P3 package outline drawing, ordering code details, ordering code table, document's template, Atmel logos, disclaimer page. |













**Atmel Corporation** 

1600 Technology Drive, San Jose, CA 95110 USA

T: (+1)(408) 441.0311

F: (+1)(408) 436.4200

www.atmel.com

© 2014 Atmel Corporation. / Rev.: Atmel-2322I-FPGA-AT17LV65A-128A-256A-512A-002A-Datasheet\_102014.

Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.