### **Functional Block Diagram**





# TABLE OF CONTENTS

| <u>Section</u>                               | <u>Page</u> |
|----------------------------------------------|-------------|
| 1. Electrical Specifications                 | 4           |
| 2. Typical Application Schematic             |             |
| 3. Bill of Materials                         |             |
| 4. Functional Description                    | 18          |
| 4.1. Overview                                | 18          |
| 4.2. Clocking                                |             |
| 4.3. Tuning                                  | 18          |
| 4.4. FM Receiver                             |             |
| 4.5. DAB Radio Receiver                      |             |
| 4.6. Stereo Audio Processing                 |             |
| 4.7. FM Seek and Valid Station Qualification | 20          |
| 4.8. RDS/RBDS Decoder                        |             |
| 5. Audio Interface                           |             |
| 5.1. Analog Audio                            |             |
| 5.2. Digital Audio Interface                 |             |
| 6. Control Interface                         |             |
| 6.1. SPI Control Interface                   |             |
| 6.2. I2C Control Bus                         |             |
| 6.3. Programming                             | 27          |
| 6.4. Serial Flash Interface                  | 27          |
| 6.5. Reset Timing and Power States           |             |
| 7. Pin Descriptions                          |             |
| 7.1. Si4684-A10-GM Pin Description           |             |
| 7.2. Si4684-A10-GD Pin Description           |             |
| 8. Ordering Guide                            | 35          |
| 9. Package Outlines                          | 36          |
| 9.1. Si4684-A10-GM Package Outline           | 36          |
| 9.2. Si4684-A10-GD Package Outline           |             |
| 10. PCB Land Patterns                        | -           |
| 10.1. Si4684-A10-GM PCB Land Pattern         |             |
| 10.2. Si4684-A10-GD PCB Land Pattern         | 42          |
| 11. Top Markings                             |             |
| 11.1. Si4684-A10-GM Top Marking              | 44          |
| 11.2. Si4684-A10-GM Top Mark Explanation     | 44          |
| 11.3. Si4684-A10-GD Top Marking              | 45          |
| 11.4. Si4684-A10-GD Top Marking Explanation  |             |
| Document Change List                         |             |
| Contact Information                          | 47          |



### 1. Electrical Specifications

Table 1. Recommended Operating Conditions\*

| Parameter                   | Symbol            | Test Condition | Min  | Тур | Max | Unit |
|-----------------------------|-------------------|----------------|------|-----|-----|------|
| Analog Supply Voltage       | V <sub>A</sub>    |                | 1.71 | 1.8 | 2.0 | V    |
| Interface Supply Voltage    | V <sub>IO</sub>   |                | 1.62 | 1.8 | 3.6 | V    |
| Core Digital Supply Voltage | V <sub>CORE</sub> |                | 1.62 | 1.8 | 2.0 | V    |
| Memory Supply Voltage       | V <sub>MEM</sub>  |                | 1.62 | 1.8 | 2.0 | V    |

\*Note: All minimum (Min) and maximum (Max) specifications are guaranteed and apply across the recommended operating conditions. Typical (Typ) values apply at VA = VIO = VCORE = VMEM = 1.8 V, and 25 °C unless otherwise stated. Parameters are tested in production unless otherwise stated.



Table 2. DC Characteristics 1,2

 $(T_{AMB} = 25 \text{ °C}, VA = VIO = VMEM = VCORE = 1.8 V)$ 

| Parameter            | Symbol               | Test Condition      | Min | Тур  | Max  | Unit |
|----------------------|----------------------|---------------------|-----|------|------|------|
| RESET                |                      |                     |     | •    |      |      |
| VA                   |                      | RSTB pin = low      | _   | 0.5  | 5    | μΑ   |
| VCORE                |                      |                     | _   | 1    | 8    | μΑ   |
| VMEM                 |                      |                     | _   | 1    | 8    | μΑ   |
| VIO                  |                      |                     | _   | 0.5  | 3    | μΑ   |
| STARTUP              |                      |                     |     |      |      |      |
| VA                   |                      | RSTB pin = high     | _   | 1    | _    | μΑ   |
| VCORE                |                      |                     | _   | 8.5  | _    | mA   |
| VMEM                 |                      |                     | _   | 1    | _    | mA   |
| VIO                  |                      |                     | _   | 160  | _    | μΑ   |
| OPERATIONAL—Analog F | M Mode               |                     | •   |      |      |      |
| VA                   |                      | Analog FM reception | _   | 19.1 | 22.7 | mA   |
| VCORE                |                      |                     | _   | 7.4  | 9.1  | mA   |
| VMEM                 |                      |                     | _   | 4.8  | 6.2  | mA   |
| VIO                  |                      |                     | _   | 0.1  | 0.1  | mA   |
| OPERATIONAL—DAB/DAE  | 3+ Mode <sup>3</sup> |                     | •   |      |      |      |
| VA                   |                      | DAB/DAB+ reception  | _   | 23.9 | 25.0 | mA   |
| VCORE                |                      |                     | _   | 14.0 | 17.0 | mA   |
| VMEM                 |                      |                     | _   | 9.0  | 13.3 | mA   |
| VIO                  |                      |                     | _   | 0.3  | 0.6  | mA   |
| Notos                |                      |                     |     | 1    | ı    |      |

#### Notes:

- 1. Power states are described in Section "6.5. Reset Timing and Power States".
- **2.** Characteristics apply to firmware FM 2.0.10 and firmware DAB 1.0.6. For later firmware versions see "Si468x Data Sheet Addendum". Parameters are tested in production unless otherwise stated.
- **3.** Guaranteed by characterization.
- **4.** For input pins RSTB, SMODE, SCLK, SSB, MOSI, NVMISO, DCLK and DFS.
- 5. For output pins INTB, MISO, NVSBB, NVSCLK, NVMOSI and DOUT.

# Table 2. DC Characteristics<sup>1,2</sup> (Continued) $(T_{AMB} = 25 \, ^{\circ}C, \, VA = VIO = VMEM = VCORE = 1.8 \, V)$

| Parameter                              | Symbol          | Test Condition             | Min                   | Тур | Max | Unit |
|----------------------------------------|-----------------|----------------------------|-----------------------|-----|-----|------|
| I/O Voltages and Currents              |                 |                            |                       |     |     |      |
| High Level Input Voltage <sup>4</sup>  | V <sub>IH</sub> |                            | 0.7 x V <sub>IO</sub> | _   | _   | V    |
| Low Level Input Voltage <sup>4</sup>   | V <sub>IL</sub> |                            | _                     | _   |     | V    |
| High Level Input Current <sup>4</sup>  | I <sub>IH</sub> | V <sub>IO</sub> = 3.6 V    |                       |     |     | μΑ   |
| Low Level Input Current <sup>4</sup>   | I <sub>IL</sub> | V <sub>IO</sub> = 3.6 V    |                       | _   |     | μA   |
| High Level Output Voltage <sup>5</sup> | V <sub>OH</sub> | I <sub>OUT</sub> = 500 μA  |                       | _   | _   | V    |
| Low Level Output Voltage <sup>5</sup>  | V <sub>OL</sub> | I <sub>OUT</sub> = -500 μA | _                     | _   |     | V    |

#### Notes:

- 1. Power states are described in Section "6.5. Reset Timing and Power States" .
- 2. Characteristics apply to firmware FM 2.0.10 and firmware DAB 1.0.6. For later firmware versions see "Si468x Data Sheet Addendum". Parameters are tested in production unless otherwise stated.
- **3.** Guaranteed by characterization.
- 4. For input pins RSTB, SMODE, SCLK, SSB, MOSI, NVMISO, DCLK and DFS.
- 5. For output pins INTB, MISO, NVSBB, NVSCLK, NVMOSI and DOUT.

Table 3. SPI Control Interface Characteristics 1,2,3

 $(T_{AMB} = -40 \text{ to } 85 \text{ °C}, VA = 1.71 \text{ to } 2.0 \text{ V}, VIO = 1.62 \text{ to } 3.6 \text{ V}, VMEM = VCORE = 1.62 \text{ to } 2.0 \text{ V})$ 

| Parameter                                      | Symbol               | Test Condition | Min | Тур | Max | Unit |
|------------------------------------------------|----------------------|----------------|-----|-----|-----|------|
| SCLK Frequency                                 | f <sub>SCLK</sub>    |                | _   | _   | 10  | MHz  |
| SCLK High Time <sup>3</sup>                    | t <sub>HI</sub>      |                | 20  | _   | _   | ns   |
| SCLK Low Time <sup>3</sup>                     | t <sub>LO</sub>      |                | 20  | _   | _   | ns   |
| Input Rise Time <sup>3</sup>                   | t <sub>F</sub>       |                | _   | _   | 20  | ns   |
| Input Fall Time <sup>3</sup>                   | t <sub>R</sub>       |                | _   | _   | 20  | ns   |
| SSB Setup to SCLK Rise <sup>3</sup>            | t <sub>SU:SSB</sub>  |                | 10  | _   | _   | ns   |
| SSB Hold from SCLK Fall <sup>3</sup>           | t <sub>H:SSB</sub>   |                | 0   | _   | _   | ns   |
| MOSI Setup to SCLK Rise <sup>3</sup>           | t <sub>SU:MOSI</sub> |                | 10  | _   | _   | ns   |
| MOSI Hold from SCLK Fall <sup>3</sup>          | t <sub>H:MOSI</sub>  |                | 0   |     |     | ns   |
| MISO Output Delay from SCLK Fall <sup>3</sup>  | t <sub>PD</sub>      |                | 0   | _   | 20  | ns   |
| MISO Drive Delay from SSB Fall <sup>3</sup>    | t <sub>D</sub>       |                | _   | _   | 20  | ns   |
| MISO Tristate Delay from SSB Rise <sup>3</sup> | t <sub>Z</sub>       |                | _   | _   | 20  | ns   |
| Capacitive Loading <sup>3</sup>                | C <sub>B</sub>       |                | _   | _   | 50  | pF   |
|                                                | •                    |                |     | '   |     | •    |

#### Notes:

- 1. The SPI interface transparently supports Mode 0,0 and Mode 1,1, both of which use the rising edge of the clock to capture data. The user must not pulse SSB high between each byte, because SSB is used to frame commands and replies. SSB must be held low for the duration of the SPI transaction, and raised at the end to signal the completion of a command write or a reply read.
- 2. See SPI Control Interface Protocol in Figure 9, "Si4684 SPI Control Interface Bus Protocol SPI Mode 0,0" and Figure 10, "Si4684 SPI Control Interface Bus Protocol SPI Mode 1,1".
- 3. Guaranteed by characterization.



Figure 1. SPI Control Interface Timing Parameters



Table 4. I<sup>2</sup>C Control Interface Characteristics\*

 $(T_{AMB} = -40 \text{ to } 85 \text{ °C}, VA = 1.71 \text{ to } 2.0 \text{ V}, VIO = 1.62 \text{ to } 3.6 \text{ V}, VMEM = VCORE = 1.62 \text{ to } 2.0 \text{ V})$ 

| Parameter                              | Symbol                               | Test Condition | Min                            | Тур | Max | Unit |
|----------------------------------------|--------------------------------------|----------------|--------------------------------|-----|-----|------|
| SCL Frequency                          | f <sub>SCL</sub>                     |                | 0                              | _   | 400 | kHz  |
| SCL High Time                          | t <sub>HI</sub>                      |                | 0.6                            | _   | _   | μs   |
| SCL Low Time                           | t <sub>LO</sub>                      |                | 1.3                            | _   | _   | μs   |
| SCL Input to SDA ↓ Setup (START)       | t <sub>SU:STA</sub>                  |                | 0.6                            | _   | _   | μs   |
| SCL Input from SDA ↓ Hold (START)      | t <sub>HD:STA</sub>                  |                | 0.6                            | _   | _   | μs   |
| SDA Input to SCL ↑ Setup               | t <sub>SU:DAT</sub>                  |                | 100                            | _   | _   | ns   |
| SDA Input from SCL ↓ Hold              | t <sub>HD:DAT</sub>                  |                | 0                              | _   | _   | ns   |
| SDA Output Delay                       | t <sub>PD:DAT</sub>                  |                | 50                             | _   | 900 | ns   |
| SCL Input to SDA ↓ Setup (STOP)        | t <sub>SU:STO</sub>                  |                | 0.6                            | _   | _   | μs   |
| STOP to START Time                     | t <sub>BUF</sub>                     |                | 1.3                            | _   | _   | μs   |
| SDA Output Fall Time                   | t <sub>f:OUT</sub>                   |                | 20 + 0.1 C <sub>B</sub><br>1pF | _   | 150 | ns   |
| SDA Input, SCL Rise/Fall Time          | t <sub>f:IN,</sub> t <sub>r:IN</sub> |                | 0                              | _   | 300 | ns   |
| Capacitive Loading                     | C <sub>B</sub>                       |                | _                              | _   | 50  | pF   |
| Pulse Width Rejected by Input Filter   | t <sub>SP</sub>                      |                | _                              | _   | 50  | ns   |
| *Note: Guaranteed by characterization. |                                      |                |                                |     |     |      |



Figure 2. I<sup>2</sup>C Control Interface Timing Parameters



Table 5. I<sup>2</sup>S Digital Audio Interface Characteristics  $^*$  (T<sub>AMB</sub> = -40 to 85 °C, VA = 1.71 to 2.0 V, VIO = 1.62 to 3.6 V, VMEM = VCORE = 1.62 to 2.0 V)

| Parameter                        | Symbol                | Test Condition | Min  | Тур | Max | Unit |
|----------------------------------|-----------------------|----------------|------|-----|-----|------|
| DCLK Frequency                   | f <sub>DCLK</sub>     |                | _    | _   | 15  | MHz  |
| DCLK Input Cycle Time            | t <sub>CYC:DCLK</sub> |                | 66.7 | _   |     | ns   |
| DCLK Input Pulse Width High      | t <sub>HI:DCLK</sub>  |                | 20   | _   |     | ns   |
| DCLK Input Pulse Width Low       | t <sub>LO:DCLK</sub>  |                | 20   | _   |     | ns   |
| DFS Setup Time                   | t <sub>SU:DFS</sub>   |                | 5    | _   |     | ns   |
| DFS Hold Time                    | t <sub>HD:DFS</sub>   |                | 5    | _   |     | ns   |
| DOUT Output Delay                | t <sub>PD:DOUT</sub>  |                | 0    | _   | 10  | ns   |
| Capacitive Loading               | C <sub>B</sub>        |                | _    | _   | 50  | pF   |
| *Note: Guaranteed by characteriz | ation.                |                |      |     |     |      |



**Figure 3. Digital Audio Interface Timing Parameters** 

Table 6. Serial Flash Interface Characteristics 1,2

 $(T_{AMB} = -40 \text{ to } 85 \text{ °C}, VA = 1.71 \text{ to } 2.0 \text{ V}, VIO = 1.62 \text{ to } 3.6 \text{ V}, VMEM = VCORE = 1.62 \text{ to } 2.0 \text{ V})$ 

| Parameter                    | Symbol                 | Test Condition | Min | Тур | Max | Unit |
|------------------------------|------------------------|----------------|-----|-----|-----|------|
| NVSCLK Frequency             | f <sub>NVSCLK</sub>    |                | _   | _   | 40  | MHz  |
| NVSCLK High Time             | t <sub>HI</sub>        |                | 10  | _   | _   | ns   |
| NVSCLK Low Time              | t <sub>LO</sub>        |                | 10  | _   | _   | ns   |
| Input/Output Rise Time       | t <sub>R</sub>         |                | _   | _   | 20  | ns   |
| Input/Output Fall Time       | t <sub>F</sub>         |                | _   | _   | 20  | ns   |
| NVSSB Setup to NVSCLK Rise   | t <sub>SU:NVSSB</sub>  |                | 10  | _   | _   | ns   |
| NVSSB Hold from NVSCLK Fall  | t <sub>H:NVSSB</sub>   |                | 0   | _   | _   | ns   |
| NVMOSI Setup to NVSCLK Rise  | t <sub>SU:NVMOSI</sub> |                | 10  | _   | _   | ns   |
| NVMOSI Hold from NVSCLK Fall | t <sub>H:NVMOSI</sub>  |                | 0   | _   | _   | ns   |
| NVMISO Setup to NVSCLK Rise  | t <sub>SU:NVMISO</sub> |                | 10  | _   |     | ns   |
| NVMISO Hold from NVSCLK Rise | t <sub>H:NVMISO</sub>  |                | 10  |     |     | ns   |

#### Notes:

- 1. The Serial Flash interface supports SPI Mode 1,1, which uses the rising edge of the clock to capture data.
- 2. Guaranteed by characterization.



Figure 4. Serial Flash Interface Timing Parameters



Table 7. Analog FM Receiver Characteristics 1,2,3

 $(T_{AMB} = -40 \text{ to } 85 \text{ °C}, VA = 1.71 \text{ to } 2.0 \text{ V}, VIO = 1.62 \text{ to } 3.6 \text{ V}, VMEM = VCORE = 1.62 \text{ to } 2.0 \text{ V})$ 

| Parameter                                  | Symbol          | Test Condition                                                              | Min | Тур | Max | Unit  |
|--------------------------------------------|-----------------|-----------------------------------------------------------------------------|-----|-----|-----|-------|
| Input Frequency                            | f <sub>RF</sub> |                                                                             | 76  | _   | 108 | MHz   |
| Audio Sensitivity <sup>4</sup>             |                 | SINAD = 26 dB                                                               | _   | 0.7 | 1.0 | μV    |
| RDS Sensitivity <sup>4,5</sup>             |                 | F <sub>DEV</sub> = 2 kHz,<br>RDS BLER < 5%,<br>Analog audio output mode     | _   | 4   | _   | μV    |
| Input IP3 <sup>5</sup>                     |                 | $ f_2 - f_1  > 2 \text{ MHz}, f_0 = 2 \times f_1 - f_2,$<br>AGC is disabled | 90  | 96  | _   | dΒμV  |
| Image Rejection <sup>5</sup>               |                 |                                                                             | 35  | 45  | _   | dB    |
| AM Suppression <sup>5</sup>                |                 | F <sub>DEV</sub> = 22.5 kHz                                                 | 53  | 58  | _   | dB    |
| Adjacent Channel Selectivity               |                 | ±200 kHz                                                                    | 35  | 50  | _   | dB    |
| Alternate Channel Selectivity              |                 | ±400 kHz                                                                    | 35  | 43  | _   | dB    |
| Audio Output Voltage                       |                 | F <sub>DEV</sub> = 22.5 kHz                                                 | 48  | 52  | 55  | mVrms |
| Audio Output L/R Imbalance                 |                 | F <sub>DEV</sub> = 75 kHz                                                   | -1  | _   | 1   | dB    |
| Audio Frequency Response Low <sup>5</sup>  |                 | ±3 dB                                                                       | _   | _   | 30  | Hz    |
| Audio Frequency Response High <sup>5</sup> |                 | ±3 dB                                                                       | 15  | _   | _   | kHz   |
| Audio Stereo Separation                    |                 | F <sub>DEV</sub> = 75 kHz                                                   | 35  | 45  | _   | dB    |
| Audio Mono SNR                             |                 | F <sub>DEV</sub> = 22.5 kHz                                                 | 62  | 68  | _   | dB    |
| Audio Stereo SNR <sup>5</sup>              |                 | F <sub>DEV</sub> = 22.5 kHz                                                 | _   | 60  | _   | dB    |
| Audio Mono THD                             |                 | F <sub>DEV</sub> = 75 kHz                                                   | _   | 0.1 | 0.5 | %     |
| Audio Mono SINAD                           |                 | F <sub>DEV</sub> = 75 kHz                                                   | 60  |     | _   | dB    |
| De-emphasis Time Constant <sup>5</sup>     |                 | FM_DEEMPHASIS = 75 μs                                                       | 70  | 75  | 80  | μs    |
|                                            |                 | FM_DEEMPHASIS = 50 μs                                                       | 45  | 50  | 54  | μs    |
| Seek/Tune Time <sup>5</sup>                |                 | Tune Mode = 0<br>(FM Analog mode)                                           | _   | _   | 60  | ms/ch |
| RSSI Offset                                |                 | RF Input levels of 0 and 60 dBμV                                            | -3  | _   | 3   | dB    |

#### Notes:

- 1. Characteristics apply to firmware FM 2.0.10. For later firmware versions see "Si468x Data Sheet Addendum". Parameters are tested in production unless otherwise stated.
- 2. Test Setup and Test Conditions are available in "AN651: Si46xx Evaluation Board Test Procedure". Tested at RF = 98.0 MHz.
- **3.** To ensure proper operation and receiver performance, follow the guidelines in "AN650: Si46xx Schematic and Layout Guide". Silicon Laboratories will evaluate schematics and layouts for qualified customers.
- **4.** Signal generator reading. Voltage at VHF pin typically 6 dB higher.
- 5. Guaranteed by characterization.



### Table 8. DAB Receiver Characteristics 1,2,3

 $(T_{AMB} = -40 \text{ to } 85 \text{ °C}, VA = 1.71 \text{ to } 2.0 \text{ V}, VIO = 1.62 \text{ to } 3.6 \text{ V}, VMEM = VCORE = 1.62 \text{ to } 2.0 \text{ V})$ 

| Parameter                                  | Symbol          | Test Condition                                           | Min | Тур  | Max | Unit |
|--------------------------------------------|-----------------|----------------------------------------------------------|-----|------|-----|------|
| Input Frequency <sup>4</sup>               | F <sub>rf</sub> |                                                          | 168 | _    | 240 | MHz  |
| Input IP3 <sup>4</sup>                     |                 | LNA gain = 5 dB                                          | _   | 103  | _   | dΒμV |
| Sensitivity <sup>4</sup>                   |                 | BER = 10 <sup>-4</sup><br>LNA gain = 15 dB               | _   | 2.0  | _   | μV   |
|                                            |                 |                                                          | _   | -101 | _   | dBm  |
| First Adjacent Selectivity <sup>4,5</sup>  |                 | BER = 10 <sup>-4</sup> , ±1.712 MHz                      | _   | 46   | _   | dB   |
| Second Adjacent Selectivity <sup>4,5</sup> |                 | BER = 10 <sup>-4</sup> , ±3.424 MHz                      | _   | 48   | _   | dB   |
| Third Adjacent Selectivity <sup>4,5</sup>  |                 | BER = 10 <sup>-4</sup> , ±5.136 MHz                      | _   | 48   | _   | dB   |
| Ensemble Acquisition Time <sup>4,6</sup>   |                 | For a valid channel, after powerup<br>RF Level = -47 dBm | _   | 940  | _   | ms   |

#### Notes:

- 1. Characteristics apply to firmware DAB 1.0.6. For later firmware versions see "Si468x Data Sheet Addendum". Parameters are tested in production unless otherwise stated.
- 2. Test Setup and Test Conditions are available in "AN651: Si46xx Evaluation Board Test Procedure". Tested at RF = 195.936 MHz.
- **3.** To ensure proper operation and receiver performance, follow the guidelines in "AN650: Si46xx Schematic and Layout Guide". Silicon Laboratories will evaluate schematics and layouts for qualified customers.
- 4. Guaranteed by characterization.
- 5. In selectivity measurements, RF blocker used is concord with the mask defined in section 7.3.3.1.1 in EN50248 (2001).
- **6.** Time measured from the completion of the DAB tuning command to the setting of the ACQ bit indicating ensemble acquisition. For ETI filed used in BER test see AN651.



Table 9. Reference Clock and Crystal Characteristics<sup>1</sup>

 $(T_{AMB} = -40 \text{ to } 85 \text{ °C}, VA = 1.71 \text{ to } 2.0 \text{ V}, VIO = 1.62 \text{ to } 3.6 \text{ V}, VMEM = VCORE = 1.62 \text{ to } 2.0 \text{ V})$ 

| Parameter                               | Symbol | Test Condition                          | Min                                 | Тур                                 | Max                                 | Unit |
|-----------------------------------------|--------|-----------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|------|
|                                         |        | Reference Clock                         | 1                                   | 1                                   | I                                   |      |
| Reference Clock Frequency               | RCLK   |                                         | n x 5.4<br>(see Note <sup>2</sup> ) | n x 6.0<br>(see Note <sup>2</sup> ) | n x 6.6<br>(see Note <sup>2</sup> ) | MHz  |
| Reference Clock Accuracy                |        |                                         | -50                                 | _                                   | 50                                  | ppm  |
| Reference Clock Duty Cycle              |        |                                         | 45                                  | _                                   | 55                                  | %    |
| Reference Clock Phase Noise             |        | See Mask in Figure 5                    | _                                   | _                                   | _                                   | _    |
|                                         |        | Crystal Oscillator                      | 1                                   |                                     |                                     |      |
| Crystal Frequency                       |        |                                         | n x 5.4<br>(see Note <sup>2</sup> ) | n x 6.0<br>(see Note <sup>2</sup> ) | n x 6.6<br>(see Note <sup>2</sup> ) | MHz  |
| Crystal Accuracy                        |        |                                         | -50                                 | _                                   | 50                                  | ppm  |
| Crystal Load Capacitance <sup>3,4</sup> |        | 6 MHz<br>(500 Ω Startup ESR)            | 5                                   | _                                   | 30                                  | pF   |
|                                         |        | 36.864 MHz<br>(400 Ω Startup ESR)       | 5                                   | _                                   | 7.5                                 | pF   |
| Crystal Startup ESR <sup>3</sup>        |        | 6 MHz<br>(30 pF load capacitance)       | _                                   | _                                   | 500                                 | Ω    |
|                                         |        | 36.864 MHz<br>(7.5 pF load capacitance) | _                                   | _                                   | 400                                 | Ω    |

#### Notes

- 1. Guaranteed by design.
- **2.** n = 1,2,3,4,5,6.
- **3.** Refer to "AN649: Si46xx Programming Guide", Section 8 for further details on how to choose crystal for Si46xx application.
- 4. If load capacitance > 14 pF, it requires two external capacitances due to limits in the internal tuning range.



Figure 5. Reference Clock Phase Noise Mask (referred to 6 MHz)



**Table 10. Thermal Conditions** 

| Symbol         | Test Condition                      | Min                                                             | Тур                                                  | Max                                                  | Units                         |
|----------------|-------------------------------------|-----------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|-------------------------------|
| T <sub>A</sub> | _                                   | -40                                                             | 25                                                   | 85                                                   | °C                            |
| TJ             | θ <sub>JA (QFN)</sub> ~ 25 °C/W     | _                                                               | _                                                    | 90                                                   | °C                            |
|                | θ <sub>JA (WLCSP)</sub> ~ 33.5 °C/W |                                                                 | _                                                    | 90                                                   | °C                            |
|                |                                     | T <sub>A</sub> — T <sub>J</sub> θ <sub>JA (QFN)</sub> ~ 25 °C/W | T <sub>A</sub> — — — — — — — — — — — — — — — — — — — | T <sub>A</sub> — — — — — — — — — — — — — — — — — — — | T <sub>A</sub> — — — — — — 90 |

\*Note: The  $\theta_{JA}$  performance is layout and package dependent. Application recommendations to follow.

**Table 11. Absolute Maximum Limits** 

| Parameter                                  | Symbol            | Test Condition | Min         | Max                  | Units    |
|--------------------------------------------|-------------------|----------------|-------------|----------------------|----------|
| Analog Supply Voltage <sup>1,2</sup>       | V <sub>A</sub>    |                | -0.3        | 2.2                  | V        |
| Interface Supply Voltage <sup>1,2</sup>    | V <sub>IO</sub>   |                | -0.3        | 3.9                  | V        |
| Core Digital Supply Voltage <sup>1,2</sup> | V <sub>CORE</sub> |                | -0.3        | 2.2                  | V        |
| Memory Supply Voltage <sup>1,2</sup>       | $V_{MEM}$         |                | -0.3        | 2.2                  | V        |
| Input Voltage <sup>1,2,3</sup>             | V <sub>IN</sub>   |                | -0.3        | V <sub>IO</sub> +0.3 | V        |
| Input Current <sup>1,2,3</sup>             | I <sub>IN</sub>   |                | _           | 10                   | mA       |
| Operating Temperature <sup>1,2</sup>       | T <sub>OP</sub>   |                | -45         | 95                   | С        |
| Storage Temperature <sup>1,2</sup>         | T <sub>STG</sub>  |                | <b>-</b> 55 | 150                  | С        |
| RF Input Level <sup>1,2,4</sup>            | RF <sub>IN</sub>  |                | -0.3        | 1.7                  | $V_{PK}$ |
| RF Input Level <sup>1,2,5</sup>            | RF <sub>IN</sub>  |                | _           | 13                   | dBm      |
| HBM ESD                                    | V <sub>HBM</sub>  | QFN            | _           | 4000                 | V        |
|                                            |                   | WLCSP          | _           | 4000                 | V        |
| CDM ESD                                    | V <sub>CDM</sub>  | QFN            | _           | 1000                 | V        |
|                                            |                   | WLCSP          | _           | 900                  | V        |
| MM ESD                                     | $V_{MM}$          | QFN            | _           | 300                  | V        |
|                                            |                   | WLCSP          | _           | 300                  | V        |

- 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure beyond recommended operating conditions for extended periods may affect device reliability.
- 2. Guaranteed by design.
- 3. For input pins RSTB, SMODE, SCLK, SSB, MOSI, NVMISO, DCLK and DFS.
- 4. At Analog pins XTALI, XTALO.
- 5. At RF pin VHFI and VHFSW.



# 2. Typical Application Schematic



\*Note: The application schematic assumes that the headphone amplifier uses true ground as HPOUT\_COM.



### 3. Bill of Materials

**Table 12. Bill of Materials** 

| Required Component(s) | Value/Description                        |
|-----------------------|------------------------------------------|
| U1                    | Si4684 Digital Radio Receiver            |
| L1                    | Tuning inductor, 120 nH, 0603 wire wound |
| L2                    | Tuning inductor, 36 nH, 0603 wire wound  |
| C1                    | Band tuning cap, 100 pF                  |
| C2                    | VA Supply bypass capacitor, 5.6 pF       |
| C3, C6, C7, C8        | Supply bypass capacitor, 2.2 nF, Z5U/X7R |
| C4                    | Supply bypass capacitor, 0.1 μF, Z5U/X7R |
| C5                    | Supply bypass capacitor, 1 μF            |
| C12, C13, C14         | Filter capacitor, 100 pF                 |
| FB1, FB2, FB3         | Ferrite bead filter, 1 kΩ                |
| D1, D2, D3            | ESD protection diode                     |
| Optional Component(s) | Value/Description                        |
| X1                    | Crystal                                  |
| U2                    | Serial Flash, 16 Mb, Microchip SST25     |
| R1, R2                | Resistor, 2 k $\Omega$                   |
| R3                    | Resistor, 600 kΩ                         |

### 4. Functional Description

#### 4.1. Overview



Figure 6. Si4684 Block Diagram

The Si4684 offers a complete and cost-effective platform to support global analog VHF Band II and digital VHF Band III radio standards by integrating multiband RF tuner, demodulator, channel decoder, and audio processing on a single die. The high level of integration and complete system production test simplifies design-in, increases system quality, and improves reliability and manufacturability.

The Si4684 supports worldwide analog FM radio reception and incorporates a fully integrated decoder for the European Radio Data System (RDS) and the North American Radio Broadcast Data System (RDBS), including all required symbol decoding, block synchronization, error detection, and error correction functions.

The Si4684 additionally supports digital DAB and DAB+ reception, incorporating digital channel demodulation and decoding functions, along with audio decoding.

Leveraging Silicon Laboratories' proven and patented digital low intermediate frequency (Low-IF) receiver architecture, the Si4684 delivers superior RF performance and interference rejection. The solution offers auto-calibrated digital tuning, and proven FM seek functionality based on multiple signal quality and band parameters. The Si4684 offers highly flexible and advanced audio processing including noise blanking, programmable soft mute, FM stereo-mono blend, and

FM hi-cut filters. In addition, the Si4684 provides an integrated clock oscillator or accepts a reference clock and supports a selectable control interface (SPI or I<sup>2</sup>C).

The Si4684 receiver system requires a minimal bill of materials and offers extremely low power consumption, making the solution ideal for handheld and portable consumer electronic devices.

#### 4.2. Clocking

The Si4684 generates all internal clocking from an external crystal using an on-chip oscillator or an external programmable reference clock. The reference clock of Si4684 is a sinusoidal or rectangular clock provided by an external source on pin XTALI. The POWER\_UP command enables the selection of an external crystal or reference clock. The Si4684 features programmable loading capacitors for the on-chip crystal oscillator, eliminating external loading capacitors.

#### 4.3. Tuning

The Si4684 includes a complete, fully integrated PLL-VCO frequency synthesizer to generate the quadrature local oscillator (LO) input to the VHF mixer. No external loop filter capacitors or VCO inductors are required. The FM and DAB tuning commands automatically configure the frequency synthesizer to generate the appropriate LO frequency to receive the desired channel.

18 Rev. 1.0

Downloaded from Arrow.com.



#### 4.4. FM Receiver

The Si4684 FM receiver is based on Silicon Laboratories' proven FM radio family. The part leverages Silicon Laboratories' proven and patented Low-IF digital architecture, delivering excellent RF performance and interference rejection. The proven digital techniques provide excellent sensitivity in weak signal environments while providing superb selectivity and inter-modulation immunity in strong signal environments.

The Si4684 supports the worldwide FM broadcast band (76–108 MHz) with channel spacings of 50, 100, and 200 kHz. The Low-IF architecture utilizes a single converter stage and digitizes the audio signal using a high-resolution analog-to-digital converter. The stereo audio output can be directed either to an external headphone amplifier via the LOUT and ROUT pins or to other system ICs through a digital audio interface (I<sup>2</sup>S).

#### 4.4.1. FM Received Signal Qualifiers

A tuned signal's quality can vary with the environmental conditions, time of day, and geographical location among many other factors. To adequately manage the audio output and avoid unpleasant audible effects to the end-user, the Si4684 monitors and provides indicators of signal quality, allowing the on-chip DSP and host processor (if required) to perform signal processing. The Si4684 monitors and reports a set of industry-standard signal quality metrics including on-channel RSSI, SNR, multipath interference on FM signal and FM pilot detection.

#### 4.4.2. FM De-emphasis

Pre-emphasis and de-emphasis is a technique used by FM broadcasters to improve the signal-to-noise ratio of FM receivers by reducing the effects of high-frequency interference and noise. When the FM signal is transmitted, a pre-emphasis filter is applied to accentuate the high audio frequencies. The Si4684 incorporates a de-emphasis filter which attenuates high frequencies to restore a flat frequency response. Two time constants are used in various regions. The deemphasis time constant is programmable to 50 or 75  $\mu s$ .

#### 4.4.3. FM Soft Mute

The soft mute feature is available to attenuate the audio outputs and minimize audible noise in compromised signal conditions. The Si4684 triggers soft mute by monitoring signal metrics such as audio SNR. The thresholds for activating soft mute are programmable, as are soft mute attenuation levels and attack and decay rates. The Si4684 provides the soft mute feature in the FM band.

#### 4.4.4. FM Hi-Cut Control

Hi-cut control is employed on the Si4684 audio outputs with degradation of signal quality. Signal quality metrics such as audio SNR, on-channel RSSI, and multipath SNR are monitored concurrently in forcing hi-cut of the audio outputs. Programmable minimum and maximum thresholds are available for all metrics. Attack and release rates for hi-cut are programmable for all metrics. Hi-cut can be disabled by setting the hi-cut filter setting to the default audio bandwidth for FM.

#### 4.5. DAB Radio Receiver

The Si4684 DAB radio receiver offers VHF Band III (168–240 MHz) reception capability and is fully compliant with ETSI EN 300 401 (DAB) and ETSI TS 102 563 (DAB+). The Si4684 DAB receiver supports DAB and DAB+ via an integrated source decoder that supports both MPEG Audio Layer 2 (DAB) and HE-AAC V2 (DAB+). The stereo audio output can be directed either to an external headphone amplifier via analog and/or to other system ICs through an I<sup>2</sup>S digital audio interface.

The Si4684 DAB receiver additionally supports data services such as Dynamic Labels, Intellitext, Electronic Program Guide (EPG), Slideshow and Journaline® with the appropriate external decoders.



#### 4.6. Stereo Audio Processing

The output of the FM demodulator is a stereo multiplexed (MPX) signal. The MPX signal format consists of left + right (L+R) audio, left - right (L-R) audio, a 19 kHz pilot tone, and RDS/RBDS data as shown in Figure 7, "MPX Signal Spectrum".



Figure 7. MPX Signal Spectrum

#### 4.6.1. Stereo Decoder

The Si4684 integrated stereo decoder automatically decodes the MPX signal using DSP techniques. The 0–15 kHz (L+R) signal is the mono output of the FM tuner. Stereo is generated from the (L+R), (L-R), and a 19 kHz pilot tone. The pilot tone is used as a reference to recover the (L-R) signal. Output left and right channels are obtained by adding and subtracting the (L+R) and (L-R) signals respectively.

#### 4.6.2. Stereo-Mono Blending

Adaptive noise suppression is employed to gradually combine the stereo left and right audio channels to a mono (L+R) audio signal as the signal quality degrades to maintain optimum sound fidelity under varying reception conditions. Signal quality metrics such as onchannel RSSI and multipath SNR are monitored simultaneously in forcing a blend from stereo to mono. The metric, reflecting the poorest signal quality, takes priority and the stereo signal is blended appropriately. The thresholds for activating stereo-mono blend are programmable, as are the levels for a fully blended state. The attack and decay rates for each metric are programmable. The pilot detection metric is additionally available for read-out.

# 4.7. FM Seek and Valid Station Qualification

The FM seek function will search up or down the selected frequency band for a valid channel. A valid channel is qualified according to a series of programmable signal indicators and thresholds including RSSI and SNR. The seek function can be programmed to stop at the band edge or wrap at the band and continue seeking until arriving at the original departure frequency. The device can be programmed to interrupt the host processor whenever the seek function is complete. Seek is complete when one of the following conditions are met:

- 1. A valid station is found.
- No valid station is found and the stop frequency is found. The stop frequency can be programmed to either the band edge (no wrap) or the starting frequency (wrap).

The Si4684 seek functionality is performed completely on-chip. To facilitate this, the Si4684 can provide real time updates for the signal quality metrics to host processor for station qualification. The Si4684 uses RSSI, SNR, and frequency offset to qualify stations. These variables have programmable thresholds to tailor the seek function to the subjective tastes of customers. RSSI is employed first to screen all possible candidate stations. SNR and frequency offset are subsequently used in screening the RSSI qualified stations. The more thresholds the system engages, the higher the confidence that any found stations will indeed be valid broadcast stations; however, the more challenging levels the thresholds are set to, the longer the overall seek time as more stations and more qualifiers will be assessed. It is recommended that RSSI be set to a midlevel threshold in conjunction with an SNR threshold set to a level delivering acceptable audio performance. This trade-off will eliminate very low RSSI stations whilst keeping the seek time to acceptable levels. In addition to the programmable thresholds, both RSSI and SNR have programmable qualification times. These times can be made shorter to decrease the seek time or made longer to increase the robustness of the seek function. Generally, the time to auto-scan and store valid channels for an entire FM band with all thresholds engaged is very short depending on the band content. Seek is initiated using the FM\_SEEK\_START command. The RSSI, SNR and frequency offset thresholds and qualification time settings are adjustable using properties.



#### 4.8. RDS/RBDS Decoder

The Si4684 implements an advanced, patented, high-performance RDS/RBDS\* processor for demodulation, symbol decoding, block synchronization, error detection, and error correction. The RDS decoder provides several significant benefits over traditional implementations, including very fast and robust RDS synchronization in noisy signal levels with very high block error rates (BLER), industry-leading sensitivity, and improved data reliability in all signal environments.

The Si4684 strong synchronization performance in very noisy/low SNR environments minimizes the number of instances of lost synchronization. Other less robust tuners must attempt to resynchronize in low SNR environments, resulting in lost data and lengthy delays in re-establishing data reception. The Si4684 maintains synchronization to the RDS transmission, despite high BLER. This results in fewer dropped connections, minimal resynchronization time, and greater data reliability in low SNR environments.

The Si4684 reports RDS decoder synchronization status and detailed bit errors in the information word for each RDS block. The range of reportable block errors is 0, 1-2, 3-5, or 6+. More than six errors indicate that the corresponding block information word contains six or more non-correctable errors or that the block check word contains errors.

The Si4684 also provides highly configurable interrupts based on RDS-driven events and conditions. The default settings provide an interrupt when RDS is synchronized and when RDS group data has been received. The configurable interrupts can be set to provide frequent interrupts down to a single received block with BLER. The configurable interrupts also can be set to provide very infrequent interrupts, buffering up to 25 complete RDS groups (100 blocks) with BLER information by block in the on-chip FIFO. The Si4684 also provides configurable interrupts on changes or receipt of the key RDS blocks A and B. This flexibility allows adopters to either conduct extensive RDS data processing on the host or reserve the host processor in power-saving modes with minimal RDS interrupts, allowing the Si4684 to perform RDS processing on-chip.

\*Note: RDS/RBDS is referred to only as RDS throughout the remainder of this document.

### 5. Audio Interface

### 5.1. Analog Audio

High-fidelity digital-to-analog converters (DACs) drive analog audio signals onto the LOUT and ROUT pins. The audio output may be muted. Volume is adjusted digitally.

### 5.2. Digital Audio Interface

The digital audio 3-pin interface consists of data serial lines containing audio data, a bit clock, and a word frame for left and right channel data. The digital audio interface operates in slave mode and supports the I<sup>2</sup>S Audio format.

In the I<sup>2</sup>S Audio format, by default the MSB is captured on the second rising edge of DCLK following each DFS transition. The remaining bits of the word are sent in order, down to the LSB. The left channel is transferred first when the DFS is low, and the right channel is transferred when the DFS is high.

#### 5.2.1. Audio Sample Rates

The Si4684 supports a number of industry-standard sampling rates including 32, 40, 44.1, and 48 kHz.



Figure 8. I<sup>2</sup>S Audio Format



### 6. Control Interface

Two serial port slave protocols are supported, a Serial Peripheral (SPI) Control Interface Protocol and an I<sup>2</sup>C Control Bus Interface Protocol, which allow an external controller to send commands and receive responses from the Si4684.

#### 6.1. SPI Control Interface

The Si4684 control interface operates in SPI Mode when the SMODE pin is tied to GND.

The Si4684 SPI control interface supports the synchronous transfer of data between the part and an external controller via a 4-wire bus consisting of:

- a serial clock (SCLK), provided by the external controller
- a slave select (SSB), allows the master to select a slave device
- a slave data input pin (MOSI)
- a slave data output pin (MISO)

Because all data transfers across the SPI control interface are synchronized to the serial clock (SCLK), there are four possible modes that can be used in an SPI protocol, based on the serial clock's phase (CPHA) and polarity (CPOL).

The Si4684 SPI control interface supports SPI Mode 0 (CPHA=0, CPOL=0), and SPI Mode 3 (CPHA=1, CPOL=1). Figure 9, "Si4684 SPI Control Interface Bus Protocol – SPI Mode 0,0" and Figure 10, "Si4684 SPI Control Interface Bus Protocol – SPI Mode 1,1" show the SPI Control Interface bus protocols for SPI Modes 0 and 3, respectively.



Figure 9. Si4684 SPI Control Interface Bus Protocol – SPI Mode 0.0





Figure 10. Si4684 SPI Control Interface Bus Protocol - SPI Mode 1,1



### 6.2. I<sup>2</sup>C Control Bus

The Si4684 Control interface operates in I<sup>2</sup>C Mode when the SMODE pin is tied to VIO.

The Si4684's I<sup>2</sup>C bus interface supports a 7-bit device addressing procedure and is capable of operating at clock rates up to 400 kHz. Individual data transfers to and from the device are eight bits. The I<sup>2</sup>C bus consists of two wires: a serial clock line (SCL) and a serial data line (SDA). SCL and SDA are mapped to the SCLK and MOSI pins, respectively.

#### 6.2.1. I<sup>2</sup>C Device Address Selection

Four device I<sup>2</sup>C addresses are available, allowing up to four Si4684 receivers to share the same I<sup>2</sup>C bus. The 7-bit device address consists of a 5-bit fixed part (A6:A2), followed by a programmable 2-bit part (A1:A0). The bit which follows the device address indicates whether a read or write I<sup>2</sup>C operation occurs.

The voltage on the A0 and A1 lines are used to set the programmable 2-bit part of the device address. The A0 and A1 lines are mapped to the MISO and SSB pins, respectively. A0 and A1 are tied to either GND or VIO for address selection. The various I<sup>2</sup>C device addresses can be selected as summarized in Table 13.

Table 13. I<sup>2</sup>C Device Address Selection

| A6:A2 | A1:A0 | A1 Voltage<br>(Pin Connection) | A0 Voltage<br>(Pin Connection) |
|-------|-------|--------------------------------|--------------------------------|
| 11001 | 11    | VIO                            | VIO                            |
| 11001 | 10    | VIO                            | GND                            |
| 11001 | 01    | GND                            | VIO                            |
| 11001 | 00    | GND                            | GND                            |



### 6.2.2. I<sup>2</sup>C Standard Operation

An I<sup>2</sup>C bus transaction begins with the START condition, which occurs when SDA falls while SCL is high. Next, the user drives an 8-bit control byte serially on SDA, which is captured by the external device on rising edges of SCL. The control byte consists of a 7-bit device address followed by a read/write bit (read = 1, write = 0). The Si4684 acknowledges the control word by driving SDA low on the next falling edge of SCL.

Read and write operations are performed in accordance with the I<sup>2</sup>C bus specification. For write operations, the external device sends an 8-bit data byte on SDA, which is captured by the Si4684 on rising edges of SCL. The Si4684 acknowledges each data byte by driving SDA low for one cycle, after the next falling edge of SCL. The external device may write any number of data bytes in a single 2-wire transaction. The first byte is a command, and the next bytes are arguments.

For read operations, after the Si4684 has acknowledged the control byte, it drives an 8-bit data byte on SDA, changing the state of SDA after the falling edge of SCL. The external device acknowledges each data byte by driving SDA low for one cycle, after the next falling edge of SCL. If a data byte is not acknowledged, the transaction ends. The external device may read any number of data bytes in a single 2-wire transaction. These bytes contain the response data from the Si4684. A 2-wire transaction ends with the STOP condition, which occurs when SDA rises while SCL is high.



Figure 11. I<sup>2</sup>C Command/Response Protocol



### 6.3. Programming

To ease development time and offer maximum customization, the Si4684 provides a simple and powerful software command protocol in addition to the SPI and I<sup>2</sup>C control interfaces to communicate with an external controller. The device is programmed using commands, arguments, properties, and responses. To perform an action, the user writes a command byte and associated arguments, causing the chip to execute the given command. Commands control actions such as start-up and shut-down, and tune to a station. Arguments are specific to a given command and are used to modify the command. Properties are a special command + argument used to modify the default chip operation and are generally configured immediately after powerup. Examples of properties are de-emphasis level, RSSI seek threshold, and soft mute attenuation threshold. After a command and arguments have been sent to the chip and processed, the user may read a response. The first 32 bits of the response contain the status field, which begins with the clear-to-send (CTS) bit. CTS = "1" indicates that the remaining bytes of response contain valid information and that the chip is ready to receive a new command.

#### 6.4. Serial Flash Interface

The Si4684 Serial Flash interface supports the synchronous transfer of data between the part and an external serial flash memory via a 4-wire SPI bus consisting of the following:

- Serial clock (NVSCLK)
- Slave select (NVSSB), allows the Si4684 to select a slave device
- Master data input pin (NVMISO)
- Master data output pin (NVMOSI)

The Si4684 Serial Flash interface supports SPI Mode 3 (CPHA = 1, CPOL = 1).



### 6.5. Reset Timing and Power States

The Si4684 supports three power states:

- RESET
- STARTUP
- OPERATIONAL

#### 6.5.1. RESET

The Si4684 is in its lowest-power state when the RSTB pin is asserted (held low). This is the RESET state. All analog and digital circuitry is disabled, and the VA, VCORE and VMEM power supplies are internally disconnected to reduce leakage.

#### **6.5.2. STARTUP**

Deasserting (holding high) the RSTB pin places the chip into the STARTUP state, which is a temporary state that enables the Si4684 to respond to the POWER\_UP command, and other commands to load software and boot the Si4684.

#### 6.5.3. OPERATIONAL

After software has been loaded, the BOOT command causes the Si4684 to enter the OPERATIONAL state, which is the highest-power state. The Si4684 can be returned to the RESET state by asserting (holding low) the RSTB pin.

Figure 12 shows required reset, startup, and shutdown timings for the Si4684. RSTB must be held low (asserted) during any power supply transitions and remain asserted for 10 µs after all power supplies are stable as specified in Figure 12. Failure to assert RSTB as indicated here may cause the device to malfunction and may result in permanent device damage.



Figure 12. Reset, Startup, and Shutdown Timing

Table 14 shows typical STARTUP power state, POWER UP command, and BOOT command timings.



Table 14. STARTUP Power State, POWER\_UP Command, and BOOT Command Timings

| Parameter                                                                   | Symbol                        | Analog FM | DAB | Unit |
|-----------------------------------------------------------------------------|-------------------------------|-----------|-----|------|
| Power supplies ramped up and stable to RSTB rise                            | t <sub>PSUP:RSTB_HI</sub>     | 10        |     | μs   |
| RSTB fall to start of power supplies ramp down                              | t <sub>RSTB_LO:PSDN</sub>     | 0         |     | μs   |
| RSTB rise to start of POWER_UP Command <sup>1</sup>                         | t <sub>RSTB_HI:POWER_UP</sub> | 5         | 5   | ms   |
| Start of POWER_UP Command to end of POWER_UP Command <sup>1</sup>           | t <sub>POWER_UP</sub>         | 3         | 3.2 | ms   |
| Start of BOOT Command to end of BOOT Command <sup>1</sup>                   | t <sub>BOOT</sub>             | 63        | 269 | ms   |
| RSTB rise to end of BOOT Command Clear-to-Send (CTS) <sup>1,2,3,4,5,6</sup> | t <sub>RESET:BOOT_CTS</sub>   | 745       | 965 | ms   |

#### Notes:

- 1. Characteristics apply to firmware FM 2.0.10 and firmware DAB 1.0.6. For later firmware versions see "Si468x Data Sheet Addendum".
- 2. Firmware downloaded with SPI bus @ 10 MHZ clock rate.
- 3. SPI bus transactions clocked as one continuous block of data.
- **4.** CTS polled between each command.
- 5. Additional delay between CTS polls @ 1 ms.
- **6.** HOST\_LOAD commands sent with 4092-byte payloads.

### 7. Pin Descriptions

### 7.1. Si4684-A10-GM Pin Description



Figure 13. Si4684-A10-GM Pinout

Table 15. Pin Descriptions for Si4684-A10-GM

| Pin Number | Pin Name | I/O | Description                                                                                |
|------------|----------|-----|--------------------------------------------------------------------------------------------|
| 1          | NVSSB    | 0   | SPI slave select for serial flash                                                          |
| 2          | NVSCLK   | 0   | SPI clock for serial flash                                                                 |
| 3          | INTB     | 0   | Host IRQ                                                                                   |
| 4          | RSTB     | I   | Active low reset signal                                                                    |
| 5          | SMODE    | I   | SMODE = $0 \rightarrow \text{SPI}$ , SMODE = $1 \rightarrow I^2\text{C}$ to control Si4684 |
| 6          | RFREF    | PWR | RF ground reference                                                                        |
| 7          | RFREF    | PWR | RF ground reference                                                                        |
| 8          | RFREF    | PWR | RF ground reference                                                                        |
| 9          | RFREF    | PWR | RF ground reference                                                                        |
| 10         | VHFI     | I   | VHF LNA input                                                                              |
| 11         | VHFSW    | 0   | VHF front-end switch; $0 \rightarrow$ switch open; $1 \rightarrow$ switch closed           |
| 12         | VA       | PWR | Analog supply voltage                                                                      |
| 13         | ABYP     | PWR | Analog bypass                                                                              |



Table 15. Pin Descriptions for Si4684-A10-GM (Continued)

| Pin Number | Pin Name | I/O | Description                                      |  |
|------------|----------|-----|--------------------------------------------------|--|
| 14         | NC       | NC  | No connect; leave floating                       |  |
| 15         | XTALI    | I   | Crystal amp input                                |  |
| 16         | XTALO    | 0   | Crystal amp output                               |  |
| 17         | DACREF   | PWR | DAC reference supply voltage                     |  |
| 18         | LOUT     | 0   | Left channel audio DAC output (powered from VA)  |  |
| 19         | ROUT     | 0   | Right channel audio DAC output (powered from VA) |  |
| 20         | NC       | NC  | No connect; leave floating                       |  |
| 21         | NC       | NC  | No connect; leave floating                       |  |
| 22         | NC       | NC  | No connect; leave floating                       |  |
| 23         | NC       | NC  | No connect; leave floating                       |  |
| 24         | NC       | NC  | No connect; leave floating                       |  |
| 25         | NC       | NC  | No connect; leave floating                       |  |
| 26         | NC       | NC  | No connect; leave floating                       |  |
| 27         | DCLK     | I/O | I <sup>2</sup> S clock for digital audio         |  |
| 28         | DFS      | I/O | I <sup>2</sup> S frame sync for digital audio    |  |
| 29         | SSB      | I   | SPI slave select or I <sup>2</sup> C address A1  |  |
| 30         | SCLK     | I   | SPI or I <sup>2</sup> C clock input              |  |
| 31         | MOSI     | I/O | SPI data input or I <sup>2</sup> C data I/O      |  |
| 32         | MISO     | I/O | SPI data output or I <sup>2</sup> C address A0   |  |
| 33         | DOUT     | 0   | I <sup>2</sup> S audio output                    |  |
| 34         | VIO      | PWR | Interface supply voltage                         |  |
| 35         | VMEM     | PWR | Memory supply voltage                            |  |
| 36         | DBYP     | PWR | Digital bypass                                   |  |
| 37         | VCORE    | PWR | Digital core supply voltage                      |  |
| 38         | NC       | NC  | No connect; leave floating                       |  |
| 39         | GNDD     | PWR | Digital ground                                   |  |
| 40         | GNDD     | PWR | Digital ground                                   |  |
| 41         | GNDD     | PWR | Digital ground                                   |  |
| 42         | GNDD     | PWR | Digital ground                                   |  |
| 43         | NC       | NC  | No connect; leave floating                       |  |
| 44         | NC       | NC  | No connect; leave floating                       |  |
| 45         | NC       | NC  | No connect; leave floating                       |  |
| 46         | NC       | NC  | No connect; leave floating                       |  |
| 47         | NVMISO   | I   | SPI master data input for serial flash           |  |
| 48         | NVMOSI   | 0   | SPI master data output for serial flash          |  |

### 7.2. Si4684-A10-GD Pin Description



Figure 14. Si4684-A10-GD Pinout

Table 16. Pin Descriptions for Si4684-A10-GD

| Pin Number | Pin Name | I/O | Description                |
|------------|----------|-----|----------------------------|
| A1         | NC       | NC  | No connect; leave floating |
| A2         | INTB     | 0   | Host IRQ                   |
| А3         | GNDA     | PWR | Analog ground              |
| A4         | RFREF    | PWR | RF ground reference        |
| A5         | RFREF    | PWR | RF ground reference        |
| A6         | RFREF    | PWR | RF ground reference        |
| A7         | VHFI     | I   | VHF LNA input              |
| A8         | VA       | PWR | Analog supply voltage      |
| A9         | GNDA     | PWR | Analog ground              |
| B1         | GNDD     | PWR | Digital ground             |
| B2         | NC       | NC  | No connect; leave floating |
| В3         | GNDA     | PWR | Analog ground              |
| B4         | GNDA     | PWR | Analog ground              |



Table 16. Pin Descriptions for Si4684-A10-GD (Continued)

| Pin Number | Pin Name | I/O | Description                                                                                |  |
|------------|----------|-----|--------------------------------------------------------------------------------------------|--|
| B5         | GNDA     | PWR | Analog ground                                                                              |  |
| B6         | RFREF    | PWR | RF ground reference                                                                        |  |
| B7         | VHFSW    | 0   | VHF front-end switch; $0 \rightarrow$ switch open; $1 \rightarrow$ switch closed           |  |
| B8         | GNDA     | PWR | Analog ground                                                                              |  |
| В9         | NC       | NC  | No connect; leave floating                                                                 |  |
| C1         | GNDD     | PWR | Digital ground                                                                             |  |
| C2         | NC       | NC  | No connect; leave floating                                                                 |  |
| C3         | NC       | NC  | No connect; leave floating                                                                 |  |
| C4         | NVSCLK   | 0   | SPI clock for serial flash                                                                 |  |
| C5         | GNDA     | PWR | Analog ground                                                                              |  |
| C6         | GNDA     | PWR | Analog ground                                                                              |  |
| C7         | GNDA     | PWR | Analog ground                                                                              |  |
| C8         | XTALI    | 1   | Crystal amp input                                                                          |  |
| C9         | GNDA     | PWR | Analog ground                                                                              |  |
| D1         | GNDD     | PWR | Digital ground                                                                             |  |
| D2         | GNDD     | PWR | Digital ground                                                                             |  |
| D3         | NC       | NC  | No connect; leave floating                                                                 |  |
| D4         | NVMISO   | I   | SPI master data input for serial flash                                                     |  |
| D5         | NVSSB    | 0   | SPI slave select for serial flash                                                          |  |
| D6         | NVMOSI   | 0   | SPI master data output for serial flash                                                    |  |
| D7         | GNDA     | PWR | Analog ground                                                                              |  |
| D8         | DACREF   | PWR | DAC reference supply voltage                                                               |  |
| D9         | XTALO    | 0   | Crystal amp output                                                                         |  |
| E1         | VCORE    | PWR | Digital core supply voltage                                                                |  |
| E2         | MISO     | I/O | SPI data output or I <sup>2</sup> C address A0                                             |  |
| E3         | MOSI     | I/O | SPI data input or I <sup>2</sup> C data I/O                                                |  |
| E4         | SSB      | 1   | SPI slave select or I <sup>2</sup> C address A1                                            |  |
| E5         | SMODE    | 1   | SMODE = $0 \rightarrow \text{SPI}$ , SMODE = $1 \rightarrow I^2\text{C}$ to control Si4684 |  |
| E6         | RSTB     | 1   | Active low reset signal                                                                    |  |
| E7         | GNDA     | PWR | Analog ground                                                                              |  |
| E8         | ROUT     | 0   | Right channel audio DAC output (powered from VA)                                           |  |
| E9         | LOUT     | 0   | Left channel audio DAC output (powered from VA)                                            |  |

# Si4684-A10

Table 16. Pin Descriptions for Si4684-A10-GD (Continued)

| Pin Number | Pin Name | I/O | Description                                   |
|------------|----------|-----|-----------------------------------------------|
| F1         | VMEM     | PWR | Memory supply voltage                         |
| F2         | GNDD     | PWR | Digital ground                                |
| F3         | SCLK     | I   | SPI or I <sup>2</sup> C clock input           |
| F4         | DCLK     | I/O | I <sup>2</sup> S clock for digital audio      |
| F5         | NC       | NC  | No connect; leave floating                    |
| F6         | NC       | NC  | No connect; leave floating                    |
| F7         | NC       | NC  | No connect; leave floating                    |
| F8         | GNDA     | PWR | Analog ground                                 |
| F9         | GNDA     | PWR | Analog ground                                 |
| G1         | DBYP     | PWR | Digital bypass                                |
| G2         | VIO      | PWR | Interface supply voltage                      |
| G3         | DOUT     | 0   | I <sup>2</sup> S audio output                 |
| G4         | DFS      | I/O | I <sup>2</sup> S frame sync for digital audio |
| G5         | NC       | NC  | No connect; leave floating                    |
| G6         | NC       | NC  | No connect; leave floating                    |
| G7         | NC       | NC  | No connect; leave floating                    |
| G8         | NC       | NC  | No connect; leave floating                    |
| G9         | NC       | NC  | No connect; leave floating                    |



# 8. Ordering Guide

| Part Number*         | Description                                                                            | Package Type     | Operating<br>Temperature |  |  |  |  |
|----------------------|----------------------------------------------------------------------------------------|------------------|--------------------------|--|--|--|--|
| Si4684-A10-GM        | FM/DAB/DAB+ Digital Radio Receiver with RDS/RBDS                                       | QFN<br>Pb-free   | –40 to 85 °C             |  |  |  |  |
| Si4684-A10-GD        | FM/DAB/DAB+ Digital Radio Receiver with RDS/RBDS                                       | WLCSP<br>Pb-free | −40 to 85 °C             |  |  |  |  |
| *Note: Add an "R" at | *Note: Add an "R" at the end of the device part number to denote tape-and-reel option. |                  |                          |  |  |  |  |

## 9. Package Outlines

### 9.1. Si4684-A10-GM Package Outline

Figure 15 illustrates the package details for the Si4684. Table 18 lists the values for the dimensions shown in the illustration.



Figure 15. 7 x 7 mm 48-pin QFN



**Table 17. Package Dimensions** 

| Dimension | Millimeters |      |      |  |  |
|-----------|-------------|------|------|--|--|
|           | Min         | Nom  | Max  |  |  |
| A         | 0.80        | 0.85 | 0.90 |  |  |
| A1        | 0.00        | 0.02 | 0.05 |  |  |
| b         | 0.18        | 0.25 | 0.30 |  |  |
| D         | 7.00 BSC    |      |      |  |  |
| D2        | 5.20        | 5.30 | 5.40 |  |  |
| е         | 0.50 BSC    |      |      |  |  |
| Е         | 7.00 BSC    |      |      |  |  |
| E2        | 5.20        | 5.30 | 5.40 |  |  |
| L         | 0.30        | 0.40 | 0.50 |  |  |
| aaa       | 0.15        |      |      |  |  |
| bbb       | 0.10        |      |      |  |  |
| ddd       | 0.05        |      |      |  |  |
| eee       |             | 0.08 |      |  |  |

#### Notes:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994
- 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4.
- **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

### 9.2. Si4684-A10-GD Package Outline

Figure 16 illustrates the package details for the Si4684. Table 18 lists the values for the dimensions shown in the illustration.



Figure 16. 3.2 x 3.7 mm 62-ball WLCSP



**Table 18. Package Dimensions** 

| Dimension | Millimeters |          |      |  |  |  |
|-----------|-------------|----------|------|--|--|--|
|           | Min         | Nom      | Max  |  |  |  |
| Α         | 0.55        | 0.59     | 0.63 |  |  |  |
| A1        | 0.18        | 0.20     | 0.22 |  |  |  |
| b         | 0.22        | 0.27     | 0.32 |  |  |  |
| D         |             | 3.20 BSC |      |  |  |  |
| Е         | 3.77 BSC    |          |      |  |  |  |
| d         | 0.40 BSC    |          |      |  |  |  |
| е         | 0.40 BSC    |          |      |  |  |  |
| D1        | 2.40 BSC    |          |      |  |  |  |
| E1        | 3.20 BSC    |          |      |  |  |  |
| aaa       | 0.10        |          |      |  |  |  |
| bbb       | 0.10        |          |      |  |  |  |
| ccc       | 0.03        |          |      |  |  |  |
| ddd       | 0.15        |          |      |  |  |  |
| eee       |             | 0.05     |      |  |  |  |

#### Notes:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. Primary datum "C" and seating plane are defined by the spherical crowns of the solder balls.
- 4. Dimension "b" is measured at the maximum solder bump diameter, parallel to primary datum "C".
- **5.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

### 10. PCB Land Patterns

### 10.1. Si4684-A10-GM PCB Land Pattern

Figure 17 illustrates the PCB land pattern details for the Si4684. Table 19 lists the values for the dimensions shown in the illustration.



Figure 17. PCB Land Pattern



**Table 19. PCB Land Pattern Dimensions** 

| Dimension | Millimeters |      |
|-----------|-------------|------|
|           | Min         | Max  |
| C1        | 6.80        | 6.90 |
| C2        | 6.80        | 6.90 |
| E         | 0.50 BSC    |      |
| X1        | 0.20        | 0.30 |
| X2        | 5.20        | 5.40 |
| Y1        | 0.75        | 0.85 |
| Y2        | 5.20        | 5.40 |

#### Notes:

#### General:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.

#### Solder Mask Design:

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

#### Solder Mask Design:

- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 5. The stencil thickness should be 0.125 mm (5 mils).
- 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 7. A 4x4 array of 1.1 mm square openings on 1.3 mm pitch should be used for the center ground pad.

#### Solder Mask Design:

- 8. A No-Clean, Type-3 solder paste is recommended.
- 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

Downloaded from **Arrow.com**.

### 10.2. Si4684-A10-GD PCB Land Pattern

Figure 18 illustrates the PCB land pattern details for the Si4684. Table 20 lists the values for the dimensions shown in the illustration.



Figure 18. PCB Land Pattern



**Table 20. PCB Land Pattern Dimensions** 

| Dimension |      | Millimeters |      |
|-----------|------|-------------|------|
|           | Min  | Nom         | Max  |
| Х         | 0.23 | 0.24        | 0.25 |
| C1        |      | 2.40        |      |
| C2        |      | 3.20        |      |
| E1        |      | 0.40        |      |
| E2        |      | 0.40        |      |

#### Notes:

#### General:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensions and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on the IPC-7351 guidelines.

#### Solder Mask Design:

**4.** All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad.

#### Stencil Design:

- 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 6. The stencil thickness should be 0.125 mm (5 mils).
- 7. The ratio of stencil aperture to land pad size should be 1:1.

#### Card Assembly:

- **8.** A No-Clean, Type-3 solder paste is recommended.
- The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



# 11. Top Markings

### 11.1. Si4684-A10-GM Top Marking



### 11.2. Si4684-A10-GM Top Mark Explanation

| Mark Method:    | YAG Laser                                         |                                                                                             |
|-----------------|---------------------------------------------------|---------------------------------------------------------------------------------------------|
| Line 1 Marking: | Part Number (Right-justified)                     | 4684 = Si4684<br>A = Part revision A                                                        |
|                 | ( again farance)                                  | 10 = Firmware revision 1.0                                                                  |
| Line 2 Marking: | YY = Year<br>WW = Work Week                       | Assigned by the Assembly House. Corresponds to the year and work week of the assembly date. |
|                 | TTTTTT = Mfg Code                                 | Manufacturing Code from the Assembly Purchase Order Form.                                   |
| Line 3 Marking: | Circle = 1.3 mm diameter (Center Justified)       | "e3" Pb-Free Symbol                                                                         |
|                 | Country of Origin ISO Code Abbreviation           | CC = Country Code (e.g., "TW" for Taiwan)                                                   |
| Pin 1 Mark:     | Circle = 0.70 mm diameter (Bottom Left-justified) |                                                                                             |



### 11.3. Si4684-A10-GD Top Marking





### 11.4. Si4684-A10-GD Top Marking Explanation

| Mark Method:    | YAG Laser                                     |                                                                                             |
|-----------------|-----------------------------------------------|---------------------------------------------------------------------------------------------|
| Line 1 Marking: | Part Number (Right-justified)                 | 4684 = Si4684<br>10 = Firmware revision 1.0                                                 |
| Line 2 Marking: | A TTTTT = Mfg Code                            | A = Part revision A  Manufacturing Code from the Assembly Purchase Order Form.              |
| Line 3 Marking: | YY = Year<br>WW = Work Week                   | Assigned by the Assembly House. Corresponds to the year and work week of the assembly date. |
| Pin 1 Mark:     | Right Triangle = 0.50 (Bottom Left-justified) | ·                                                                                           |



### **DOCUMENT CHANGE LIST**

#### Revision 0.6 to Revision 0.7

- Updated the typical application schematic to reflect the newly recommended front-end network
- Updated the audio interface section to remove all unsupported audio data formats
- Updated the part number for the QFN version
- Updated the top marking drawings

#### Revision 0.7 to Revision 0.8

- Added the junction temperature test condition and max limit spec for the WLCSP package to Table 10 on page 15.
- Updated the max current limits for the analog FM mode on page 5.
- Updated the applications list on the cover page.
- Updated the functional block diagram on page 2 and page 17.

#### **Revision 0.8 to Revision 1.0**

- Added voltage and current specs for the digital pins.
- Updated the Control Interface description on p.23 for improved accuracy.
- Changed the frequency cited in Note 2 of Table 8 on page 12 from 98.0 MHz to 195.936 MHz.
- Fixed the direction of the SSB and MISO signals in the functional block diagram in p.2 and p.18.
- Fixed the I<sup>2</sup>S Digital Audio and Serial Flash interface timing diagrams on p.9 and p.10, respectively.
- Augmented the description, figure and table in Section "6.5. Reset Timing and Power States" on page 28 with additional Reset timing information.



### **CONTACT INFORMATION**

Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500

Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request.

#### **Patent Notice**

Silicon Labs invests in research and development to help our customers differentiate in the market with innovative low-power, small size, analog-intensive mixed-signal solutions. Silicon Labs' extensive patent portfolio is a testament to our unique approach and world-class engineering team.

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

