

# **Key Benefits & Features**

The benefits and features of AS5403A/D/E, 3D Hall Position Sensor for Linear and Off-Axis Applications are listed below:

Figure 1: Added Value of Using AS5403A/D/E

| Benefits                                   | Features                                         |
|--------------------------------------------|--------------------------------------------------|
| High flexibility in magnet selection       | High magnetic input range                        |
| Suppression against magnetic stray fields  | Dual 3D pixel principle                          |
| Suitable for high temperature applications | Temperature range from -40 to 150°C (ambient)    |
| Flexibility in choice of interface         | Analog or PWM output, SPI as alternative         |
| Best in class performance parameters       | Offset and sensitivity accuracy over temperature |
| Flexible mechanical arrangement of magnet  | Flexible configuration registers                 |
| External calculations of raw data          | 3D raw data assessment possible                  |
| High linearity after teaching              | 33 linearization points                          |
| Supporting safety critical applications    | Integrated diagnostic functions                  |

# **Applications**

Linear position:

- Clutch/brake pedal
- Gearbox sensor

### Off-Axis:

- Steering angle sensor
- Gearbox shift link

Page 2ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



Figure 2:
Typical Set-Up of AS5403A/D with Magnet (Linear)



Figure 3:
Typical Set-Up of AS5403E with Magnet (Off-Axis)



ams Datasheet Page 3
[v1-09] 2017-Feb-23 Document Feedback



### **Block Diagram**

The functional blocks of this device are shown below:

Figure 4: AS5403A/D/E Block Diagram



3D Hall pixels: The AS5403 contains two 3D Hall pixels, spaced 2.5mm apart.

MUX: The multiplexer pre-selects depending on the AS5403 variant and chosen mode

two/four magnetic components.

ADC: The Sigma-Delta ADC samples the Hall sensors signals selected by the MUX. The

sampling of the sensors is done sequentially.

Signal conditioning:

This block includes offset and temperature compensation as well as amplitude

matching.

Bi/Bj: Preparation of the input signal for the ATAN calculation. Inversion and offset

adjustment functions.

ATAN: Angle calculation.

Linearization:

A 33-point linearization of the ATAN output. In addition output settings for gain an

clamping.

An on-chip temperature sensor is available. It can be read over the SPI interface. This

sensor is also used for signal conditioning

PWM interface: The linearized measurement data is available over a single pin in the form of a pulse

width modulated (PWM) signal.

SPI interface:

A bi-directional SPI interface allows communication with the chip, including reading

measurement data, E<sup>2</sup>PROM contents or writing configuration data.

 $E^2$ PROM: The on-chip  $E^2$ PROM contains the configuration data of the chip.

Diagnostics: Monitor functions on different blocks to check the correctness of the internal signals.

Page 4
Document Feedback
[v1-09] 2017-Feb-23



# **Pin Assignments**

Figure 5: AS5403 Pin Configuration

**AS5403 Pin Configuration, TSSOP-14 Package (Top View):** X indicates the axis of lateral position measurement; z axis is perpendicular to the package surface



ams Datasheet Page 5
[v1-09] 2017-Feb-23 Document Feedback



# Figure 6: Pin Description

| Pin | Symbol | Type  | Description                                                                                                                                                               |  |  |  |  |
|-----|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1   | TEST   | DI_PD | Test pin connect to GND on PCB                                                                                                                                            |  |  |  |  |
| 2   | SCS    | DI_PD | SPI chip select (active high), connect to GND if not used in application                                                                                                  |  |  |  |  |
| 3   | SCLK   | DI_PD | SPI clock, connect to GND if not used in application                                                                                                                      |  |  |  |  |
| 4   | SDI    | DI_PD | SPI input data line, connect to GND if not used in application                                                                                                            |  |  |  |  |
| 5   | SDO    | DO    | SPI output data line, leave open if not used in application                                                                                                               |  |  |  |  |
| 6   | TEST   | DO    | leave open on PCB                                                                                                                                                         |  |  |  |  |
| 7   | NC     |       | Not connected, Set to GND in application                                                                                                                                  |  |  |  |  |
| 8   | NC     |       | Not connected, Set to GND in application                                                                                                                                  |  |  |  |  |
| 9   | NC     |       | Not connected, Set to GND in application                                                                                                                                  |  |  |  |  |
| 10  | VDD    | S     | Supply Voltage 5 V                                                                                                                                                        |  |  |  |  |
| 11  | VDD3   | AIO   | Regulator output                                                                                                                                                          |  |  |  |  |
| 12  | GND    | S     | Ground                                                                                                                                                                    |  |  |  |  |
| 13  | OUT    | AIO   | Analog/PWM Output, programming option over output.                                                                                                                        |  |  |  |  |
| 14  | DSW    | AIO   | Programmable digital switch output, connect to pull-up resistor and switch to open-drain <sup>(1)</sup> if not used in application (not applicable in SPI communication). |  |  |  |  |

#### Note(s):

1. Open-drain configuration: Write DSW\_CFG=0x2 in register EEPROM DSW 0x1FA

# **PIN Types:**

S: Supply pad

AIO: Analog I/O

DI\_PD: Digital input with internal pull down

DO: Digital output – push-pull

Page 6ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



### **Electrical Characteristics**

# **Absolute Maximum Ratings**

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Operating Conditions is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 7:
Absolute Maximum Ratings

| Symbol             | Parameter                                   | Min  | Max    | Unit   | Comments                                                                                                                                                                                                                                                                                                                                             |
|--------------------|---------------------------------------------|------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD                | DC supply voltage at pin VDD                | -18  | 18     | V      |                                                                                                                                                                                                                                                                                                                                                      |
| OUT_OV             | Voltage at pin OUT and DSW                  | -0.3 | 18     | V      |                                                                                                                                                                                                                                                                                                                                                      |
| VREG               | DC voltage at VDD3 pin                      | -0.3 | 5      | V      |                                                                                                                                                                                                                                                                                                                                                      |
| VDIG               | DC voltage at digital input and output pins | -0.3 | 5      | V      |                                                                                                                                                                                                                                                                                                                                                      |
| lscr               | Input current<br>(latchup immunity)         | -100 | 100 mA |        | AEC-Q100-004                                                                                                                                                                                                                                                                                                                                         |
| ESD                | Electrostatic discharge                     |      | ± 2    | kV     | AEC-Q100-002                                                                                                                                                                                                                                                                                                                                         |
| EEP <sub>cyc</sub> | EEPROM endurance cycles                     |      | 100    | cycles | A part of EEPROM is reserved for factory settings. This part is pre-programmed and locked by <b>ams</b> .  The customer area of EEPROM can be programmed up to 100 times at T <sub>ambient</sub> =27°C.  EEPROM is intended to be programmed at 0h only in the customer production line and shall not be reprogrammed during operation in the field. |
| T <sub>strg</sub>  | Storage temperature                         | -55  | 150    | °C     | Min – 67°F; Max 302°F                                                                                                                                                                                                                                                                                                                                |

ams Datasheet Page 7
[v1-09] 2017-Feb-23 Document Feedback



| Symbol            | Parameter                        | Min | Max | Unit | Comments                                                                                                                                                                                                                                                                         |
|-------------------|----------------------------------|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>Body</sub> | Body temperature                 |     | 260 | °C   | The reflow peak soldering temperature (body temperature) specified is in accordance with IPC/JEDEC J-STD-020 "Moisture/Reflow Sensitivity Classification for Non-Hermetic Solid State Surface Mount Devices". The lead finish for Pb-free leaded packages is matte tin (100%Sn). |
| RH <sub>NC</sub>  | Relative humidity non-condensing | 5   | 85  | %    |                                                                                                                                                                                                                                                                                  |
| MSL               | Moisture Sensitivity Level       | 3   |     |      | Represents a maximum floor life time of 168h                                                                                                                                                                                                                                     |

# **Operating Conditions**

**Operating Conditions:** Operating temperature = -40°C to 150°C, VDD = 4.5 - 5.5V unless otherwise noted.

Figure 8: Electrical Characteristics

| Symbol               | Parameter               | Min | Тур | Max | Unit | Comments |
|----------------------|-------------------------|-----|-----|-----|------|----------|
| T <sub>ambient</sub> | Operating temperature   | -40 |     | 150 | °C   |          |
| IDD                  | Supply current          |     | 20  | 25  | mA   |          |
| VDD                  | Positive supply voltage | 4.5 | 5   | 5.5 | V    |          |
| T <sub>STUP</sub>    | Power up time           |     |     | 10  | ms   |          |

Page 8ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



# **Magnetic Sensor Conditions**

**Operating Conditions:** Operating temperature = -40°C to 150°C, VDD = 4.5 - 5.5V unless otherwise noted.

Figure 9: Magnetic Characteristics

| Symbol          | Parameter                     | Min               | Тур | Max              | Unit                | Comments         |
|-----------------|-------------------------------|-------------------|-----|------------------|---------------------|------------------|
|                 |                               | ±5 <sup>(1)</sup> |     | ±50              | mT                  | AS5403A (Bx, Bz) |
| B <sub>IR</sub> | Magnetic Range X,Y,Z          | ±5 <sup>(1)</sup> |     | ±100             | mT                  | AS5403D (Bx, Bz) |
|                 |                               | ±5 <sup>(1)</sup> |     | ±100             | mT                  | AS5403E (Bx, By) |
| SRDxz_temp      | Sensitivity ratio drift Bx/Bz | -3                |     | 3                | %                   | Temperature only |
| SRDxy_temp      | Sensitivity ratio drift Bx/By | -3                |     | 3                | %                   | Temperature only |
| ODx             | Offset drift Bx               | -1 <sup>(3)</sup> |     | 1 <sup>(3)</sup> | %FSR <sup>(2)</sup> |                  |
| ODy             | Offset drift By               | -1 <sup>(3)</sup> |     | 1 <sup>(3)</sup> | %FSR <sup>(2)</sup> |                  |
| ODz             | Offset drift Bz               | -0.5              |     | 0.5              | %FSR <sup>(2)</sup> |                  |

#### Note(s):

- 1. Minimum condition is valid if both input components are above 5mT.
- 2. 50mT AS5403A, 100mT AS5403D and AS5403E.
- 3. Parameter is valid for version AS5403E and AS5403D. AS5403A  $\pm 1.5\%$ FSR.



# **DC/AC Characteristics for Digital Pads**

Figure 10: DC/AC Characteristics

| Symbol | Parameter                 | Min      | Тур | Max | Unit  | Comments |
|--------|---------------------------|----------|-----|-----|-------|----------|
| VIH    | High level input voltage  | 70       |     |     | %VDD3 |          |
| VIL    | Low level input voltage   |          |     | 30  | %VDD3 |          |
| IPD    | Pull-Down input current   | 30       |     | 100 | μΑ    |          |
| ILPD   | Input leakage current PD  | -5       |     | 5   | μΑ    |          |
| VOH    | High level output voltage | VDD3-0.5 |     |     | V     | IL=-4mA  |
| VOL    | Low level output voltage  |          |     | 0.4 | V     | IL=4mA   |
| CL     | Capacitive load           |          |     | 100 | pF    |          |

# **Output Driver Parameters**

Figure 11: Output Driver Characteristics OUT

| Symbol    | Parameter                                   | Min | Тур | Max | Unit     | Comments                                                          |  |  |  |  |  |  |
|-----------|---------------------------------------------|-----|-----|-----|----------|-------------------------------------------------------------------|--|--|--|--|--|--|
|           | GENERAL                                     |     |     |     |          |                                                                   |  |  |  |  |  |  |
| ILIMITLSD | Short circuit output current (LSD)          | 5   | 10  | 20  | mA       | VOUT=+18V                                                         |  |  |  |  |  |  |
| ILIMITHSD | Short circuit output current (HSD)          | -20 | -10 | -5  | mA       | VOUT=0V                                                           |  |  |  |  |  |  |
| TSCDET    | Short circuit detection time                | 20  |     | 600 | μs       | Output stage turned OFF                                           |  |  |  |  |  |  |
| TSCREC    | Short circuit recovery time                 | 2   |     | 20  | ms       | Output stage turned ON                                            |  |  |  |  |  |  |
| ILEAK     | Output leakage                              | -20 |     | 20  | μА       | VOUT=5V; VDD=5V<br>Limited to T <sub>ambient</sub> =-40°C to 95°C |  |  |  |  |  |  |
| BGNDPU    | Output voltage broken<br>GND with pull-up   | 96  |     | 100 | %<br>VDD | Guaranteed by design                                              |  |  |  |  |  |  |
| BGNDPD    | Output voltage broken<br>GND with pull-down | 0   |     | 4   | %<br>VDD | Limited to T <sub>ambient</sub> =-40°C to 95°C                    |  |  |  |  |  |  |
| BVDDPU    | Output voltage broken<br>VDD with pull-up   | 96  |     | 100 | %<br>VDD | Limited to T <sub>ambient</sub> =-40°C to 95°C                    |  |  |  |  |  |  |
| BVDDPD    | Output voltage broken<br>VDD with pull-down | 0   |     | 4   | %<br>VDD | Guaranteed by design                                              |  |  |  |  |  |  |

Page 10
Document Feedback

**ams Datasheet** [v1-09] 2017-Feb-23



| Symbol   | Parameter                           | Min  | Тур  | Max | Unit     | Comments                                                                                      |  |  |  |  |  |
|----------|-------------------------------------|------|------|-----|----------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|
| ANALOG   |                                     |      |      |     |          |                                                                                               |  |  |  |  |  |
| OUTVOH   | Output level high                   | 96   |      |     | %<br>VDD | IOUT=-3mA                                                                                     |  |  |  |  |  |
| OUTVOL   | Output level low                    |      |      | 4   | %<br>VDD | IOUT=3mA                                                                                      |  |  |  |  |  |
| OUTINL   | Output integral non linearity       |      |      | 10  | LSB      | Between 4% and 96% of VDD                                                                     |  |  |  |  |  |
| OUTDNL   | Output differential non linearity   | -10  |      | 10  | LSB      | Between 4% and 96% of VDD                                                                     |  |  |  |  |  |
| OUTOFF   | Output offset                       | -25  |      |     | mV       | Best fit line offset; evaluated between 4% and 96% of VDD                                     |  |  |  |  |  |
| OUTUD    | Update rate of the<br>Output        |      | 1000 |     | μs       |                                                                                               |  |  |  |  |  |
| OUTSTPR  | Output step response<br>(rising)    |      |      | 150 | μs       | From step on DAC input to 90% of VDD on the OUT pin; RPUOUT=4.7K $\Omega$ ; CLOUT=1nF; VDD=5V |  |  |  |  |  |
| OUTSTPF  | Output step response<br>(falling)   |      |      | 150 | μs       | From step on DAC input to 10% of VDD on the OUT pin; RPUOUT=4.7KΩ; CLOUT=1nF; VDD=5V          |  |  |  |  |  |
| OUTDRIFT | Output Voltage<br>Temperature drift | -0.5 |      | 0.5 | %        | of value at mid code                                                                          |  |  |  |  |  |
| OUTRATE  | Output ratiometricity error         | -1.5 |      | 1.5 | %<br>VDD | Between 4% and 96% of VDD                                                                     |  |  |  |  |  |
| OUTNOISE | Noise                               |      |      | 25  | mVpp     | 1kHz to 30kHz;<br>at 2048 LSB level, lab<br>characterization only                             |  |  |  |  |  |



| Symbol             | Parameter                       | Min | Тур        | Max | Unit     | Comments                                                                                                      |  |  |  |  |  |  |  |
|--------------------|---------------------------------|-----|------------|-----|----------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                    | PWM                             |     |            |     |          |                                                                                                               |  |  |  |  |  |  |  |
| PWMF               | PWM frequency                   |     | 1000       |     | Hz       | PWM frequency for version<br>AS5403A and AS5403D and<br>AS5403E 125 Hz in table<br>selection 2. See Figure 44 |  |  |  |  |  |  |  |
| T <sub>SYNCH</sub> | PWM sync time                   |     | 0.1*1/PWMF |     | S        |                                                                                                               |  |  |  |  |  |  |  |
| PWMVOH             | Output voltage high             | 4.6 |            |     | V        | VDD=5V; IOUT=-5mA                                                                                             |  |  |  |  |  |  |  |
| PWMVOL             | Output voltage low              | 0   |            | 0.4 | V        | VDD=5V, IOUT=5mA                                                                                              |  |  |  |  |  |  |  |
| PWMSRR             | PWM slew rate<br>(rising edge)  | 1   | 2          | 4   | V/µs     | Between 25% and 75%<br>RPUOUT=10kΩ; CLOUT=4.7nF<br>VDD=5V                                                     |  |  |  |  |  |  |  |
| PWMSRF             | PWM slew rate<br>(falling edge) | 1   | 2          | 4   | V/µs     | Between 75% and 25%<br>RPUOUT=10kΩ; CLOUT=4.7nF<br>VDD=5V                                                     |  |  |  |  |  |  |  |
|                    |                                 |     | PROGRAMMIN | NG  |          |                                                                                                               |  |  |  |  |  |  |  |
| OUTVIH             | High level input voltage at OUT | 70  |            |     | %<br>VDD | VDD=5V                                                                                                        |  |  |  |  |  |  |  |
| OUTVIL             | Low level input voltage at OUT  |     |            | 30  | %<br>VDD | VDD=5V                                                                                                        |  |  |  |  |  |  |  |
| BRATE              | UART baud rate                  | 2.4 |            | 9.6 | kHz      | VDD=5V                                                                                                        |  |  |  |  |  |  |  |

Page 12ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



Page 13

Figure 12: **Output Driver Characteristics DSW** 

| Symbol    | Parameter                          | Min | Тур | Max | Unit          | Comments                                                                          |  |  |  |  |  |
|-----------|------------------------------------|-----|-----|-----|---------------|-----------------------------------------------------------------------------------|--|--|--|--|--|
| GENERAL   |                                    |     |     |     |               |                                                                                   |  |  |  |  |  |
| DSWISCLS  | Short circuit output current (LSD) | 5   | 10  | 20  | mA            | VDSW=+18 V                                                                        |  |  |  |  |  |
| DSWISCHS  | Short circuit output current (LSD) | -20 | -10 | -5  | mA            | VDSW=0V                                                                           |  |  |  |  |  |
| DSWTSCDET | Short circuit detection time       |     |     | 5   | %PWM          |                                                                                   |  |  |  |  |  |
| DSWTSCRC  | Short circuit recovery time        |     | 16  |     | PWM<br>cycles |                                                                                   |  |  |  |  |  |
| DSWVOH    | Output voltage high                | 4.6 |     |     | V             | VDD=5V; IDSW=-5mA                                                                 |  |  |  |  |  |
| DSWVOL    | Output voltage low                 | 0   |     | 0.4 | V             | VDD=5V; IDSW=5mA                                                                  |  |  |  |  |  |
| DSWSRR    | DSW slew rate<br>(rising edge)     | -4  | -2  | -1  | V/µs          | Between 25% and 75%;<br>RPUDSW = 10kΩ;<br>CLDSW=4.7nF; VDD=5V<br>(PP with pullup) |  |  |  |  |  |
| DSWSRF    | DSW slew rate<br>(falling edge)    | 1   | 2   | 4   | V/µs          | Between 75% and 25%;<br>RPUDSW = 10kΩ;<br>CLDSW=4.7nF; VDD=5V<br>(PP with pullup) |  |  |  |  |  |



# **SPI Timing**

Figure 13: SPI Timing

| Symbol | Parameter               | Min  | Тур | Max | Unit | Note       |
|--------|-------------------------|------|-----|-----|------|------------|
| TSCLK  | SCLK period             | 250  |     |     | ns   |            |
| TSCLKH | SCLK high phase         | 125  |     |     | ns   |            |
| TSCLKL | SCLK low phase          | 125  |     |     | ns   |            |
| TLEAD  | SCS lead time           | 100  |     |     | ns   |            |
| TLAG   | SCS lag time            | 100  |     |     | ns   |            |
| TSCSL  | SCS low phase           | 2500 |     |     | ns   |            |
| TSUPI  | SDI input setup time    | 50   |     |     | ns   |            |
| THLDI  | SDI input hold time     | 50   |     |     | ns   |            |
| TVALID | SDO output valid time   |      |     | 50  | ns   | CL = 100pF |
| THLDO  | SDO output hold time    | 0    |     |     | ns   | CL = 100pF |
| TACC   | SDO output access time  |      |     | 100 | ns   | CL = 100pF |
| TDIS   | SDO output disable time |      |     | 50  | ns   | CL = 100pF |
| TRISE  | SDO output rise time    |      |     | 60  | ns   | CL = 100pF |
| TFALL  | SDO output fall time    |      |     | 60  | ns   | CL = 100pF |

Page 14ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



Figure 14: SPI Timing Diagram



# **UART Timing**

Figure 15: UART Timing

| Symbol | Parameter      | Min | Тур | Max | Unit |
|--------|----------------|-----|-----|-----|------|
| UARTF  | UART baud rate | 2.4 |     | 9.6 | kHz  |

**ams Datasheet** [v1-09] 2017-Feb-23



# **Functional Description**

The AS5403 is manufactured in a CMOS process and uses lateral and vertical Hall sensor technology for sensing the magnetic field distribution in all 3D directions. The integrated 3D-Hall pixels are placed with a pixel pitch of 2.5 mm and deliver a voltage representation of the magnetic field at the surface of the IC.

Through Sigma-Delta Analog / Digital Conversion and Digital Signal-Processing (DSP) algorithms, the AS5403 provides accurate high-resolution absolute angular position information. For this purpose a Coordinate Rotation Digital Computer (CORDIC) calculates the angle and the magnitude.

### **Signal Processing Path Front**

The AS5403 can be configured in different operation modes. These are absolute (ABS), average (AVG) and differential (DIFF). The internal calculation scene is changed automatically with the selected mode.

Figure 16: Signal Processing Path AS5403A and AS5403D (Bx and Bz)



#### Note(s):

- 1. Yellow → Functional block
- 2. Blue  $\rightarrow$  Readable register
- 3. Green  $\rightarrow$  Write/Readable EEPROM parameter

Page 16
Document Feedback
[v1-09] 2017-Feb-23



Figure 17:
Signal Processing Path AS5403E (Bx and By)



#### Note(s):

- 1. Yellow → Functional block
- 2. Blue → Readable register
- 3. Green  $\rightarrow$  Write/Readable EEPROM parameter

The individual component from 3D Hall pixel 0 and 3D Hall pixel 1 are measured sequentially. Refer to Figure 4. This sequence is predefined and depends also on the mode selection (absolute, average or differential). The digital values after conversation are stored in the measurement value registers MV1 to MV4. These values represent the raw data. The pre-calculation leads to internal result values of Bi' and Bj'. The final Bi and Bj values are available after further manipulation possibilities like offset or gain manipulation. In addition is an exchange of Bi and Bj possible over the swap function. The calculated angle and magnitude can be read out too.

#### **Internal Calculation Formulas**

Figure 18: Formulas for Calculation

| Absolute Mode (ABS)              | Average Mode (AVG)               | Differential Mode (DIFF)         |
|----------------------------------|----------------------------------|----------------------------------|
| Bj' = MV1                        | Bj' = (MV1 + MV2)/2              | Bj' = -(MV1 - MV2)/2             |
| Bi' = MV3                        | Bi' = (MV3 + MV4)/2              | Bi' = (MV3 - MV4)/2              |
| Bj = Gain Bj * (Bj' + Offset Bj) | Bj = Gain Bj * (Bj' + Offset Bj) | Bj = Gain Bi * (Bi' + Offset Bi) |
| Bi = Gain Bi * (Bi' + Offset Bi) | Bi = Gain Bi * (Bi' + Offset Bi) | Bi = Gain Bj * (Bj' + Offset Bj) |
| $ATAN2(-B_{i^i}B_j)$             | $ATAN2(-B_{i^{i}}B_{j})$         | $ATAN2(-B_{i^{i}}B_{j})$         |
|                                  |                                  |                                  |

ams Datasheet Page 17
[v1-09] 2017-Feb-23 Document Feedback



# **Signal Processing Path Backend**

Figure 19: Signal Processing Path Backend



#### Note(s):

- 1. Yellow  $\rightarrow$  functional block
- 2. Blue → Readable register
- 3. Green → Write/readable EEPROM parameter

A pre-scale function can be used to extend the angle range. This is in particular needed in sector applications (off-axis) or small linear strokes. This function optimizes the usage of the linearization function in the following step. The linearization takes maximum 33 supporting point. These points are equally spread over the angular range. The post-processing function is able to manipulate the output characteristic in gain, offset and clamping. The digital output switch function uses a comparator. The switching value and hysteresis can be defined.

Finally the configuration of the output defines the operation of the output drivers.

Page 18
Document Feedback
[v1-09] 2017-Feb-23



# **Operation**

The AS5403 operates at 5V  $\pm 10\%$ , using one internal Low-Dropout (LDO) voltage regulator. For operation, the 5V supply is connected to pin VDD. While VDD3 (LDO output) must be buffered by  $1\mu F$  capacitor, the VDD requires a  $1\mu F$  capacitor. All capacitors (low ESR ceramic) are supposed to be placed close to the supply pins (see Figure 20). The VDD3 output is intended for internal use only. It must not be loaded with an external load.

Figure 20:
Connections for 5V Supply Voltages



### Note(s):

1. The pin VDD3 must always be buffered by a capacitor. It must not be left floating, as this may cause instable internal supply voltages which may lead to larger output jitter of the measured angle.

The supply pin is over voltage protected up to 18V. In addition the device has a reverse polarity protection.

ams Datasheet Page 19
[v1-09] 2017-Feb-23 Document Feedback



# **External Components**

Figure 21: External Components in the System

| Symbol             | Parameter                | Min | Тур | Max | Unit | Note |
|--------------------|--------------------------|-----|-----|-----|------|------|
| C <sub>VDD</sub>   | VDD Buffer Capacitance   | 0.8 | 1   | 1.2 | μF   |      |
| ESRCBVDD           | ESR of VDD Capacitance   |     |     | 0.3 | Ω    |      |
| C <sub>VDD3</sub>  | VDD3 Buffer Capacitor    | 0.8 | 1   | 1.2 | μF   |      |
| ESRREG3            | ESR of VDD3 Capacitance  |     |     | 0.3 | Ω    |      |
| C <sub>LOUT</sub>  | OUT Load Capacitance     | 0   |     | 20  | nF   |      |
| R <sub>PUOUT</sub> | OUT Pull-Up Resistance   | 4.7 |     | 10  | kΩ   |      |
| R <sub>PDOUT</sub> | OUT Pull-Down Resistance | 4.7 |     | 10  | kΩ   |      |
| C <sub>LDSW</sub>  | DSW Load Capacitance     | 0   |     | 20  | nF   |      |
| R <sub>PUDSW</sub> | DSW Pull-Up Resistance   | 4.7 |     | 10  | kΩ   |      |
| R <sub>PDDSW</sub> | DSW Pull-Down Resistance | 4.7 |     | 10  | kΩ   |      |

Page 20ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



# **Built-In Safety**

Figure 22: Diagnostic Functions of the AS5403

| Monitoring                         | Error Type                    | Source           | Comments                           |
|------------------------------------|-------------------------------|------------------|------------------------------------|
| VDD undervoltage                   | Hardware Error (1)            | Power management | Recoverable                        |
| VDD overvoltage                    | Hardware Error (1)            | Power management | Recoverable                        |
| VREG undervoltage                  | Hardware Error (1)            | Power management | Recoverable                        |
| Oscillator failure                 | Hardware Error (1)            | CLK management   | Not recoverable                    |
| Loss of GND                        | Hardware Error (1)            | Output driver    |                                    |
| Loss of VDD                        | Hardware Error (1)            | Output driver    |                                    |
| Output short circuit               | Hardware Error (1)            | Output driver    | Recoverable after 16<br>PWM period |
| PWM/Digital switch readout failure | Hardware Error (1)            | Output driver    | Recoverable after 16<br>PWM period |
| Signature failure                  | Hardware Error (1)            | EEPROM           | Not recoverable                    |
| Linearization overflow             | Algorithm Error (2)           | Digital DSP      |                                    |
| Range warning                      | Algorithm Error (2)           | Digital DSP      |                                    |
| Sensitivity correction overflow    | Algorithm Error (2)           | Digital DSP      |                                    |
| Normalization overflow             | Algorithm Error (2)           | Digital DSP      |                                    |
| Magnet lost                        | Algorithm Error (2)           | Digital DSP      |                                    |
| Self monitoring error              | Hardware Error (1)            | Digital DSP      | Not recoverable                    |
| PWM synchronization error          | Hardware Error <sup>(1)</sup> | PWM engine       | Not recoverable                    |

#### Note(s):

- 1. Hardware Error output to high impedance (HZ).
- 2. Algorithm Error PWM at 5%DC and /PWM at 95%DC depending on Diag\_High, digital switches in high impedance (HZ), analog output insight upper or lower failure band depending on Diag\_High. All algorithm errors are recoverable.

**ams Datasheet** [v1-09] 2017-Feb-23



### **Output Drivers**

AS5403 has two output stages, with different characteristics. The output driver on pin OUT can be programmed as analog output or low side driver PWM (/PWM), and includes a receiver for the bidirectional communication used to configure the device at module level. The driver on pin DSW is a low side only and can be configured as /PWM (PWM) or digital switch but doesn't have the receiver and in communication behaves as programmed in the EEPROM. Possible configurations for OUT selectable from EEPROM bits are:

Figure 23: Possible Configurations of OUT Pin

| Mode                             | OUT<br>CFG <2> | OUT<br>CFG <1> | OUT<br>CFG <0> | Note                                                                                             |
|----------------------------------|----------------|----------------|----------------|--------------------------------------------------------------------------------------------------|
| Analog output<br>mode            | 0              | 0              | 0              | Push-Pull analog output driver external pull up or pull down required                            |
| PWM push/pull                    | 0              | 1              | 0              | Pulse width modulated output with push/pull driver external pull up required                     |
| PWM open drain                   | 0              | 1              | 1              | Pulse width modulated output with low side driver external pull up required                      |
| PWMn push/pull                   | 1              | 0              | 0              | Inverted pulse width modulated output with push/pull driver external pull up required            |
| PWMn push/pull                   | 1              | 0              | 1              | Inverted pulse width modulated output with low side driver external pull up required             |
| PWM open drain reduced slew rate | 1              | 1              | 0              | Pulse width modulated output with low side driver external pull up required reduced falling edge |

#### Note(s):

1. All other not specified combinations are reserved and not allowed. To avoid floating situation in diagnostic case a pull up resistor is recommended also in push/pull mode.

Page 22ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



### **PWM Output**

When the PWM mode is selected the measured position is proportional to the duty cycle. A range of 10% to 90% of the PWM period is used to carry the information and the remaining ranges are used as a fail signal (a 5% PWM means Algorithm Error, no change over a whole period means a Hard Error). The 80% of the PWM period contains the position information. Depending on the AS5403 version (A/D/E) and mode selection the PWM frequency can change between 1.0 kHz and 0.125 kHz. The PWM resolution can also change between 10 bit (1024 positions) for 1.0 kHz and 12 bit (4096 positions) for 0.125 kHz. The behavior of PWM and /PWM is shown in the following figures.

Figure 24: PWM Output



ams Datasheet Page 23
[v1-09] 2017-Feb-23 Document Feedback



Figure 25: /PWM Output Signal



At the end of the power up phase, after an under voltage recovery and after the transition from sleep to normal mode a synch pulse with duration  $T_{SYNCH}$  precedes the PWM wave as shown in the following picture. Only after the pulse the digital switches leave the HZ state.

Page 24ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



Figure 26: Sync Pulse at PWM After Power-Up



ams Datasheet Page 25
[v1-09] 2017-Feb-23 Document Feedback



# **Digital Switch**

The AS5403 provides a digital output switch function. This signal can be defined by settings in the EEPROM. The switching point DSW SW POINT <11:0> are compared to the calculated linearized sensor position. The polarity is selectable and the hysteresis is configurable. Possible configurations for DSW selectable from EEPROM bits are:

Figure 27: Possible Configurations of DSW Pin

| Mode                        | DSW<br>CFG<2> | DSW<br>CFG <1> | DSW<br>CFG <0> | Comments                                                                                    |
|-----------------------------|---------------|----------------|----------------|---------------------------------------------------------------------------------------------|
| Digital switch<br>push/pull | 0             | 0              | 0              | Push-Pull digital output driver external pull up required                                   |
| Digital switch open source  | 0             | 0              | 1              | High side digital driver external pull down required                                        |
| Digital switch open drain   | 0             | 1              | 0              | Low side digital driver external pull up required                                           |
| PWMn push/pull              | 0             | 1              | 1              | Inverted pulse width modulated output<br>with push/pull driver external pull up<br>required |
| PWMn open drain             | 1             | 0              | 0              | Inverted pulse width modulated output with low side driver external pull up required        |
| PWM push/pull               | 1             | 0              | 1              | Pulse width modulated output with low side driver external pull up required                 |
| PWM open drain              | 1             | 1              | 0              | Pulse width modulated output with low side driver external pull up required                 |

#### Note(s):

1. All other not specified combinations are reserved and not allowed.

Page 26ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



# DSW\_POL= 1:

Figure 28: DSW Characteristic with Positive Polarity



DSW\_POL=0:

Figure 29: DSW Characteristic with Negative Polarity



**ams Datasheet** [v1-09] 2017-Feb-23

Downloaded from Arrow.com.



# 4-Wire Serial Peripheral Interface (SPI)

AS5403 is equipped with a 4wire serial peripheral interface (SPI) to access the EEPROM memory and the read /write registers. SCS input pin (active high) selects the device for serial transfers. Register data is shifted in from the external master on the SDI pin or shifted out from the device on the SDO pin on each subsequent SCLK, in both the cases MSB first. Data are captured on the rising edge and shifted on the falling edge of SCLK for receiving command and transmitting command. An even parity bit is used to check the consistency of the frame. SPI protocol is built by frames; each frame is composed by 4 bytes and it is detected only when SCS pin is high. If a frame contains a number of bits different from the expected the command is not executed.

Valid commands for the SPI interface are the following:

Figure 30: Commands SPI

| CMD Name | CMD<br>Value | Note                           | AS5403<br>Communication Mode |
|----------|--------------|--------------------------------|------------------------------|
| Write    | 0            | Write data in the memory area  | SLAVE                        |
| Read     | 1            | Read data from the memory area | SLAVE/MASTER                 |

### Write (0)

The first byte of the write command is composed by the command identifier (CMD) the even parity bit (PAR) and the MSBs of the address AD<10:8>.

The second byte of the command is the remaining part of the address AD<7:0>, the third and the fourth byte contains the data word we want to write (D<15:0>) on address AD<10:0>. The device forces the SDO pin low. With this command it is possible to access the EEPROM locations and the read/write registers area.

Figure 31: SPI Write



Page 28ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



### Read (1)

The read command is composed by 2 frames, in the first one the external master sends the command, the even parity and the address to be read on the SDO line (the last 16 bits are ignored). The device forces the SDO pin low.

Figure 32: SPI Read



After the switching time (TSCSL) the device drives the SDO line and when the SCS pin goes high starts to send out the answer. The first byte of the second frame is composed by the command the device is executing, the even parity and the MSBs of the address required in the previous frame (AD<10:8>). The second byte of the command is the remaining part of the address AD<7:0>, the third and the fourth bytes are the data word at the required address (AD<10:0>). With this command it is possible to access the EEPROM locations and the read/write registers area.

ams Datasheet Page 29
[v1-09] 2017-Feb-23 Document Feedback



### **Programming the AS5403**

A standard half duplex UART protocol is used to exchange data with the device in the communication mode.

### **UART Interface for Programming**

The AS5403 uses a standard UART interface with two bytes for address and two bytes for the data content. The read or write mode is selected in the first byte. An even parity for every byte is included. The timing (baud-rate) is selected by the AS5403 over an initial command from the master. The baud rate register can be read and overwritten. The keep synchronization it AS5403 synchronizes art every Start bit. This happens during a standard write access 3 times. A time out function detects not complete commands and resets the AS5403 UART after the timeout period.

Figure 33: Valid Commands

| CMD Name | Description                           | AS5403 Communication Mode |
|----------|---------------------------------------|---------------------------|
| Write    | Write data in the EEPROM/ SFR memory  | SLAVE                     |
| Read     | Read data from the EEPROM/ SFR memory | SLAVE/MASTER              |

In case of Write command the request is followed by the frames containing the data to write. In case of Read command the communication direction will change and the device will answer with the frames containing the data requested.

### Frame Organization

The UART frame consists of 1 start bit (low level), 8 data bit, 1 even-parity bit and 1 stop bit (high level). Data are transferred from LSB to MSB.

Figure 34: General UART Frame



Page 30ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



In case of read command the idle phase between the command and the answer is TSW.

Figure 35: Bit Assignment in Frame

| Symbol | Parameter                | Min | Тур | Max | Unit |
|--------|--------------------------|-----|-----|-----|------|
| START  | Start bit                |     | 1   |     | TBIT |
| Dx     | Data bit                 |     | 1   |     | TBIT |
| PAR    | Parity bit               |     | 1   |     | TBIT |
| STOP   | Stop bit                 | 1   |     |     | TBIT |
| TSW    | Slave/Master Switch Time |     | 7   |     | TBIT |

Each communication starts with the reception of a request from the external controller. The request consists of 3 frames: one synchronization byte and 1 word for the command.

The synchronization frame contains the data 0x55 and allows the UART to measure the external controller baud-rate.

Figure 36: Synchronization Frame 0x55 Hex



ams Datasheet Page 31 [v1-09] 2017-Feb-23 Document Feedback



The 2nd and 3rd frames contain the command Read/ Write (1 bit) and the address (7+7 bits):

Figure 37: 2nd and 3rd Frame Addressing



### **Write Command**

Figure 38: Write Command Frames



Page 32ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



#### **Read Command**

Figure 39: Read Command Frames



#### **BAUD RATE Automatic Detection**

The UART includes a built-in baud-rate monitor that uses the synchronization frame to detect the external controller baud rate. This baud-rate is used after the synchronization byte to decode the following frame and to transmit the answer and it is stored in the BAUDREG register.

ams Datasheet Page 33
[v1-09] 2017-Feb-23 Document Feedback



### **Programming Procedure**

The EEPROM programming is possible over the SPI or UART interface. A page write/read mode with 64 pages 8 words each is implemented.

Figure 40: Page Mode Address

| Address       | Page |
|---------------|------|
| 0x000 - 0x007 | 1    |
| 0x008 - 0x00F | 2    |
| :             | :    |
| 0x1F8 - 0x1FF | 64   |

#### Page Write mode procedure:

- 1. Write 0x00 on address 0x2FF (START DSP = 0)
- 2. Write the EEPROM words (SPI/UART) inside a page (min 1 max 8 words)
- 3. Write 0x0003 on address 0x2FF (CFG\_EPP=11)
- 4. Wait for 10 ms
- 5. Repeat from 2. for further programming.

It is important that the write access to the selected EEPROM page are consecutive: a write command in a different page or a read command before writing CFG\_EPP will delete the data. A writing to factory reserved area will be ignored.

After programming it is mandatory to read back the EEPROM content and to download again the EEPROM to avoid misalignment with the mirror registers. This can be done with a power up or writing 0x0004 on address 0x2FF (EE\_DWNL SFR).

The programming procedure is not allowed in case Customer Lock word is 0x55AA after EEPROM download (mask\_fuse=1).

#### Lock Procedure and Signature Calculation

The AS5403 contains a signature diagnostic function for the EEPROM. This signature is calculated in the AS5403 during power up and is compared to the calculated signature directly after the end of line calibration by the customer. A deviation leads to an error indication in the diagnostic flag or into the failure band mode at the output. The signature check is enabled in case of a locked device by the user.

Page 34ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



# **Device Configuration**

AS5403 is equipped with a 1kx8 EEPROM memory to store the factory settings and the customer configuration data. The device can be configured using the UART or 4wire Serial Peripheral Interface (SPI).

# **EEPROM Memory Map**

**Note(s):** Write 0x0000 hex to register address 0x2FF (START DSP = 0) before a read or write access to EEPROM.

Figure 41: EEPROM Memory Map

| ADDRESS (HEX) | EEPROM Location Name                 |
|---------------|--------------------------------------|
| 0x00B         | Sequencer Control                    |
| 0x00F         | Magnet Lost threshold and hysteresis |
| 0x019         | Offset Bj                            |
| 0x01A         | Gain Bj                              |
| 0x01E         | Gain Bi                              |
| 0x01F         | Offset Bi                            |
| 0x05F         | Linearization table entry 16         |
| 0x060         | Linearization table entry 0          |
| 0x061         | Linearization table entry 1          |
| 0x062         | Linearization table entry 2          |
| 0x063         | Linearization table entry 3          |
| 0x064         | Linearization table entry 4          |
| 0x065         | Linearization table entry 5          |
| 0x066         | Linearization table entry 6          |
| 0x067         | Linearization table entry 7          |
| 0x068         | Linearization table entry 8          |
| 0x069         | Linearization table entry 9          |
| 0x06A         | Linearization table entry 10         |
| 0x06B         | Linearization table entry 11         |
| 0x06C         | Linearization table entry 12         |
| 0x06D         | Linearization table entry 13         |
| 0x06E         | Linearization table entry 14         |
| 0x06F         | Linearization table entry 15         |
| 0x070         | Linearization table entry -16        |



| ADDRESS (HEX) | EEPROM Location Name                   |
|---------------|----------------------------------------|
| 0x071         | Linearization table entry -15          |
| 0x072         | Linearization table entry -14          |
| 0x073         | Linearization table entry -13          |
| 0x074         | Linearization table entry -12          |
| 0x075         | Linearization table entry -11          |
| 0x076         | Linearization table entry -10          |
| 0x077         | Linearization table entry -9           |
| 0x078         | Linearization table entry -8           |
| 0x079         | Linearization table entry -7           |
| 0x07A         | Linearization table entry -6           |
| 0x07B         | Linearization table entry -5           |
| 0x07C         | Linearization table entry -4           |
| 0x07D         | Linearization table entry -3           |
| 0x07E         | Linearization table entry -2           |
| 0x07F         | Linearization table entry -1           |
| 0x1CF         | Pre-Scale linearization                |
| 0x1D0         | Post-Processing offset                 |
| 0x1D1         | Post-Processing gain                   |
| 0x1D2         | Clamp Low 1                            |
| 0x1D3         | Clamp High 1                           |
| 0x1F5         | Clamp High 2 (MSBs), Clamp Low 2       |
| 0x1F6         | Clamp High 2 (LSBs)                    |
| 0x1F7         | Angle offset                           |
| 0x1F8         | Customer LOCK                          |
| 0x1F9         | Output configuration and PWM frequency |
| 0x1FA         | DSW driver configuration               |
| 0x1FB         | DSW settings                           |
| 0x1FC         | Customer ID                            |
| 0x1FD         | Customer ID                            |
| 0x1FE         | Customer ID                            |
| 0x1FF         | EEPROM signature + customer ID         |

Page 36
Document Feedback



Figure 42: EEPROM Sequencer Control 0x00B

| Register<br>Hex | Access | Bit       | Function         | Default | Note                                                                                                                                 |
|-----------------|--------|-----------|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------|
| 0x00B           | R/W    | D15 (MSB) | Reserved         | 0       |                                                                                                                                      |
|                 |        | D14       |                  |         |                                                                                                                                      |
|                 |        | D13       |                  |         |                                                                                                                                      |
|                 |        | D12       | ExtRng           | 0       | Extended Range (for differential mode): 0 = disabled 1 = enabled                                                                     |
|                 |        | D11       | Reserved         | 0       |                                                                                                                                      |
|                 |        | D10       | Swap             | 0       | Swap Bi and Bj before angle calculation                                                                                              |
|                 |        | D9        | Reserved         | 0       |                                                                                                                                      |
|                 |        | D8        | Reserved         | 0       |                                                                                                                                      |
|                 |        | D7        | Table Select <1> | 0       | These bits allow the selection of 3 different operating modes, stored in 3 individual sequencer tables.  Do not use 11> no operation |
|                 |        | D6        | Table Select <0> | 1       |                                                                                                                                      |
|                 |        | D5        | Reserved         | 0       |                                                                                                                                      |
|                 |        | D4        | DIFF             | 0       | Differential mode:  0 = absolute measurement of one pixel  1 = differential measurement of both pixels                               |
|                 |        | D3        | Reserved         | 0       |                                                                                                                                      |
|                 |        | D2        | SeqEn            | 1       | 1 = sequencer enabled<br>0 = sequencer disabled                                                                                      |
|                 |        | D1        | AVG              | 1       | Average mode:  0 = absolute measurement of one pixel,  1 = average measurement of both pixels                                        |
|                 |        | D0 (LSB)  | Reserved         | 0       |                                                                                                                                      |

ams Datasheet Page 37
[v1-09] 2017-Feb-23 Document Feedback



Figure 43: Possible Table Selection AS5403A and AS5403D

|                             | Table 0<br>Table Select 00                  | Table 1<br>Table Select 01                       | Table 2<br>Table Select 10                       |
|-----------------------------|---------------------------------------------|--------------------------------------------------|--------------------------------------------------|
| Sensor<br>arrangement       | X/Z                                         | X/Z                                              | X/Z                                              |
| EEPROM<br>0x00B<br>settings | Absolute Mode Pixel0<br>1 kHz Sampling Rate | Differential/Average Mode<br>1 kHz Sampling Rate | Differential/Average Mode<br>1 kHz Sampling Rate |
| Magnet<br>orientation       | <b>←</b>                                    | 0                                                |                                                  |
| J. C. Kation                |                                             |                                                  |                                                  |

Figure 44:
Possible Table Selection AS5403E

|                             | Table 0<br>Table Select 00                       | Table 1<br>Table Select 01           | Table 2<br>Table Select 10               |  |  |  |  |
|-----------------------------|--------------------------------------------------|--------------------------------------|------------------------------------------|--|--|--|--|
| Sensor<br>arrangement       | X/Y                                              | X/Y                                  | X/Y                                      |  |  |  |  |
| EEPROM<br>0x00B<br>settings | Differential/Average Mode<br>1 kHz Sampling Rate | Absolute Mode<br>1 kHz Sampling Rate | Absolute Mode<br>0.125 kHz Sampling Rate |  |  |  |  |
| Magnet<br>orientation       | Off-axis (ring magnet or sector magnet)          |                                      |                                          |  |  |  |  |

Page 38ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



Figure 45: EEPROM Magnet Lost 0x00F

| Register<br>Hex | Access | Bit       | Function       | Default | Note                                                   |
|-----------------|--------|-----------|----------------|---------|--------------------------------------------------------|
|                 |        | D15 (MSB) |                | 0       |                                                        |
|                 |        | :         | Reserved       | :       |                                                        |
|                 |        | D11       |                | 0       |                                                        |
|                 |        | D10       | MgnLostHyst<2> | 1       |                                                        |
| 0x00F           | R/W    | :         | :              | :       | Magnet Lost hysteresis                                 |
|                 |        | D8        | MgnLostHyst<0> | 0       |                                                        |
|                 |        | D7        | MgnLostLmt<7>  | 0       |                                                        |
|                 |        | :         | :              | :       | Magnet Lost threshold value compared to register 0x520 |
|                 |        | D0 (LSB)  | MgnLostLmt<0>  | 0       | , 3                                                    |

The magnitude information is compared with the magnet lost threshold value calculated with following formula:

MagnetLostLimit = MgnLostLmt <7:0>\*64

The hysteresis is calculated using following formula:

$$Hysteresis = MagnetLost \ Limit * \frac{1}{2^{MgnLostHys}}$$

*MgnLostHyst*<2:0>=0 disables the hysteresis

Figure 46: EEPROM Offset Bj 0x019

| Register<br>Hex | Access    | Bit       | Function  | Default | Note                                 |
|-----------------|-----------|-----------|-----------|---------|--------------------------------------|
|                 |           | D15 (MSB) |           |         | Offset to the Bj value to improve    |
| 0x019           | 0x019 R/W | :         | Offset Bj | 0       | performance                          |
|                 |           | D0 (LSB)  |           |         | Signed integer, range [-32768;32767] |

ams Datasheet Page 39
[v1-09] 2017-Feb-23 Document Feedback



Figure 47: EEPROM Offset Bi 0x01F

| Register<br>Hex | Access    | Bit       | Function  | Default | Note                                 |
|-----------------|-----------|-----------|-----------|---------|--------------------------------------|
|                 |           | D15 (MSB) |           |         | Offset to the Bi value to improve    |
| 0x01F           | 0x01F R/W | :         | Offset Bi | 0       | performance                          |
|                 |           | D0 (LSB)  |           |         | Signed integer, range [-32768;32767] |

Figure 48: EEPROM Gain Bj 0x01A

| Register<br>Hex | Access | Bit       | Function | Default       | Note                                                 |
|-----------------|--------|-----------|----------|---------------|------------------------------------------------------|
|                 |        | D15 (MSB) |          |               |                                                      |
| 0x01A           | R/W    | :         | Gain Bj  | +1<br>decimal | Gain to the Bj value<br>Signed integer, range [-1;1] |
|                 |        | D0 (LSB)  |          |               | -                                                    |

Figure 49: EEPROM Gain Bi 0x01E

| Register<br>Hex | Access | Bit       | Function | Default       | Note                                                 |
|-----------------|--------|-----------|----------|---------------|------------------------------------------------------|
|                 |        | D15 (MSB) |          |               |                                                      |
| 0x01E           | R/W    | :         | Gain Bi  | +1<br>decimal | Gain to the Bj value<br>Signed integer, range [-1;1] |
|                 |        | D0 (LSB)  |          |               |                                                      |

Page 40ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



Figure 50: EEPROM Linearization Table 0x05F to 0x07F

| Register<br>Hex | Access | Bit       | Content                              | Default | Note           |
|-----------------|--------|-----------|--------------------------------------|---------|----------------|
| 0x05F           |        |           | Angle linearization table, value 16  |         |                |
| 0x060           |        |           | Angle linearization table, value 0   |         |                |
| 0x061           |        |           | Angle linearization table, value 1   |         |                |
| :               |        |           |                                      |         |                |
| 0x06F           | R/W    | D15 to D0 | Angle linearization table, value 15  | 0000    | Signed integer |
| 0x070           | IN/ VV | D13 t0 D0 | Angle linearization table, value -16 | 0000    | [-1;1]         |
| 0x071           |        |           | Angle linearization table, value -15 |         |                |
| :               |        |           |                                      |         |                |
| 0x07E           |        |           | Angle linearization table, value -2  |         |                |
| 0x07F           |        |           | Angle linearization table, value -1  |         |                |

Figure 51: EEPROM Pre-Scale Linearization 0x1CF

| Register<br>Hex | Access | Bit       | Function      | Default       | Note                  |
|-----------------|--------|-----------|---------------|---------------|-----------------------|
|                 |        | D15 (MSB) | Pre-Scale     |               |                       |
| 0x1CF           | R/W    | :         | Linearization | +1<br>decimal | Signed integer [-8;8] |
|                 |        | D0 (LSB)  | Factor        |               |                       |

Figure 52: EEPROM Post-Processing Offset 0x1D0

| Register<br>Hex | Access | Bit       | Function                  | Default | Note                          |
|-----------------|--------|-----------|---------------------------|---------|-------------------------------|
|                 |        | D15 (MSB) |                           |         |                               |
| 0x1D0           | R/W    | :         | Post Processing<br>Offset | 0       | Signed integer [-32768;32767] |
|                 |        | D0 (LSB)  |                           |         |                               |

ams Datasheet Page 41
[v1-09] 2017-Feb-23 Document Feedback



Figure 53:

**EEPROM Post-Processing Gain 0x1D1** 

| Register<br>Hex | Access | Bit       | Function                | Default       | Note                  |
|-----------------|--------|-----------|-------------------------|---------------|-----------------------|
|                 |        | D15 (MSB) |                         |               |                       |
| 0x1D1           | R/W    | :         | Post Processing<br>Gain | +1<br>decimal | Signed integer [-4;4] |
|                 |        | D0 (LSB)  |                         |               |                       |

# Figure 54:

**EEPROM Clamp Low 1 0x1D2** 

| Register<br>Hex | Access | Bit       | Function    | Default           | Note                          |
|-----------------|--------|-----------|-------------|-------------------|-------------------------------|
|                 |        | D15 (MSB) |             |                   |                               |
| 0x1D2           | R/W    | :         | Clamp Low 1 | -32768<br>decimal | Signed integer [-32768;32767] |
|                 |        | D0 (LSB)  |             |                   |                               |

# Figure 55:

**EEPROM Clamp High 1 0x1D3** 

| Register<br>Hex | Access | Bit       | Function     | Default          | Note                          |
|-----------------|--------|-----------|--------------|------------------|-------------------------------|
|                 |        | D15 (MSB) |              |                  |                               |
| 0x1D3           | R/W    | :         | Clamp High 1 | 32767<br>decimal | Signed integer [-32768;32767] |
|                 |        | D0 (LSB)  |              |                  |                               |

# Figure 56:

EEPROM Clamp Low 2 and Clamp High 2 (LSBs) 0x1F5

| Register<br>Hex | Access | Bit       | Function               | Default | Note                                                                                                                                                    |
|-----------------|--------|-----------|------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |        | D15 (MSB) |                        | 0       | Clamp High 2 (LSBs) value for PWM                                                                                                                       |
|                 | R/W    | :         | Clamp High 2<br>(LSBs) | :       | and analog output. DSW not effected. 4 lower LSBs [0;16]  Clamp Low 2 value for PWM and analog output. DSW not effected. 12 bit unsigned value [0;4096] |
| 0x1F5           |        | D12       |                        | 0       |                                                                                                                                                         |
| OX113           |        | D11       | Clamp Low 2            | 0       |                                                                                                                                                         |
|                 |        | :         |                        | :       |                                                                                                                                                         |
|                 |        | D0 (LSB)  |                        | 0       |                                                                                                                                                         |

Page 42ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



Figure 57: EEPROM Clamp High 2 (MSBs) 0x1F6

| Register<br>Hex | Access | Bit       | Function               | Default | Note                                                                                                  |
|-----------------|--------|-----------|------------------------|---------|-------------------------------------------------------------------------------------------------------|
|                 |        | D15 (MSB) |                        | 0       |                                                                                                       |
|                 | R/W    | :         | Reserved               | :       |                                                                                                       |
| 0x1F6           |        | D8        |                        | 0       |                                                                                                       |
| OX II O         |        | D7        | Clamp High 2<br>(MSBs) | 0       | Clamp High 2 (MSBs) value for PWM<br>and analog output. DSW not<br>effected.<br>8 higher MSBs [0;256] |
|                 |        | :         |                        | :       |                                                                                                       |
|                 |        | D0 (LSB)  |                        | 0       |                                                                                                       |

Figure 58: EEPROM Angle Offset 0x1F7

| Register<br>Hex | Access | Bit       | Function     | Default | Note                          |
|-----------------|--------|-----------|--------------|---------|-------------------------------|
|                 |        | D15 (MSB) |              |         |                               |
| 0x1F7           | R/W    | :         | Angle Offset | 0       | Signed integer [-32768;32767] |
|                 |        | D0 (LSB)  |              |         |                               |

Figure 59: EEPROM Customer Lock 0x1F8

| Register<br>Hex | Access | Bit       | Function      | Default | Note                             |
|-----------------|--------|-----------|---------------|---------|----------------------------------|
|                 |        | D15 (MSB) |               |         | EEPROM lock key region. When key |
| 0x1F8           | R/W    | :         | Customer Lock | 0       | 0x55AA is programmed> no more    |
|                 |        | D0 (LSB)  |               |         | write access to complete EEPROM  |

ams Datasheet Page 43
[v1-09] 2017-Feb-23 Document Feedback



Figure 60: EEPROM OUT Pin Configuration and PWM Frequency 0x1F9

| Register<br>Hex | Access | Bit       | Function     | Default | Note                                                                                 |
|-----------------|--------|-----------|--------------|---------|--------------------------------------------------------------------------------------|
|                 |        | D15 (MSB) | OUT FALL <1> | 0       | Threshold for the fall time check.  00 = no check                                    |
|                 |        | D14       | OUT FALL <0> | 0       | 01 = 24 to 28 μs<br>10 = 56 to 60 μs<br>11 = 120 to 124 μs                           |
|                 |        | D13       | OUT RISE <1> | 0       | Threshold for the rise time check.  00 = no check                                    |
|                 |        | D12       | OUT RISE <0> | 0       | 01 = 24 to 28 μs<br>10 = 56 to 60 μs<br>11 = 120 to 124 μs                           |
|                 |        | D11       | Reserved     | 0       |                                                                                      |
|                 | R/W    | D10       | OUT CFG <2>  | 0       | Output driver configuration OUT pin. See Figure 23                                   |
| 0x1F9           |        | D9        | OUT CFG <1>  | 1       |                                                                                      |
|                 |        | D8        | OUT CFG <0>  | 0       |                                                                                      |
|                 |        | D7        |              | 0       |                                                                                      |
|                 |        | :         | Reserved     | :       |                                                                                      |
|                 |        | D3        |              | 0       |                                                                                      |
|                 |        | D2        | DIAG_HIGH    | 0       | Failure band selection internal errors<br>0=failure band low<br>1= failure band high |
|                 |        | D1        | PWMF <1>     | 0       | PWM frequency selection  00 = 1 kHz. Do not use other settings                       |
|                 |        | D0 (LSB)  | PWMF <0>     | 0       | except AS5403E 11=0.125kHz in<br>case of Table Select = 10                           |

Page 44ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



Figure 61: EEPROM DSW Pin Configuration 0x1FA

| Register<br>Hex | Access | Bit       | Function              | Default | Note                                                       |
|-----------------|--------|-----------|-----------------------|---------|------------------------------------------------------------|
|                 |        | D15 (MSB) |                       | 0       |                                                            |
|                 |        | :         | DSW SW POINT<br><7:0> | :       | Low byte of the switching point                            |
|                 |        | D8        |                       | 0       |                                                            |
|                 |        | D7        | DSW FALL <1>          | 0       | Threshold for the fall time check.<br>00 = no check        |
|                 | R/W    | D6        | DSW FALL <0>          | 0       | 01 = 24 to 28 μs<br>10 = 56 to 60 μs<br>11 = 120 to 124 μs |
| 0x1FA           |        | D5        | DSW RISE <1>          | 0       | Threshold for the rise time check.  00 = no check          |
|                 |        | D4        | DSW RISE <0>          | 0       | 01 = 24 to 28 μs<br>10 = 56 to 60 μs<br>11 = 120 to 124 μs |
|                 |        | D3        | Reserved              | 0       |                                                            |
|                 |        | D2        | DSW CFG <2>           | 0       |                                                            |
|                 |        | D1        | :                     | 0       | Output driver configuration DSW pin. See Figure 27         |
|                 |        | D0 (LSB)  | DSW CFG <0>           | 0       |                                                            |

ams Datasheet Page 45
[v1-09] 2017-Feb-23
Document Feedback



Figure 62: EEPROM DSW Settings 0x1FB

| Register<br>Hex | Access | Bit       | Function             | Default | Note                                                             |
|-----------------|--------|-----------|----------------------|---------|------------------------------------------------------------------|
|                 |        | D15 (MSB) | Reserved             | 0       |                                                                  |
|                 |        | D14       |                      | 0       |                                                                  |
|                 |        | :         | Reserved             | 0       |                                                                  |
|                 |        | D10       |                      | 0       |                                                                  |
|                 |        | D9        | Reserved             | 0       |                                                                  |
|                 |        | D8        | Reserved             | 0       |                                                                  |
| 0x1FB           | R/W    | D7        | DSW_POL              | 0       | Polarity:<br>0 = low level<br>1 = high level                     |
|                 |        | D6        | DSW HYST <2>         | 0       | DSW Hysteresis:<br>000 = 4 LSB; 001 = 8 LSB; 010 = 16            |
|                 |        | :         | :                    | 0       | LSB; 011 = 32 LSB; 100 = 48 LSB;                                 |
|                 |        | D4        | DSW HYST <0>         | 0       | 101 = 64 LSB; 110 = 96 LSB;<br>111 = 128 LSB; LSB are on 12 bits |
|                 |        | D3        | DSW SW POINT<br><11> | 0       |                                                                  |
|                 |        | :         | :                    | :       | Upper 4 bits of the switching point                              |
|                 |        | D0 (LSB)  | DSW SW POINT<br><8>  | 0       |                                                                  |

Figure 63: EEPROM Customer ID 0x1FC

| Register<br>Hex | Access | Bit       | Function | Default | Note                                     |
|-----------------|--------|-----------|----------|---------|------------------------------------------|
|                 |        | D15 (MSB) |          | 0       |                                          |
|                 | R/W    | :         | CUSTID   | :       | Customer ID number 7 to 0  Extended Byte |
| 0x1FC           |        | D8        |          | 0       |                                          |
| OXIIC           |        | D7        | CUST ID  | 0       |                                          |
|                 |        | :         |          | :       |                                          |
|                 |        | D0 (LSB)  |          | 0       |                                          |

Page 46ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



Figure 64: EEPROM Customer ID 0x1FD

| Register<br>Hex | Access | Bit       | Function | Default | Note                       |
|-----------------|--------|-----------|----------|---------|----------------------------|
|                 |        | D15 (MSB) |          | 0       |                            |
| 0x1FD           | R/W    | :         | CUST ID  | :       | Customer ID number 23 to 8 |
|                 |        | D0 (LSB)  |          | 0       |                            |

# Figure 65: EEPROM Customer ID 0x1FE

| Register<br>Hex | Access | Bit       | Function | Default | Note                        |
|-----------------|--------|-----------|----------|---------|-----------------------------|
|                 |        | D15 (MSB) |          | 0       |                             |
| 0x1FE           | R/W    | :         | CUSTID   | :       | Customer ID number 39 to 24 |
|                 |        | D0 (LSB)  |          | 0       |                             |

# Figure 66: EEPROM Customer ID and Signature 0x1FF

| Register<br>Hex | Access | Bit       | Function | Default | Note                        |
|-----------------|--------|-----------|----------|---------|-----------------------------|
|                 |        | D15 (MSB) |          | 0       |                             |
|                 | R/W    | :         | EESIGN   | :       | EEPROM Signature            |
| 0x1FF           |        | D8        |          | 0       |                             |
| OXIII           |        | D7        | CUST ID  | 0       |                             |
|                 |        | :         |          | :       | Customer ID number 47 to 40 |
|                 |        | D0 (LSB)  |          | 0       |                             |

**ams Datasheet** [v1-09] 2017-Feb-23

Downloaded from Arrow.com.



# **Register Memory Map**

**Note(s):** Register Memory Map Write 0x0100 hex to register address 0x2FF (START DSP = 1) before a read of following registers.

Figure 67: Register Map

| Address (Hex) | Register Location Name     |
|---------------|----------------------------|
| 0x2FF         | Control DSP                |
| 0x300         | Error Register 1           |
| 0x301         | Position 2                 |
| 0x302         | Error Register 2           |
| 0x510         | Temperature                |
| 0x511         | Measurement Value 1 (MV 1) |
| 0x512         | Measurement Value 2 (MV 2) |
| 0x513         | Measurement Value 3 (MV 3) |
| 0x514         | Measurement Value 4 (MV 4) |
| 0x520         | Magnitude                  |
| 0x521         | Angle (not linearized)     |
| 0x522         | Angle linearized           |
| 0x547         | Position 1                 |
| 0x548         | Bi component               |
| 0x549         | Bj component               |
| 0x54B         | Bi' component              |
| 0x54C         | Bj' component              |
| 0x54D         | Bk (unused)                |

Page 48ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



# Figure 68: Control DSP 0x2FF

| Register<br>Hex | Access | Bit       | Function    | Note                                                                                                                                                                                                                  |
|-----------------|--------|-----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |        | D15 (MSB) |             |                                                                                                                                                                                                                       |
|                 |        | :         | Reserved    |                                                                                                                                                                                                                       |
|                 |        | D12       |             |                                                                                                                                                                                                                       |
|                 |        | D11       | PASS2FUNC   | Activation for functional mode of the output.                                                                                                                                                                         |
|                 |        | D10       | FREEZE      | When CAL_EN=1 it enables the 3D Hall Core for 1 only measurement (automatically cleared at the end of the measurement). Used For SPI calibration in communication mode. When CAL_EN=0 it freezes the read SFR content |
|                 |        | D9        | CAL_EN      | Enable the calibration procedure. Used in communication mode.                                                                                                                                                         |
| 0x2FF           | R/W    | D8        | START_DSP   | Start the 3D Hall Core. Used in communication mode to start the DSP measurements.                                                                                                                                     |
|                 |        | D7        |             |                                                                                                                                                                                                                       |
|                 |        | :         | Reserved    |                                                                                                                                                                                                                       |
|                 |        | D4        |             |                                                                                                                                                                                                                       |
|                 |        | D3        | EE_RESET    | Force EEPROM reset. Used in communication mode.                                                                                                                                                                       |
|                 |        | D2        | EE_DWNL     | Force EEPROM download. Used in communication mode.                                                                                                                                                                    |
|                 |        | D1        | CFG_EPP <1> | EEPROM programming mode: 00 = no EEPROM permanent write;                                                                                                                                                              |
|                 |        | D0 (LSB)  | CFG_EPP <0> | 11 = permanent write of the current EEPROM page (bits CFG_EPP are automatically cleared); 01 = permanent write after each EEPROM write command.                                                                       |

ams Datasheet Page 49
[v1-09] 2017-Feb-23 Document Feedback



Figure 69: Error Register 1 0x300

| Register<br>Hex | Access | Bit       | Function      | Note                                                                                                                     |                                                                                                                        |                                                                                                    |
|-----------------|--------|-----------|---------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
|                 |        | D15 (MSB) | Reserved      |                                                                                                                          |                                                                                                                        |                                                                                                    |
|                 |        | D14       | MgnLost       | Magnet Lost: it indicates that Magnitude is<br>below the configured threshold (magnet is too<br>far away) (EEPROM 0x00F) |                                                                                                                        |                                                                                                    |
|                 |        | D13       | DiPaSeMo      | Digital Part Self-Monitoring fail: it indicates that the digital part self-monitoring detected an error.                 |                                                                                                                        |                                                                                                    |
|                 |        | D12       | NrmOvfl       | Normalization Overflow: it indicates the multiplier overflow during normalization.                                       |                                                                                                                        |                                                                                                    |
|                 |        | D11       | SensOvfl      | Sensitivity Correction Overflow: it indicates the Multiplier overflow during sensitivity correction over temperature     |                                                                                                                        |                                                                                                    |
|                 | ) R    | D10       | RngWarn       | Range Warning: it indicates that the ADC input signal exceeds the input range.                                           |                                                                                                                        |                                                                                                    |
|                 |        | D9        | Reserved      |                                                                                                                          |                                                                                                                        |                                                                                                    |
| 0x300           |        | D8        | CalcError     | Calculation Error: it indicates that an overflow in post-processing calculations occurred.                               |                                                                                                                        |                                                                                                    |
|                 |        | D7        | Reserved      |                                                                                                                          |                                                                                                                        |                                                                                                    |
|                 |        | D6        | SLOvfl        | Linearization Overflow: it indicates that the multiplication in front of the linearization saturated.                    |                                                                                                                        |                                                                                                    |
|                 |        |           |               | D5                                                                                                                       | GainSat                                                                                                                | Gain Multiplication Saturation: it indicates that the result of the gain multiplication saturated. |
|                 |        | D4        | ClampStatus 1 | Clamp Status 1: it indicates that the post-processing used the clamping values to limit the output value.                |                                                                                                                        |                                                                                                    |
|                 |        |           | D3            | ClampStatus 2                                                                                                            | Clamp Status 2: it indicates that the unsigned post-processing used the clamping values to limit the PWM/Analog value. |                                                                                                    |
|                 |        | D2        |               |                                                                                                                          |                                                                                                                        |                                                                                                    |
|                 |        | :         | Reserved      |                                                                                                                          |                                                                                                                        |                                                                                                    |
|                 |        | D0 (LSB)  |               |                                                                                                                          |                                                                                                                        |                                                                                                    |

Page 50ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



Figure 70: Error Register 2 0x302

| Register<br>Hex | Access | Bit       | Function     | Note                                                                    |
|-----------------|--------|-----------|--------------|-------------------------------------------------------------------------|
|                 |        | D15 (MSB) |              |                                                                         |
|                 |        | :         | Reserved     |                                                                         |
|                 |        | D11       |              |                                                                         |
|                 |        | D10       | WD_ERR       | Watchdog error                                                          |
|                 |        | D9        | DWL_BIST_ER  | EEPROM signature error is generated during the download into SFR mirror |
|                 |        | D8        | TST_ERR      | Signature error on TEST SFR (they should be at 0 during functional mode |
| 0x302           | R      | D7        | SYNCH_ERR    | Synchronization error between 3D Hall Core data rate and PWM frequency  |
|                 |        | D6        | Reserved     |                                                                         |
|                 |        | D5        | RD_BACK_ERR2 | Read back error on DSW pin                                              |
|                 |        | D4        | RD_BACK_ERR1 | Read back error on OUT pin                                              |
|                 |        | D3        | Reserved     |                                                                         |
|                 |        | D2        | DSW_SHORT    | Short circuit error on DSW pin                                          |
|                 |        | D1        | PWM_SHORT    | Short circuit error on OUT pin                                          |
|                 |        | D0 (LSB)  | BIST_ERR     | EEPROM signature error                                                  |

Figure 71: Register Temperature 0x510

Downloaded from Arrow.com.

| Register<br>Hex | Access | Bit       | Function    | Note                                          |
|-----------------|--------|-----------|-------------|-----------------------------------------------|
|                 |        | D15 (MSB) |             |                                               |
| 0x510           | R      | :         | Temperature | Temperature [°C] = (17325 + value [LSB])/ 315 |
|                 |        | D0 (LSB)  |             |                                               |

**ams Datasheet** [v1-09] 2017-Feb-23 Page 51



Figure 72:

Register Measurement Value 1to 4 MV1 to MV4 0x511, 0x512, 0x513, 0x514

| Register<br>Hex | Access | Bit       | Function   | Note                                 |
|-----------------|--------|-----------|------------|--------------------------------------|
| 0x511           |        | D15 (MSB) | MV1        |                                      |
| 0x512<br>0x513  | R      | :         | MV2<br>MV3 | Measurement values of 3D Hall Pixels |
| 0x514           |        | D0 (LSB)  | MV4        |                                      |

# Figure 73:

Register Magnitude 0x520

| Register<br>Hex | Access | Bit       | Function  | Note                                         |
|-----------------|--------|-----------|-----------|----------------------------------------------|
|                 |        | D15 (MSB) |           |                                              |
| 0x520           | R      | :         | Magnitude | Magnitude information after ATAN calculation |
|                 |        | D0 (LSB)  |           |                                              |

# Figure 74:

**Register Angle Not Linearized 0x521** 

| Register<br>Hex | Access | Bit       | Function | Note                                       |
|-----------------|--------|-----------|----------|--------------------------------------------|
|                 |        | D15 (MSB) |          |                                            |
| 0x521           | R      | :         | Angle    | Angle information after CORDIC calculation |
|                 |        | D0 (LSB)  |          |                                            |

# Figure 75:

Register Angle Linearized 0x522

| Register<br>Hex | Access | Bit       | Function            | Note                                                             |
|-----------------|--------|-----------|---------------------|------------------------------------------------------------------|
|                 |        | D15 (MSB) |                     |                                                                  |
| 0x522           | R      | :         | Angle<br>Linearized | Angle information after linearization.  16 bit linearized output |
|                 |        | D0 (LSB)  |                     |                                                                  |

Page 52ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



Figure 76: Register Position 1 0x547

| Register<br>Hex | Access | Bit       | Function   | Note                           |
|-----------------|--------|-----------|------------|--------------------------------|
|                 |        | D15 (MSB) |            |                                |
| 0x547           | R      | :         | Position 1 | Position 1 value signed output |
|                 |        | D0 (LSB)  |            |                                |

Figure 77: Register Position 2 0x301

| Register<br>Hex | Access | Bit       | Function   | Note                                                          |
|-----------------|--------|-----------|------------|---------------------------------------------------------------|
|                 |        | D15 (MSB) |            |                                                               |
| 0x301           | R      | :         | Position 2 | Position 2 value unsigned output<br>12 bit number MSBs = zero |
|                 |        | D0 (LSB)  |            |                                                               |

Figure 78: Register Bi Component 0x548

| Register<br>Hex | Access | Bit       | Function | Note                                                                                             |
|-----------------|--------|-----------|----------|--------------------------------------------------------------------------------------------------|
|                 |        | D15 (MSB) |          |                                                                                                  |
| 0x548           | R      | :         | Bi       | Magnetic field component Bi. Content dependant on sequencer control settings and table selection |
|                 |        | D0 (LSB)  |          |                                                                                                  |

Figure 79: Register Bj Component 0x549

| Register<br>Hex | Access | Bit       | Function                                                                                         | Note |
|-----------------|--------|-----------|--------------------------------------------------------------------------------------------------|------|
|                 |        | D15 (MSB) |                                                                                                  |      |
| 0x549           | R      |           | Magnetic field component Bj. Content dependant on sequencer control settings and table selection |      |
|                 |        | D0 (LSB)  |                                                                                                  |      |

ams Datasheet Page 53
[v1-09] 2017-Feb-23
Document Feedback



Figure 80: Register Bi' Component 0x54B

| Register<br>Hex | Access | Bit       | Function | Note                                                                                              |
|-----------------|--------|-----------|----------|---------------------------------------------------------------------------------------------------|
|                 |        | D15 (MSB) |          |                                                                                                   |
| 0x54B           | R      | :         | Bi'      | Magnetic field component Bi'. Content dependant on sequencer control settings and table selection |
|                 |        | D0 (LSB)  |          |                                                                                                   |

Figure 81: Register Bj' Component 0x54C

| Register<br>Hex | Access | Bit       | Function | Note                                                                                              |
|-----------------|--------|-----------|----------|---------------------------------------------------------------------------------------------------|
| 0x54C           |        | D15 (MSB) | Bj'      |                                                                                                   |
|                 | R      | :         |          | Magnetic field component Bj'. Content dependant on sequencer control settings and table selection |
|                 |        | D0 (LSB)  |          |                                                                                                   |

# **Temperature Sensor**

The on chip temperature sensor can be used to gain rough information about the ambient temperature. The SPI interface is mandatory when this information shall be used.

Figure 82: Temperature Sensor

| Parameter                     | Conditions | Min | Тур    | Max | Unit  |
|-------------------------------|------------|-----|--------|-----|-------|
| Temperature Signal            | @ 0°C      |     | -17325 |     | LSB   |
| Temperature Sensor Resolution |            |     | 315    |     | LSB/K |

Page 54ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



# **Protections**

When the voltage applied to the VDD pin falls below the undervoltage lower threshold (VDDUVTL) for longer than the TVDDUVDET time the device stops the clock of the digital part, it resets the EEPROM signature calculation and the 3D Hall core and the output drivers are turned off to reduce the power consumption. When the voltage applied to the VDD pin exceeds the VDD undervoltage upper threshold (VDDUVTH) for longer than the TVDDUVREC time the clock, the signature calculation and the 3D Hall core are restarted and the output drivers are turned ON.

Figure 83: Single Wire Bit Timing

| Symbol    | Parameter                        | Min | Тур | Max | Unit |
|-----------|----------------------------------|-----|-----|-----|------|
| VDDUVTH   | VDD Undervoltage Upper Threshold | 3.7 | 4.1 | 4.5 | V    |
| VDDUVTL   | VDD Undervoltage Lower Threshold | 3.3 | 3.7 | 4.1 | V    |
| TVDDUVDET | VDD Undervoltage Detection Time  | 10  |     | 250 | μs   |
| TVDDUVREC | VDD Undervoltage Recovery Time   | 10  |     | 250 | μs   |

ams Datasheet Page 55
[v1-09] 2017-Feb-23 Document Feedback



# **Sensor Placement**

Two 3D Hall pixels each with an X-/Y-/Z-sensor are arranged in a line on the X-axis parallel to the chip edge, 2.5mm distant from each other.

3D Hall pixel positions relative to chip centre are:

Pixel 1: -1250μm

Pixel 0: 1250μm

Figure 84: 3D Hall Pixel Arrangement



Page 56ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



# **Package Drawings & Markings**

Figure 85: Pixel Cell Placement



### Note(s):

- 1. All dimensions in mm.
- 2. Die thickness 203µm nom.
- 3. Adhesive thickness 30  $\pm$  15  $\mu m.$
- 4. Leadframe downest 152  $\pm$  25  $\mu m.$
- 5. Leadframe thickness 125  $\pm$  8  $\mu m.$

ams Datasheet Page 57
[v1-09] 2017-Feb-23 Document Feedback



Figure 86: 14-Lead Thin Shrink Small Outline Package TSSOP-14



| Symbol | Min  | Nom      | Max  |
|--------|------|----------|------|
| Α      | -    | -        | 1.20 |
| A1     | 0.05 | -        | 0.15 |
| A2     | 0.80 | 1.00     | 1.05 |
| b      | 0.19 | -        | 0.30 |
| С      | 0.09 | -        | 0.20 |
| D      | 4.90 | 5.00     | 5.10 |
| E      | -    | 6.40 BSC | -    |
| E1     | 4.30 | 4.40     | 4.50 |
| е      | -    | 0.65 BSC | -    |
| L      | 0.45 | 0.60     | 0.75 |
| L1     | -    | 1.00 REF | -    |

| Symbol | Min  | Nom    | Max |
|--------|------|--------|-----|
| R      | 0.09 | -      | -   |
| R1     | 0.09 | -      | -   |
| S      | 0.20 | -      | -   |
| Θ1     | 0°   | -      | 8°  |
| Θ2     | -    | 12REF  | -   |
| Θ3     | -    | 12 REF | -   |
| aaa    | -    | 0.10   | -   |
| bbb    | -    | 0.10   | -   |
| ccc    | -    | 0.05   | -   |
| ddd    | -    | 0.20   | -   |
| N      |      | 14     |     |





# Note(s):

- 1. Dimensions & toleranceing confirm to ASME Y14.5M-1994.
- 2. All dimensions are in millimeters. Angles are in degrees.
- 3. N is the total number of terminals.

Page 58 ams Datasheet **Document Feedback** [v1-09] 2017-Feb-23



Figure 87: TSSOP-14 Marking



Figure 88:

Packaging Code: @YYWWMZZ

| @                 | YY   | ww                 | М                         | ZZ                         |
|-------------------|------|--------------------|---------------------------|----------------------------|
| Sublot identifier | Year | Manufacturing Week | Assembly plant identifier | Assembly traceability code |

ams DatasheetPage 59[v1-09] 2017-Feb-23Document Feedback



# **Ordering & Contact Information**

The device is available as the standard products shown in Figure 89.

Figure 89: Ordering Information

| Ordering Code         | Package  | Description                                          | Delivery Form                  | Delivery Quantity |
|-----------------------|----------|------------------------------------------------------|--------------------------------|-------------------|
| AS5403 <b>A</b> -HTST |          | Absolute Linear Position<br>Sensor with ±50 mT       | 13" Tape & Reel<br>in dry pack | 4500 pcs/reel     |
| AS5403 <b>A</b> -HTSM |          | magnetic input range Bx/Bz                           | 7" Tape & Reel<br>in dry pack  | 500 pcs/reel      |
| AS5403 <b>D</b> -HTST | TSSOP-14 | Absolute Linear Position Sensor with ±100 mT         | 13" Tape & Reel<br>in dry pack | 4500 pcs/reel     |
| AS5403 <b>D</b> -HTSM | 13301 14 | magnetic input range Bx/Bz                           | 7" Tape & Reel<br>in dry pack  | 500 pcs/reel      |
| AS5403 <b>E</b> -HTST |          | Off-Axis Position Sensor with ±100 mT magnetic input | 13" Tape & Reel<br>in dry pack | 4500 pcs/reel     |
| AS5403 <b>E</b> -HTSM |          | range Bx/By                                          | 7" Tape & Reel<br>in dry pack  | 500 pcs/reel      |

Buy our products or get free samples online at:

www.ams.com/ICdirect

Technical Support is available at:

www.ams.com/Technical-Support

Provide feedback about this document at:

www.ams.com/Document-Feedback

For further information and requests, e-mail us at:

 $ams\_sales@ams.com$ 

For sales offices, distributors and representatives, please visit: www.ams.com/contact

# Headquarters

ams AG Tobelbader Strasse 30 8141 Premstaetten Austria, Europe

Tel: +43 (0) 3136 500 0

Website: www.ams.com

Page 60ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



# RoHS Compliant & ams Green Statement

**RoHS:** The term RoHS compliant means that ams AG products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, RoHS compliant products are suitable for use in specified lead-free processes.

**ams Green (RoHS compliant and no Sb/Br):** ams Green defines that in addition to RoHS compliance, our products are free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

Important Information: The information provided in this statement represents ams AG knowledge and belief as of the date that it is provided. ams AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams AG and ams AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

ams Datasheet Page 61
[v1-09] 2017-Feb-23 Document Feedback



# **Copyrights & Disclaimer**

Copyright ams AG, Tobelbader Strasse 30, 8141 Premstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

Devices sold by ams AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein. ams AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams AG for each application. This product is provided by ams AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed.

ams AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams AG rendering of technical or other services.

Page 62ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



# **Document Status**

| Document Status          | Product Status  | Definition                                                                                                                                                                                                                                                         |
|--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product Preview          | Pre-Development | Information in this datasheet is based on product ideas in<br>the planning phase of development. All specifications are<br>design goals without any warranty and are subject to<br>change without notice                                                           |
| Preliminary Datasheet    | Pre-Production  | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice            |
| Datasheet                | Production      | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams AG standard warranty as given in the General Terms of Trade                                |
| Datasheet (discontinued) | Discontinued    | Information in this datasheet is based on products which conform to specifications in accordance with the terms of ams AG standard warranty as given in the General Terms of Trade, but these products have been superseded and should not be used for new designs |



# **Revision Information**

| Changes from 1-08 (2016-Oct-17) to current revision 1-09 (2017-Feb-23) | Page |
|------------------------------------------------------------------------|------|
| Updated Figure 6                                                       | 6    |
| Updated Figure 84                                                      | 56   |
| Updated Figure 85                                                      | 57   |
| Updated Figure 89                                                      | 60   |

# Note(s):

- 1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision.
- 2. Correction of typographical errors is not explicitly mentioned.

Page 64ams DatasheetDocument Feedback[v1-09] 2017-Feb-23



# **Content Guide**

### 1 General Description

- 2 Key Benefits & Features
- 2 Applications
- 4 Block Diagram

### 5 Pin Assignments

#### 7 Electrical Characteristics

- 7 Absolute Maximum Ratings
- 8 Operating Conditions
- 9 Magnetic Sensor Conditions
- 10 DC/AC Characteristics for Digital Pads
- 10 Output Driver Parameters
- 14 SPI Timing
- 15 UART Timing

# 16 Functional Description

- 16 Signal Processing Path Front
- 17 Internal Calculation Formulas
- 18 Signal Processing Path Backend

# 19 Operation

20 External Components

# 21 Built-In Safety

# 22 Output Drivers

- 23 PWM Output
- 26 Digital Switch

# 28 4-Wire Serial Peripheral Interface (SPI)

- 28 Write (0)
- 29 Read (1)

# 30 Programming the AS5403

- 30 UART Interface for Programming
- 30 Frame Organization
- 32 Write Command
- 33 Read Command
- 33 BAUD RATE Automatic Detection
- 34 Programming Procedure
- 34 Lock Procedure and Signature Calculation

# 35 Device Configuration

- 35 EEPROM Memory Map
- 48 Register Memory Map
- 54 Temperature Sensor
- 55 Protections
- 56 Sensor Placement

ams Datasheet Page 65
[v1-09] 2017-Feb-23 Document Feedback



- 57 Package Drawings & Markings
- **60 Ordering & Contact Information**
- 61 RoHS Compliant & ams Green Statement
- 62 Copyrights & Disclaimer
- **63 Document Status**
- **64 Revision Information**

Page 66ams DatasheetDocument Feedback[v1-09] 2017-Feb-23