

## **Table of Contents**

| 1 | MCU Block Diagram                           |   | Characteristics           | 19 |
|---|---------------------------------------------|---|---------------------------|----|
| 2 | System Clock Distribution4                  |   | 5.9 AC Characteristics    | 21 |
| 3 | Pin Assignments5                            |   | 5.9.1 Control Timing      | 22 |
|   | Memory Map 8                                |   | 5.9.2 TPM Module Timing   | 23 |
|   | Electrical Characteristics                  |   | 5.10 ADC Characteristics  |    |
|   | 5.1 Introduction                            |   | 5.11 Flash Specifications | 26 |
|   | 5.2 Parameter Classification                |   | 5.12 EMC Performance      | 27 |
|   | 5.3 Absolute Maximum Ratings 9              |   | 5.12.1Radiated Emissions  | 27 |
|   | 5.4 Thermal Characteristics                 | 6 | Ordering Information      | 27 |
|   | 5.5 ESD Protection and Latch-Up Immunity 11 | 7 | Package Information       | 28 |
|   | 5.6 DC Characteristics                      |   | 7.1 Mechanical Drawings   | 28 |
|   | 5.7 Supply Current Characteristics 17       |   |                           |    |
|   | 5.8 External Oscillator (XOSC) and ICS      |   |                           |    |

## **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

The following revision history table summarizes changes contained in this document.

| Rev | Date                                                                                                                                    | Description of Changes            |  |  |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|
| 1   | March 18, 2009                                                                                                                          | Initial public release.           |  |  |  |
| 2   | 2 July 20, 2009 Updated Section 5.12, "EMC Performance." and corrected Figure 1 and Table 1. Corrected default trim value to 31.25 kHz. |                                   |  |  |  |
| 3   | Nov. 29, 2010                                                                                                                           | Updated Table 7.                  |  |  |  |
| 4   | May, 2015                                                                                                                               | Corrected pin 12 of the Figure 3. |  |  |  |

## **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

#### Reference Manual (MC9S08FL16RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.

MC9S08FL16 Series Data Sheet, Rev. 4



# 1 MCU Block Diagram

The block diagram, Figure 1, shows the structure of MC9S08FL16 series MCU.



Figure 1. MC9S08FL16 Series Block Diagram





# 2 System Clock Distribution

MC9S08FL16 series use ICS module as clock sources. The ICS module can use internal or external clock source as reference to provide up to 20 MHz CPU clock. The output of ICS module includes,

- OSCOUT XOSC output provides external reference clock to ADC.
- ICSFFCLK ICS fixed frequency clock reference (around 32.768 kHz) provides double of the fixed lock signal to TPMs and MTIM16.
- ICSOUT ICS CPU clock provides double of the bus clock which is basic clock reference of peripherals.
- ICSLCLK Alternate BDC clock provides debug signal to BDC module.

The TCLK pin is an extra external clock source. When TCLK is enabled, it can provide alternate clock source to TPMs and MTIM16. The on-chip 1 kHz clock provides clock source of COP module.



Figure 2. System Clock Distribution Diagram



# 3 Pin Assignments

This section shows the pin assignments for the MC9S08FL16 series devices.



Figure 3. MC9S08FL16 Series 32-Pin SDIP Package





Figure 4. MC9S08FL16 Series 32-Pin LQFP Package

Table 1. Pin Availability by Package Pin-Count

| Pin Number |         |          |     | < Lowest | Pric | ority> Hi | ghest |                 |     |
|------------|---------|----------|-----|----------|------|-----------|-------|-----------------|-----|
| 32-SDIP    | 32-LQFP | Port Pin | I/O | Alt 1    | I/O  | Alt 2     | I/O   | Alt 3           | I/O |
| 1          | 29      | PTC5     | I/O |          |      |           |       |                 |     |
| 2          | 30      | PTC4     | I/O |          |      |           |       |                 |     |
| 3          | 31      | PTA5     | I   | IRQ      | I    | TCLK      | ı     | RESET           | I   |
| 4          | 32      | PTD2     | I/O |          |      | TPM1CH2   | I/O   |                 |     |
| 5          | 1       | PTA4     | 0   |          |      | BKGD      | ı     | MS              | I   |
| 6          | 2       | PTD0     | I/O |          |      |           |       |                 |     |
| 7          | 3       | PTD1     | I/O |          |      |           |       |                 |     |
| 8          | 4       |          |     |          |      |           |       | $V_{DD}$        | I   |
| 9          | 5       |          |     |          |      |           |       | V <sub>SS</sub> | I   |
| 10         | 6       | PTB7     | I/O | EXTAL    | I    |           |       |                 |     |
| 11         | 7       | PTB6     | I/O | XTAL     | 0    |           |       |                 |     |
| 12         | 8       | PTB5     | I/O |          |      | TPM1CH1   | I/O   |                 |     |
| 13         | 9       | PTD3     | I/O |          |      | TPM1CH3   | I/O   |                 |     |
| 14         | 10      | PTB4     | I/O |          |      | TPM1CH0   | I/O   |                 |     |
| 15         | 11      | PTC3     | I/O |          |      | ADP11     | ı     |                 |     |



Table 1. Pin Availability by Package Pin-Count (continued)

| Pin Number |         |          |     | < Lowest | Pric | ority> Hi | ghest |       |     |
|------------|---------|----------|-----|----------|------|-----------|-------|-------|-----|
| 32-SDIP    | 32-LQFP | Port Pin | I/O | Alt 1    | I/O  | Alt 2     | I/O   | Alt 3 | I/O |
| 16         | 12      | PTC2     | I/O |          |      | ADP10     | ı     |       |     |
| 17         | 13      | PTC1     | I/O |          |      | ADP9      | I     |       |     |
| 18         | 14      | PTC0     | I/O |          |      | ADP8      | I     |       |     |
| 19         | 15      | PTB3     | I/O |          |      | ADP7      | I     |       |     |
| 20         | 16      | PTD4     | I/O |          |      |           |       |       |     |
| 21         | 17      | PTB2     | I/O |          |      | ADP6      | I     |       |     |
| 22         | 18      | PTB1     | I/O |          |      | TxD       | I/O   | ADP5  | I   |
| 23         | 19      | PTB0     | I/O |          |      | RxD       | I     | ADP4  | I   |
| 24         | 20      | PTA7     | I/O |          |      | TPM2CH1   | I/O   |       |     |
| 25         | 21      | PTA6     | I/O |          |      | TPM2CH0   | I/O   |       |     |
| 26         | 22      | PTA3     | I/O |          |      | ADP3      | _     |       |     |
| 27         | 23      | PTA2     | I/O |          |      | ADP2      | I     |       |     |
| 28         | 24      | PTA1     | I/O |          |      | ADP1      | I     |       |     |
| 29         | 25      | PTD5     | I/O |          |      |           |       |       |     |
| 30         | 26      | PTA0     | I/O |          |      | ADP0      | _     |       |     |
| 31         | 27      | PTC7     | I/O |          |      |           |       |       |     |
| 32         | 28      | PTC6     | I/O |          |      |           |       |       |     |

#### NOTE

When an alternative function is first enabled, it is possible to get a spurious edge to the module. User software must clear out any associated flags before interrupts are enabled. Table 1 illustrates the priority if multiple modules are enabled. The highest priority module will have control over the pin. Selecting a higher priority pin function with a lower priority function already enabled can cause spurious edges to the lower priority module. Disable all modules that share a pin before enabling another module.



# 4 Memory Map

Figure 5 shows the memory map for the MC9S08FL16 series. On-chip memory in the MC9S08FL16 series of MCUs consists of RAM, flash program memory for nonvolatile data storage, plus I/O and control/status registers. The registers are divided into two groups:

- Direct-page registers (0x0000 through 0x003F)
- High-page registers (0x1800 through 0x187F)



Figure 5. MC9S08FL16 Series Memory Map



### 5.1 Introduction

This section contains electrical and timing specifications for the MC9S08FL16 series of microcontrollers available at the time of publication.

### 5.2 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 2. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

#### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

## 5.3 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled.



**Table 3. Absolute Maximum Ratings** 

| Rating                                                                                       | Symbol           | Value                    | Unit |
|----------------------------------------------------------------------------------------------|------------------|--------------------------|------|
| Supply voltage                                                                               | $V_{DD}$         | -0.3 to 5.8              | V    |
| Maximum current into V <sub>DD</sub>                                                         | I <sub>DD</sub>  | 120                      | mA   |
| Digital input voltage                                                                        | V <sub>In</sub>  | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Instantaneous maximum current Single pin limit (applies to all port pins) <sup>1, 2, 3</sup> | I <sub>D</sub>   | ±25                      | mA   |
| Storage temperature range                                                                    | T <sub>stg</sub> | -55 to 150               | °C   |

Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values.

### 5.4 Thermal Characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

**Table 4. Thermal Characteristics** 

| Rating                                   | Symbol            | Value                                         | Unit  |  |
|------------------------------------------|-------------------|-----------------------------------------------|-------|--|
| Operating temperature range (packaged)   | T <sub>A</sub>    | T <sub>L</sub> to T <sub>H</sub><br>-40 to 85 | °C    |  |
| Thermal resistance<br>Single-layer board |                   |                                               |       |  |
| 32-pin SDIP                              | Ω                 | 60                                            | °C/W  |  |
| 32-pin LQFP                              | $\theta_{\sf JA}$ | 85                                            | C/VV  |  |
| Thermal resistance<br>Four-layer board   |                   |                                               |       |  |
| 32-pin SDIP                              | Δ                 | 35                                            | °C/W  |  |
| 32-pin LQFP                              | $\theta_{\sf JA}$ | 56                                            | °C/VV |  |

The average chip-junction temperature  $(T_1)$  in  ${}^{\circ}C$  can be obtained from:

 $<sup>^2~</sup>$  All functional non-supply pins, except for PTA5 are internally clamped to  $\rm V_{SS}$  and  $\rm V_{DD}$ 

Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low (which would reduce overall power consumption).



$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
 Eqn. 1

where:

 $T_A = Ambient temperature, °C$ 

 $\theta_{JA}$  = Package thermal resistance, junction-to-ambient, °C/W

 $P_D = P_{int} + P_{I/O}$ 

 $P_{int} = I_{DD} \times V_{DD}$ , Watts — chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins — user determined

For most applications,  $P_{I/O}$  far much smaller than  $P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_A + 273 \,^{\circ}C)$$
 Eqn. 2

Solving Equation 1 and Equation 2 for K gives:

$$K = P_D \times (T_\Delta + 273 \, ^{\circ}C) + \theta_{A\Delta} \times (P_D)^2$$
 Eqn. 3

where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for an known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

## 5.5 ESD Protection and Latch-Up Immunity

Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions must be taken to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

During the device qualification, ESD stresses were performed for the human body model (HBM) and the charge device model (CDM).

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless instructed otherwise in the device specification.

Table 5. ESD and Latch-Up Test Conditions

| Model         | Description                 | Symbol | Value | Unit |
|---------------|-----------------------------|--------|-------|------|
|               | Series resistance           | R1     | 1500  | Ω    |
| Human<br>body | Storage capacitance         | С      | 100   | pF   |
|               | Number of pulses per pin    | _      | 3     | _    |
| Lotob up      | Minimum input voltage limit | _      | -2.5  | V    |
| Latch-up      | Maximum input voltage limit | _      | 7.5   | ٧    |



**Table 6. ESD and Latch-Up Protection Characteristics** 

| No. | Rating <sup>1</sup>                        | Symbol           | Min   | Max | Unit |
|-----|--------------------------------------------|------------------|-------|-----|------|
| 1   | Human body model (HBM)                     | $V_{HBM}$        | ±2000 | _   | V    |
| 2   | Charge device model (CDM)                  | V <sub>CDM</sub> | ±500  | _   | V    |
| 3   | Latch-up current at T <sub>A</sub> = 85 °C | I <sub>LAT</sub> | ±100  | _   | mA   |

Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

### 5.6 DC Characteristics

This section includes information about power supply requirements and I/O pin characteristics.

**Table 7. DC Characteristics** 

| Num | С | (                                         | Characteristic                                                                          | Symbol                                                       | Condition                     | Min.                   | Typical <sup>1</sup> | Max.                 | Unit |
|-----|---|-------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------|------------------------|----------------------|----------------------|------|
| 1   | Р | Operating vo                              | Itage                                                                                   | _                                                            | _                             | 4.5                    | _                    | 5.5                  | V    |
| 2   | С | Output high                               | All I/O pins,<br>low-drive strength                                                     | V <sub>OH</sub>                                              | $I_{Load} = -2 \text{ mA}$    |                        | _                    | _                    | V    |
|     | Р | voltage                                   | All I/O pins,<br>high-drive strength                                                    | , .                                                          | I <sub>Load</sub> = -10 mA    | V <sub>DD</sub> – 1.5  | _                    | _                    | v    |
| 3   | D | Output high current                       | Max total I <sub>OH</sub> for all ports                                                 | I <sub>OHT</sub>                                             | _                             | _                      | _                    | 100                  | mA   |
| 4   | С | Output low                                | All I/O pins,<br>low-drive strength                                                     | V <sub>OL</sub>                                              | I <sub>Load</sub> = 2 mA      | _                      | _                    | 1.5                  | V    |
| 4   | Р | voltage                                   | All I/O pins,<br>high-drive strength                                                    | VOL                                                          | I <sub>Load</sub> = 10 mA     | _                      | _                    | 1.5                  | v    |
| 5   | D | Output low current                        | Max total I <sub>OL</sub> for all ports                                                 | I <sub>OLT</sub>                                             | _                             | _                      | _                    | 100                  | mA   |
| 6   | Р | Input high voltage                        | All digital inputs                                                                      | V <sub>IH</sub>                                              | _                             | 0.65 × V <sub>DD</sub> | _                    | _                    | V    |
| 7   | Р | Input low voltage                         | All digital inputs                                                                      | V <sub>IL</sub>                                              | _                             | _                      | _                    | $0.35 \times V_{DD}$ | V    |
| 8   | С | Input<br>hysteresis                       | All digital inputs                                                                      | V <sub>hys</sub>                                             | _                             | $0.06 \times V_{DD}$   | _                    | _                    | mV   |
| 9   | Р | Input<br>leakage<br>current               | All input only pins<br>(per pin)                                                        | II <sub>In</sub> I                                           | $V_{In} = V_{DD}$ or $V_{SS}$ | _                      | 0.1                  | 1                    | μА   |
| 10  | Р | Hi-Z<br>(off-state)<br>leakage<br>current | All input/output<br>(per pin)                                                           | ll <sub>OZ</sub> l                                           | $V_{In} = V_{DD}$ or $V_{SS}$ | _                      | 0.1                  | 1                    | μА   |
| 11a | С | Pullup,<br>pulldown<br>resistors          | All digital inputs, when<br>enabled (all I/O pins other<br>than<br>PTA5/IRQ/TCLK/RESET) | R <sub>PU,</sub><br>R <sub>PD</sub>                          | _                             | 17.5                   | 36.5                 | 52.5                 | kΩ   |
| 11b | С | Pullup,<br>pulldown<br>resistors          | (PTA5/IRQ/TCLK/RESET)                                                                   | R <sub>PU</sub> ,<br>R <sub>PD</sub><br>(Note <sup>2</sup> ) | _                             | 17.5                   | 36.5                 | 52.5                 | kΩ   |

MC9S08FL16 Series Data Sheet, Rev. 4



#### Table 7. DC Characteristics (continued)

| Num | С | Characteristic                                                                                       | Symbol           | Condition                          | Min.       | Typical <sup>1</sup> | Max.       | Unit |
|-----|---|------------------------------------------------------------------------------------------------------|------------------|------------------------------------|------------|----------------------|------------|------|
|     |   | DC injection Single pin limit                                                                        |                  |                                    | -0.2       | _                    | 0.2        | mA   |
| 12  | С | current <sup>3, 4,</sup> Total MCU limit, includes sum of all stressed pins                          |                  | $V_{IN} < V_{SS}, V_{IN} > V_{DD}$ | <b>–</b> 5 | _                    | 5          | mA   |
| 13  | C | Input capacitance, all pins                                                                          | C <sub>In</sub>  | _                                  | _          | _                    | 8          | pF   |
| 14  | С | RAM retention voltage                                                                                | $V_{RAM}$        | _                                  | _          | 0.6                  | 1.0        | V    |
| 15  | С | POR re-arm voltage <sup>6</sup>                                                                      | V <sub>POR</sub> | _                                  | 0.9        | 1.4                  | 2.0        | V    |
| 16  | D | POR re-arm time                                                                                      | t <sub>POR</sub> | _                                  | 10         | _                    | _          | μS   |
| 17  | Р |                                                                                                      |                  |                                    | 3.9<br>4.0 | 4.0<br>4.1           | 4.1<br>4.2 | V    |
| 18  | С | Low-voltage warning threshold — high range 1 V <sub>DD</sub> falling V <sub>DD</sub> rising          |                  | _                                  | 4.5<br>4.6 | 4.6<br>4.7           | 4.7<br>4.8 | V    |
|     | Р | Low-voltage warning threshold —<br>high range 0<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising |                  | _                                  | 4.2<br>4.3 | 4.3<br>4.4           | 4.4<br>4.5 | V    |
| 19  | С | Low-voltage inhibit reset/recover hysteresis                                                         | V <sub>hys</sub> | _                                  | _          | 100                  | _          | mV   |
| 20  | C | Bandgap voltage reference <sup>8</sup>                                                               | $V_{BG}$         | _                                  | _          | 1.21                 | _          | V    |

<sup>&</sup>lt;sup>1</sup> Typical values are measured at 25 °C. Characterized, not tested.

<sup>&</sup>lt;sup>2</sup> The specified resistor value is the actual value internal to the device. The pullup or pulldown value may appear higher when measured externally on the pin.

 $<sup>^3</sup>$  All functional non-supply pins, except for PTA5 are internally clamped to  $V_{SS}$  and  $V_{DD}$ .

Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.

Power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions. If the positive injection current ( $V_{In} > V_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Ensure that external  $V_{DD}$  load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).

<sup>6</sup> Maximum is highest voltage that POR is guaranteed.

<sup>&</sup>lt;sup>7</sup> When V<sub>DD</sub> is in between the minimun of this parameter and 4.5 V, the CPU, RAM, LVD and flash are full functional, but the performance of other modules may be reduced.

 $<sup>^{8}~</sup>$  Factory trimmed at  $V_{DD}$  = 5.0 V, Temp = 25  $^{\circ}C$ 





Figure 6. Typical  $I_{OH}$  Vs  $V_{DD}$ – $V_{OH}$  ( $V_{DD}$  = 5.0 V) (High Drive)





Figure 7. Typical  $I_{OH}$  Vs  $V_{DD}$ – $V_{OH}$  ( $V_{DD}$  = 5.0 V) (Low Drive)





Figure 8. Typical  $I_{OH}$  Vs  $V_{OL}$  ( $V_{DD}$  = 5.0 V) (High Drive)





Figure 9. Typical  $I_{OH}$  Vs  $V_{OL}$  ( $V_{DD}$  = 5.0 V) (Low Drive)

# 5.7 Supply Current Characteristics

This section includes information about power supply current in various operating modes.



**Table 8. Supply Current Characteristics** 

| Num | С | Parameter                                  | Symbol            | Bus<br>Freq | V <sub>DD</sub><br>(V) | Typical <sup>1</sup> | Max | Unit | Temp                     |
|-----|---|--------------------------------------------|-------------------|-------------|------------------------|----------------------|-----|------|--------------------------|
|     | Р | Run supply current                         |                   | 10 MHz      | _                      | 5.66<br>5.75<br>5.80 | _   |      | –40 °C<br>25 °C<br>85 °C |
| 1   | Р | FEI mode, all modules off                  | RI <sub>DD</sub>  | 1 MHz       | 5                      | 1.61<br>1.65<br>1.78 |     | mA   | –40 °C<br>25 °C<br>85 °C |
|     | С | Wait mode supply current                   |                   | 10 MHz      | _                      | 2.79<br>2.86<br>2.88 | ı   |      | –40 °C<br>25 °C<br>85 °C |
| 2   | С | FEI mode, all modules off                  | WI <sub>DD</sub>  | 1 MHz       | 5                      | 1.05<br>1.06<br>1.06 |     | μΑ   | –40 °C<br>25 °C<br>85 °C |
|     | С | Stop2 mode supply current                  | S2I <sub>DD</sub> | _           | 5                      | 1.06                 | _   | μΑ   | –40 to 85 °C             |
| 3   | С | Stop3 mode supply current no clocks active | S3I <sub>DD</sub> | _           | 5                      | 1.17                 | _   | μА   | −40 to 85 °C             |
| 4   | С | ADC adder to stop3                         | _                 | _           | 5                      | 163.88               | _   | μΑ   | 25 °C                    |
| 5   | С | ICS adder to stop3<br>EREFSTEN = 1         | _                 | _           | 5                      | 1.25                 |     | μА   | 25 °C                    |
| 6   | С | LVD adder to stop3                         | _                 | _           | 5                      | 161.3                | _   | μА   | 25 °C                    |

Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.



# 5.8 External Oscillator (XOSC) and ICS Characteristics

Refer to Figure 11 for crystal or resonator circuits.

Table 9. XOSC and ICS Specifications (Temperature Range = -40 to 85 °C Ambient)

| Num | С | Characteristic                                                                                                                                                                                                                                     | Symbol                                                                   | Min              | Typical <sup>1</sup>  | Max                  | Unit                     |
|-----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------|-----------------------|----------------------|--------------------------|
| 1   | С | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1) Low range (RANGE = 0) High range (RANGE = 1) FEE or FBE mode <sup>2</sup> High range (RANGE = 1), high gain (HGO = 1), FBELP mode High range (RANGE = 1), low power (HGO = 0), FBELP mode | f <sub>lo</sub><br>f <sub>hi</sub><br>f <sub>hi</sub><br>f <sub>hi</sub> | 32<br>1<br>1     |                       | 38.4<br>5<br>16<br>8 | kHz<br>MHz<br>MHz<br>MHz |
| 2   | D | Load capacitors                                                                                                                                                                                                                                    | C <sub>1</sub><br>C <sub>2</sub>                                         |                  | See Not               | e <sup>3</sup>       |                          |
| 3   | D | Feedback resistor Low range (32 kHz to 38.4 kHz) High range (1 MHz to 16 MHz)                                                                                                                                                                      | R <sub>F</sub>                                                           |                  | 10<br>1               |                      | MΩ<br>MΩ                 |
| 4   | D | Series resistor — Low range<br>Low gain (HGO = 0)<br>High gain (HGO = 1)                                                                                                                                                                           | R <sub>S</sub>                                                           | _                | 0<br>100              | _                    | kΩ                       |
| 5   | D | Series resistor — High range<br>Low Gain (HGO = 0)<br>High Gain (HGO = 1)<br>≥ 8 MHz<br>4 MHz<br>1 MHz                                                                                                                                             | R <sub>S</sub>                                                           | _<br>_<br>_      | 0<br>0<br>0           | 0<br>10<br>20        | kΩ                       |
| 6   | С | Crystal startup time <sup>4, 5</sup> Low range, low power Low range, high power High range, low power High range, high power                                                                                                                       | t<br>CSTL<br>t<br>CSTH                                                   | _<br>_<br>_<br>_ | 200<br>400<br>5<br>15 | _<br>_<br>_<br>_     | ms                       |
| 7   | Т | Internal reference start-up time                                                                                                                                                                                                                   | t <sub>IRST</sub>                                                        | _                | 60                    | 100                  | μS                       |
| 8   | D | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1)  FEE or FBE mode <sup>2</sup> FBELP mode                                                                                                                                                | f <sub>extal</sub>                                                       | 0.03125<br>0     | _                     | 5<br>20              | MHz<br>MHz               |
| 9   | Р | Average internal reference frequency — trimmed                                                                                                                                                                                                     | f <sub>int_t</sub>                                                       | _                | 31.25                 | _                    | kHz                      |
| 10  | Р | DCO output frequency range — trimmed <sup>6</sup> Low range (DRS = 00)                                                                                                                                                                             | f <sub>dco_t</sub>                                                       | 16               | _                     | 20                   | MHz                      |
| 11  | С | Total deviation of DCO output from trimmed frequency <sup>4</sup> Over full voltage and temperature range Over fixed voltage and temperature range of 0 to 70°C                                                                                    | $\Delta f_{	extsf{dco}\_t}$                                              | _                | -1.0 to 0.5<br>±0.5   | ± 2<br>± 1           | %f <sub>dco</sub>        |
| 12  | С | FLL acquisition time <sup>4,7</sup>                                                                                                                                                                                                                | t <sub>Acquire</sub>                                                     |                  |                       | 1                    | ms                       |



Table 9. XOSC and ICS Specifications (Temperature Range = -40 to 85 °C Ambient) (continued)

| Num | С   | Characteristic                                                                | Symbol       | Min | Typical <sup>1</sup> | Max | Unit              |
|-----|-----|-------------------------------------------------------------------------------|--------------|-----|----------------------|-----|-------------------|
| 13  | l C | Long term jitter of DCO output clock (averaged over 2 ms interval) $^{\rm 8}$ | $C_{Jitter}$ |     | 0.02                 | 0.2 | %f <sub>dco</sub> |

Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.

- <sup>3</sup> See crystal or resonator manufacturer's recommendation.
- <sup>4</sup> This parameter is characterized and not tested on each device.
- <sup>5</sup> Proper PC board layout procedures must be followed to achieve specifications.
- <sup>6</sup> The resulting bus clock frequency should not exceed the maximum specified bus clock frequency of the device.
- This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, DMX32 bit is changed, DRS bit is changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- <sup>8</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



Figure 10. Typical Crystal or Resonator Circuit

When ICS is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz.





Figure 11. Deviation of DCO Output from Trimmed Frequency (20 MHz, 5.0 V)

## 5.9 AC Characteristics

This section describes timing characteristics for each peripheral system.



### 5.9.1 Control Timing

**Table 10. Control Timing** 

| Num | С | Rating                                                                                                                                                             | Symbol                                | Min                           | Typical <sup>1</sup> | Max  | Unit |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|----------------------|------|------|
| 1   | D | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                                                                                             | f <sub>Bus</sub>                      | dc                            | _                    | 10   | MHz  |
| 2   | D | Internal low power oscillator period                                                                                                                               | t <sub>LPO</sub>                      | 700                           | _                    | 1300 | μS   |
| 3   | D | External reset pulse width <sup>2</sup>                                                                                                                            | t <sub>extrst</sub>                   | 100                           | _                    | _    | ns   |
| 4   | D | Reset low drive                                                                                                                                                    | t <sub>rstdrv</sub>                   | $34 \times t_{cyc}$           | _                    | _    | ns   |
| 5   | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes                                                                           | t <sub>MSSU</sub>                     | 500                           | _                    | _    | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>3</sup>                                                               | t <sub>MSH</sub>                      | 100                           | _                    | _    | μS   |
| 7   | D | IRQ pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>4</sup>                                                                                       | t <sub>ILIH,</sub> t <sub>IHIL</sub>  | 100<br>1.5 × t <sub>cyc</sub> | _                    | _    | ns   |
| 8   | D | Keyboard interrupt pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>4</sup>                                                                        | t <sub>ILIH,</sub> t <sub>IHIL</sub>  | 100<br>1.5 × t <sub>cyc</sub> |                      | _    | ns   |
| 9   | С | Port rise and fall time —  Low output drive (PTxDS = 0) (load = 50 pF) <sup>5</sup> Slew rate control disabled (PTxSE = 0)  Slew rate control enabled (PTxSE = 1)  | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 16<br>23             |      | ns   |
| 9   | O | Port rise and fall time —  High output drive (PTxDS = 1) (load = 50 pF) <sup>5</sup> Slew rate control disabled (PTxSE = 0)  Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> | _<br>_                        | 5<br>9               | _    | ns   |

<sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at  $V_{DD}$  = 5.0 V, 25 °C unless otherwise stated.

 $<sup>^{5}</sup>$  Timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  levels. Temperature range –40 °C to 85 °C.



<sup>&</sup>lt;sup>2</sup> This is the shortest pulse that is guaranteed to be recognized as a reset pin request.

To enter BDM mode following a POR, BKGD/MS must be held low during the power-up and for a hold time of t<sub>MSH</sub> after V<sub>DD</sub> rises above V<sub>LVD</sub>.

<sup>&</sup>lt;sup>4</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.





Figure 13. IRQ/KBIPx Timing

### 5.9.2 TPM Module Timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

No. C **Function Symbol** Min Max Unit 1 D External clock frequency 0 f<sub>Bus</sub>/4 Hz f<sub>TCLK</sub> 2 D External clock period 4 t<sub>TCLK</sub>  $t_{\rm cyc}$ 3 D External clock high time 1.5 t<sub>clkh</sub> t<sub>cyc</sub> 4 D External clock low time 1.5 t<sub>clkl</sub> t<sub>cyc</sub> 5 D Input capture pulse width 1.5  $\rm t_{\rm cyc}$ t<sub>ICPW</sub>

**Table 11. TPM Input Timing** 



Figure 14. Timer External Clock



Figure 15. Timer Input Capture Pulse

MC9S08FL16 Series Data Sheet, Rev. 4



### 5.10 ADC Characteristics

**Table 12. 8-Bit ADC Operating Conditions** 

| Characteristic           | Conditions                                                                  | Symb              | Min               | Typical <sup>1</sup> | Max               | Unit   | Comment         |
|--------------------------|-----------------------------------------------------------------------------|-------------------|-------------------|----------------------|-------------------|--------|-----------------|
| Supply voltage           | Absolute                                                                    | $V_{DDA}$         | 4.5               | _                    | 5.5               | V      |                 |
| Supply voltage           | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> ) <sup>2</sup> | $\Delta V_{DDA}$  | -100              | 0                    | 100               | mV     |                 |
| Ground voltage           | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> ) <sup>2</sup> | ΔV <sub>SSA</sub> | -100              | 0                    | 100               | mV     |                 |
| Input voltage            | _                                                                           | V <sub>ADIN</sub> | V <sub>REFL</sub> | _                    | V <sub>REFH</sub> | V      |                 |
| Input capacitance        | _                                                                           | C <sub>ADIN</sub> | _                 | 4.5                  | 5.5               | pF     |                 |
| Input resistance         | _                                                                           | R <sub>ADIN</sub> | _                 | 3                    | 5                 | kΩ     |                 |
| Analog source resistance | 8-bit mode (all valid f <sub>ADCK</sub> )                                   | R <sub>AS</sub>   | _                 | _                    | 10                | kΩ     | External to MCU |
| ADC conversion           | High speed (ADLPC = 0)                                                      | f                 | 0.4               | _                    | 8.0               | MHz    |                 |
| clock frequency          | Low power (ADLPC = 1)                                                       | †ADCK             | 0.4               | _                    | 4.0               | IVIIIZ |                 |

Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub>= 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>&</sup>lt;sup>2</sup> DC potential difference.



Figure 16. ADC Input Impedance Equivalency Diagram



Table 13. 8-Bit ADC Characteristics ( $V_{REFH} = V_{DDA}, V_{REFL} = V_{SSA}$ )

| С | Characteristic                                  | Conditions                | Symb                | Min  | Typ <sup>1</sup> | Max  | Unit             | Comment                              |
|---|-------------------------------------------------|---------------------------|---------------------|------|------------------|------|------------------|--------------------------------------|
| Т | Supply Current<br>ADLPC=1<br>ADLSMP=1<br>ADCO=1 |                           | I <sub>DDA</sub>    | _    | 133              | _    | μА               |                                      |
| Т | Supply Current<br>ADLPC=1<br>ADLSMP=0<br>ADCO=1 |                           | I <sub>DDA</sub>    | _    | 218              | _    | μА               |                                      |
| Т | Supply Current<br>ADLPC=0<br>ADLSMP=1<br>ADCO=1 |                           | I <sub>DDA</sub>    | _    | 327              | _    | μА               |                                      |
| Р | Supply Current<br>ADLPC=0<br>ADLSMP=0<br>ADCO=1 |                           | I <sub>DDA</sub>    | _    | 0.582            | 1    | mA               |                                      |
| С | Supply Current                                  | Stop, Reset, Module Off   | I <sub>DDA</sub>    | _    | 0.011            | 1    | μА               |                                      |
| Р | ADC<br>Asynchronous<br>Clock Source             | High Speed (ADLPC = 0)    | fanack              | 2    | 3.3              | 5    | MHz              | t <sub>ADACK</sub> =                 |
|   |                                                 | Low Power (ADLPC = 1)     | f <sub>ADACK</sub>  | 1.25 | 2                | 3.3  | IVITZ            | 1/f <sub>ADACK</sub>                 |
| Р | Conversion<br>Time (Including<br>sample time)   | Short Sample (ADLSMP = 0) | t <sub>ADC</sub>    |      | 20               | _    | ADCK             | See reference<br>manual for          |
|   |                                                 | Long Sample (ADLSMP = 1)  |                     | -    | 40               | _    | cycles           |                                      |
| Р | Comple Time                                     | Short Sample (ADLSMP = 0) |                     | _    | 3.5              | _    | ADCK             | conversion time variances            |
|   | Sample Time                                     | Long Sample (ADLSMP = 1)  | t <sub>ADS</sub>    |      | 23.5             | _    | cycles           |                                      |
| D | Temp Sensor                                     | −40°C− 25°C               | m                   | l    | 3.266            |      | mV/°C            |                                      |
|   | Slope                                           | 25°C– 125°C               | 111                 | 1    | 3.638            | _    | IIIV/ C          |                                      |
| D | Temp Sensor<br>Voltage                          | 25 °C                     | V <sub>TEMP25</sub> | _    | 1.396            | _    | mV               |                                      |
| Р | Total<br>Unadjusted<br>Error                    | 8-bit mode                | E <sub>TUE</sub>    | _    | ±0.5             | ±1.0 | LSB <sup>2</sup> | Includes<br>quantization             |
| Р | Differential<br>Non-Linearity                   | 8-bit mode <sup>3</sup>   | DNL                 | _    | ±0.3             | ±0.5 | LSB <sup>2</sup> |                                      |
| Т | Integral<br>Non-Linearity                       | 8-bit mode                | INL                 | _    | ±0.3             | ±0.5 | LSB <sup>2</sup> |                                      |
| Р | Zero-Scale<br>Error                             | 8-bit mode                | E <sub>ZS</sub>     | _    | ±0.5             | ±0.5 | LSB <sup>2</sup> | V <sub>ADIN</sub> = V <sub>SSA</sub> |
| Т | Full-Scale<br>Error                             | 8-bit mode                | E <sub>FS</sub>     | _    | ±0.5             | ±0.5 | LSB <sup>2</sup> | $V_{ADIN} = V_{DDA}$                 |

MC9S08FL16 Series Data Sheet, Rev. 4



Table 13. 8-Bit ADC Characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>) (continued)

| С | Characteristic         | Conditions | Symb            | Min | Typ <sup>1</sup> | Max  | Unit             | Comment                                    |
|---|------------------------|------------|-----------------|-----|------------------|------|------------------|--------------------------------------------|
| D | Quantization<br>Error  | 8-bit mode | EQ              |     |                  | ±0.5 | LSB <sup>2</sup> |                                            |
| D | Input Leakage<br>Error | 8-bit mode | E <sub>IL</sub> | _   | ±0.1             | ±1   | LSB <sup>2</sup> | Pad leakage <sup>2</sup> * R <sub>AS</sub> |

Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

## 5.11 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the flash memory.

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section.

**Table 14. Flash Characteristics** 

| С | Characteristic                                                                    | Symbol                  | Min | Typical | Max               | Unit              |
|---|-----------------------------------------------------------------------------------|-------------------------|-----|---------|-------------------|-------------------|
| D | Supply voltage for program/erase<br>-40 °C to 85 °C                               | V <sub>prog/erase</sub> | 4.5 | 4.5     |                   | V                 |
| D | Supply voltage for read operation                                                 | V <sub>Read</sub>       | 4.5 | _       | 5.5               | V                 |
| D | Internal FCLK frequency <sup>1</sup>                                              | f <sub>FCLK</sub>       | 150 | _       | 200               | kHz               |
| D | Internal FCLK period (1/FCLK)                                                     | t <sub>Fcyc</sub>       | 5   | _       | 6.67              | μS                |
| Р | Byte program time (random location) <sup>2</sup>                                  | t <sub>prog</sub>       |     |         | t <sub>Fcyc</sub> |                   |
| Р | Byte program time (burst mode) <sup>2</sup>                                       | t <sub>Burst</sub>      | 4   |         |                   | t <sub>Fcyc</sub> |
| Р | Page erase time <sup>2</sup>                                                      | t <sub>Page</sub>       |     | 4000    |                   | t <sub>Fcyc</sub> |
| Р | Mass erase time <sup>2</sup>                                                      | t <sub>Mass</sub>       |     | 20,000  |                   | t <sub>Fcyc</sub> |
|   | Byte program current <sup>3</sup>                                                 | RI <sub>DDBP</sub>      |     | 4       | _                 | mA                |
|   | Page erase current <sup>3</sup>                                                   | RI <sub>DDPE</sub>      |     | 6       | _                 | mA                |
| С | Program/erase endurance <sup>4</sup> $T_L$ to $T_H = -40$ °C to 85 °C $T = 25$ °C |                         | _   | 10,000  | _                 | cycles            |
| С | Data retention <sup>5</sup>                                                       | t <sub>D_ret</sub>      | 5   | 100     | _                 | years             |

The frequency of this clock is controlled by a software setting.

MC9S08FL16 Series Data Sheet, Rev. 4

<sup>&</sup>lt;sup>2</sup> Based on input pad leakage current. Refer to pad electricals.

These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase.

<sup>&</sup>lt;sup>3</sup> The program and erase currents are additional to the standard run  $I_{DD}$ . These values are measured at room temperatures with  $V_{DD} = 5.0 \text{ V}$ , bus frequency = 4.0 MHz.

Typical endurance for flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale defines typical endurance, please refer to Engineering Bulletin EB619, Typical Endurance for Nonvolatile Memory.



<sup>5</sup> **Typical data retention** values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale defines typical data retention, please refer to Engineering Bulletin EB618, *Typical Data Retention for Nonvolatile Memory.* 

### 5.12 EMC Performance

Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance.

#### 5.12.1 Radiated Emissions

Microcontroller radiated RF emissions are measured from 150 kHz to 1 GHz using the TEM/GTEM Cell method in accordance with the IEC 61967-2 and SAE J1752/3 standards. The measurement is performed with the microcontroller installed on a custom EMC evaluation board while running specialized EMC test software. The radiated emissions from the microcontroller are measured in a TEM cell in two package orientations (the North and East).

The maximum radiated RF emissions of the tested configuration in all orientations are less than or equal to the reported emissions levels.

| Parameter           | Symbol              | Conditions                                            | Frequency      | f <sub>OSC</sub> /f <sub>BUS</sub> | Level <sup>1</sup><br>(Max) | Unit |
|---------------------|---------------------|-------------------------------------------------------|----------------|------------------------------------|-----------------------------|------|
| Radiated emissions, | V <sub>RE_TEM</sub> | V <sub>DD</sub> = 5.0 V                               | 0.15 – 50 MHz  | 4 MHz crystal                      | 9                           | dBμV |
| electric field      |                     | T <sub>A</sub> = 25 °C<br>package type<br>32-pin LQFP | 50 – 150 MHz   | 19 MHz bus                         | 5                           |      |
|                     |                     |                                                       | 150 – 500 MHz  |                                    | 2                           |      |
|                     |                     |                                                       | 500 – 1000 MHz |                                    | 1                           |      |
|                     |                     |                                                       | IEC Level      |                                    | N                           | _    |
|                     |                     |                                                       | SAE Level      |                                    | 1                           | _    |

Table 15. Radiated Emissions, Electric Field

## 6 Ordering Information

This section contains ordering information for MC9S08FL16 series devices. See below for an example of the device numbering system.

**Table 16. Device Numbering System** 

| Device Number <sup>1</sup> | Men   | nory | Available Packages <sup>2</sup> |
|----------------------------|-------|------|---------------------------------|
| Device Number              | FLASH | RAM  | Available Fackages              |
| MC9S08FL16                 | 16 KB | 1024 | 32 SDIP                         |
| MC9S08FL8                  | 8 KB  | 768  | 32 LQFP                         |

MC9S08FL16 Series Data Sheet, Rev. 4

Data based on qualification test results.



#### **Package Information**

- See the reference manual, MC9S08FL16 Series Reference Manual, for a complete description of modules included on each device.
- <sup>2</sup> See Table 17 for package information.

Example of the device numbering system:



# 7 Package Information

**Table 17. Package Descriptions** 

| Pin Count | Package Type                | Abbreviation | Designator | Case No. | Document No. |
|-----------|-----------------------------|--------------|------------|----------|--------------|
| 32        | Low Quad Flat Package       | LQFP         | LC         | 873A-03  | 98ASH70029A  |
| 32        | Shrink Dual In-line Package | SDIP         | BM         | 1376-02  | 98ASA99330D  |

## 7.1 Mechanical Drawings

The following pages are mechanical drawings for the packages described in Table 17.





How to Reach Us:

Home Page: freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners.

© 2009-2015 Freescale Semiconductor, Inc.

Document Number MC9S08FL16 Revision 4, 5/2015

