#### **ABSOLUTE MAXIMUM RATINGS** # (Notes 1, 2) | (110100 1, =) | | |------------------------------------|---------------------------| | Supply Voltage (V <sub>CC</sub> ) | 0.3V to 6V | | SCK, SDI | 0.3V to 6V | | CS/LD (Note 10)0.3V to | Min $(V_{CC} + 0.3V, 6V)$ | | $V_{OUTA}$ , $V_{OUTB}$ 0.3V to | Min $(V_{CC} + 0.3V, 6V)$ | | REF0.3V to | Min $(V_{CC} + 0.3V, 6V)$ | | Operating Temperature Range | | | LTC2632C | 0°C to 70°C | | LTC2632H | 40°C to 125°C | | Maximum Junction Temperature | 150°C | | Storage Temperature Range | 65°C to 150°C | | Lead Temperature (Soldering, 10 se | ec)300°C | | | | ## PIN CONFIGURATION #### ORDER INFORMATION Contact the factory for parts specified with wider operating temperature ranges. Contact the factory for information on lead based finish parts. Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix. # **PRODUCT SELECTION GUIDE** | PART NUMBER | PART MARKING* | V <sub>FS</sub> WITH INTERNAL<br>Reference | POWER-ON<br>RESET TO CODE | POWER-ON<br>Reference mode | RESOLUTION | V <sub>CC</sub> | MAXIMUM INL | |---------------|---------------|--------------------------------------------|---------------------------|----------------------------|------------|-----------------|-------------| | LTC2632A-LI12 | LTFSJ | 2.5V • (4095/4096) | Mid-Scale | Internal | 12-Bit | 2.7V to 5.5V | ±1.5LSB | | LTC2632A-LX12 | LTFSH | 2.5V • (4095/4096) | Mid-Scale | External | 12-Bit | 2.7V to 5.5V | ±1.5LSB | | LTC2632A-LZ12 | LTFSG | 2.5V • (4095/4096) | Zero | Internal | 12-Bit | 2.7V to 5.5V | ±1.5LSB | | LTC2632A-HI12 | LTFSM | 4.096V • (4095/4096) | Mid-Scale | Internal | 12-Bit | 4.5V to 5.5V | ±1.5LSB | | LTC2632A-HZ12 | LTFSK | 4.096V • (4095/4096) | Zero | Internal | 12-Bit | 4.5V to 5.5V | ±1.5LSB | | LTC2632-LI12 | LTFSJ | 2.5V • (4095/4096) | Mid-Scale | Internal | 12-Bit | 2.7V to 5.5V | ±2.5LSB | | LTC2632-LI10 | LTFSQ | 2.5V • (1023/1024) | Mid-Scale | Internal | 10-Bit | 2.7V to 5.5V | ±1LSB | | LTC2632-L18 | LTFSW | 2.5V • (255/256) | Mid-Scale | Internal | 8-Bit | 2.7V to 5.5V | ±0.5LSB | | LTC2632-LX12 | LTFSH | 2.5V • (4095/4096) | Mid-Scale | External | 12-Bit | 2.7V to 5.5V | ±2.5LSB | | LTC2632-LX10 | LTFSP | 2.5V • (1023/1024) | Mid-Scale | External | 10-Bit | 2.7V to 5.5V | ±1LSB | | LTC2632-LX8 | LTFSV | 2.5V • (255/256) | Mid-Scale | External | 8-Bit | 2.7V to 5.5V | ±0.5LSB | | LTC2632-LZ12 | LTFSG | 2.5V • (4095/4096) | Zero | Internal | 12-Bit | 2.7V to 5.5V | ±2.5LSB | | LTC2632-LZ10 | LTFSN | 2.5V • (1023/1024) | Zero | Internal | 10-Bit | 2.7V to 5.5V | ±1LSB | | LTC2632-LZ8 | LTFST | 2.5V • (255/256) | Zero | Internal | 8-Bit | 2.7V to 5.5V | ±0.5LSB | | LTC2632-HI12 | LTFSM | 4.096V • (4095/4096) | Mid-Scale | Internal | 12-Bit | 4.5V to 5.5V | ±2.5LSB | | LTC2632-HI10 | LTFSS | 4.096V • (1023/1024) | Mid-Scale | Internal | 10-Bit | 4.5V to 5.5V | ±1LSB | | LTC2632-HI8 | LTFSY | 4.096V • (255/256) | Mid-Scale | Internal | 8-Bit | 4.5V to 5.5V | ±0.5LSB | | LTC2632-HZ12 | LTFSK | 4.096V • (4095/4096) | Zero | Internal | 12-Bit | 4.5V to 5.5V | ±2.5LSB | | LTC2632-HZ10 | LTFSR | 4.096V • (1023/1024) | Zero | Internal | 10-Bit | 4.5V to 5.5V | ±1LSB | | LTC2632-HZ8 | LTFSX | 4.096V • (255/256) | Zero | Internal | 8-Bit | 4.5V to 5.5V | ±0.5LSB | <sup>\*</sup> The temperature grade is identified by a label on the shipping container. Above options are available in an 8-lead TSOT package (LTC2632xTS8). # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ . $V_{CC} = 2.7V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. $LTC2632-LI12/-LI10/-LI8/-LX12/-LX10/-LX8/-LZ12/-LZ10/-LZ8,\ LTC2632A-LI12/-LX12/-LZ12\ (V_{FS}=2.5V)$ | | | | | L | TC2632 | -8 | L | TC2632 | -10 | L1 | C2632 | 2-12 | LTC | 2632 | A-12 | | |-------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------|---|-----|----------|----------------|-----|----------------|----------------|-----|----------|----------------|-------|--------------|----------------|------------------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN 7 | ΓYΡ | MAX | UNITS | | DC Perfo | rmance | | | | | | | | | | | | | | | | | | Resolution | | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | | Monotonicity | V <sub>CC</sub> = 3V, Internal Ref.<br>(Note 3) | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | DNL | Differential<br>Nonlinearity | V <sub>CC</sub> = 3V, Internal Ref.<br>(Note 3) | • | | | ±0.5 | | | ±0.5 | | | ±1 | | | ±1 | LSB | | INL | Integral<br>Nonlinearity | V <sub>CC</sub> = 3V, Internal Ref.<br>(Note 3) | • | | ±0.05 | ±0.5 | | ±0.2 | ±1 | | ±1 | ±2.5 | ± | 0.5 | ±1.5 | LSB | | ZSE | Zero-Scale<br>Error | V <sub>CC</sub> = 3V, Internal Ref.,<br>Code = 0 | • | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | mV | | V <sub>OS</sub> | Offset Error | V <sub>CC</sub> = 3V, Internal Ref.<br>(Note 4) | • | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | ± | :0.5 | ±5 | mV | | V <sub>OSTC</sub> | V <sub>OS</sub><br>Temperature<br>Coefficient | V <sub>CC</sub> = 3V, Internal Ref. | | | ±10 | | | ±10 | | | ±10 | | = | ±10 | | μV/°C | | GE | Gain Error | V <sub>CC</sub> = 3V, Internal Ref. | • | | 0.2 | 0.8 | | 0.2 | 0.8 | | 0.2 | 0.8 | | 0.2 | 0.8 | %FSR | | GE <sub>TC</sub> | Gain<br>Temperature<br>Coefficient | V <sub>CC</sub> = 3V, Internal Ref.<br>(Note 9)<br>C-Grade<br>H-Grade | | | 10<br>10 | | | 10<br>10 | | | 10<br>10 | | | 10<br>10 | | ppm/°C<br>ppm/°C | | | Load<br>Regulation | Internal Ref., Mid-Scale,<br>$V_{CC} = 3V\pm10\%$ ,<br>$-5mA \le I_{OUT} \le 5mA$<br>$V_{CC} = 5V\pm10\%$ , | • | | 0.009 | 0.016<br>0.016 | | 0.035<br>0.035 | 0.064<br>0.064 | | 0.14 | 0.256<br>0.256 | | ).14<br>).14 | 0.256<br>0.256 | LSB/mA | | | | $-10$ mA $\leq I_{OUT} \leq 10$ mA | | | | | | | | | | | | | | | | R <sub>OUT</sub> | DC Output<br>Impedance | Internal Ref., Mid-Scale,<br>$V_{CC} = 3V\pm10\%$ ,<br>$-5mA \le I_{OUT} \le 5mA$ | • | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | 0 | 0.09 | 0.156 | Ω | | | | V <sub>CC</sub> = 5V±10%,<br>-10mA ≤ I <sub>OUT</sub> ≤ 10mA | • | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | C | 0.09 | 0.156 | Ω | | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----------------------------------|--------------------------|----------------------| | V <sub>OUT</sub> | DAC Output Span | External Reference<br>Internal Reference | | | 0 to V <sub>REF</sub><br>0 to 2.5 | | V | | PSR | Power Supply Rejection | V <sub>CC</sub> = 3V±10% or 5V±10% | | | -80 | | dB | | I <sub>SC</sub> | Short-Circuit Output Current (Note 5) Sinking Sourcing | $V_{FS} = V_{CC} = 5.5V$<br>Zero-Scale; $V_{OUT}$ Shorted to $V_{CC}$<br>Full-Scale; $V_{OUT}$ Shorted to GND | • | | 27<br>–28 | 48<br>-48 | mA<br>mA | | <b>Power Sup</b> | ply | | | | | | | | $\overline{V_{CC}}$ | Positive Supply Voltage | For Specified Performance | • | 2.7 | | 5.5 | V | | Icc | Supply Current (Note 6) | $V_{CC}$ = 3V, $V_{REF}$ = 2.5V, External Reference $V_{CC}$ = 3V, Internal Reference $V_{CC}$ = 5V $V_{REF}$ = 2.5V, External Reference $V_{CC}$ = 5V, Internal Reference | • | | 0.3<br>0.4<br>0.3<br>0.4 | 0.5<br>0.6<br>0.5<br>0.6 | mA<br>mA<br>mA<br>mA | | I <sub>SD</sub> | Supply Current in Power-Down Mode (Note 6) | V <sub>CC</sub> = 5V | • | | 0.5 | 2 | μА | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ . $V_{CC} = 2.7V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. LTC2632-LI12/-LI10/-LI8/-LX12/-LX10/-LX8/-LZ12/-LZ10/-LZ8, LTC2632A-LI12/-LX12/-LZ12 ( $V_{FS} = 2.5V$ ) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|--------------------------|-----------------|-------------------------------------------------------------| | Reference | Input | | | | | | | | | Input Voltage Range | | • | 1 | | V <sub>CC</sub> | V | | | Resistance | | • | 120 | 160 | 200 | kΩ | | | Capacitance | | | | 12 | | pF | | I <sub>REF</sub> | Reference Current, Power-Down Mode | DAC Powered Down | • | | 0.005 | 5.0 | μΑ | | Reference | Output | | | | | | | | | Output Voltage | | • | 1.24 | 1.25 | 1.26 | V | | | Reference Temperature Coefficient | | | | ±10 | | ppm/°C | | | Output Impedance | | | | 0.5 | | kΩ | | | Capacitive Load Driving | | | | 10 | | μF | | | Short-Circuit Current | V <sub>CC</sub> = 5.5V, REF Shorted to GND | | | 2.5 | | mA | | Digital I/O | | | | | | | | | V <sub>IH</sub> | Digital Input High Voltage | V <sub>CC</sub> = 3.6V to 5.5V<br>V <sub>CC</sub> = 2.7V to 3.6V | • | 2.4<br>2.0 | | | V | | V <sub>IL</sub> | Digital Input Low Voltage | V <sub>CC</sub> = 4.5V to 5.5V<br>V <sub>CC</sub> = 2.7V to 4.5V | • | | | 0.8<br>0.6 | V | | I <sub>LK</sub> | Digital Input Leakage | V <sub>IN</sub> = GND to V <sub>CC</sub> | • | | | ±1 | μΑ | | C <sub>IN</sub> | Digital Input Capacitance | (Note 7) | • | | | 8 | pF | | AC Perform | nance | | | | | | | | t <sub>S</sub> | Settling Time | V <sub>CC</sub> = 3V (Note 8)<br>±0.39% (±1LSB at 8 Bits)<br>±0.098% (±1LSB at 10 Bits)<br>±0.024% (±1LSB at 12 Bits) | | | 3.5<br>3.9<br>4.4 | | ha<br>ha<br>ha | | | Voltage Output Slew Rate | | | | 1.0 | | V/µs | | | Capacitive Load Driving | | | | 500 | | pF | | | Glitch Impulse | At Mid-Scale Transition | | | 2.8 | | nV•s | | | DAC-to-DAC Crosstalk | 1 DAC Held at FS, 1 DAC Switch 0 to FS | | | 4.5 | | nV∙s | | | Multiplying Bandwidth | External Reference | | | 320 | | kHz | | e <sub>n</sub> | Output Voltage Noise Density | At f = 1kHz, External Reference<br>At f = 10kHz, External Reference<br>At f = 1kHz, Internal Reference<br>At f = 10kHz, Internal Reference | | | 180<br>160<br>200<br>180 | | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz | | | Output Voltage Noise | 0.1Hz to 10Hz, External Reference<br>0.1Hz to 10Hz, Internal Reference<br>0.1Hz to 200kHz, External Reference<br>0.1Hz to 200kHz, Internal Reference<br>C <sub>REF</sub> = 0.1µF | | | 30<br>35<br>680<br>730 | | μV <sub>P-F</sub><br>μV <sub>P-F</sub><br>μV <sub>P-F</sub> | # LTC2632 # **TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 2.7V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|---------------------------------|----------------|---|-----|-----|-----|-------| | t <sub>1</sub> | SDI Valid to SCK Setup | (Figure 1) | • | 4 | | | ns | | t <sub>2</sub> | SDI Valid to SCK Hold | (Figure 1) | • | 4 | | | ns | | $t_3$ | SCK High Time | (Figure 1) | • | 9 | | | ns | | $\overline{t_4}$ | SCK Low Time | (Figure 1) | • | 9 | | | ns | | t <sub>5</sub> | CS/LD Pulse Width | (Figure 1) | • | 10 | | | ns | | $\overline{t_6}$ | LSB SCK High to CS/LD High | (Figure 1) | • | 7 | | | ns | | t <sub>7</sub> | CS/LD Low to SCK High | (Figure 1) | • | 7 | | | ns | | t <sub>10</sub> | CS/LD High to SCK Positive Edge | (Figure 1) | • | 7 | | | ns | | | SCK Frequency | 50% Duty Cycle | • | | | 50 | MHz | # **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}\text{C}$ . $V_{CC} = 4.5 \text{V}$ to 5.5 V, $V_{OUT}$ unloaded unless otherwise specified. LTC2632-HI12/-HI10/-HI8/-HZ12/-HZ10/-HZ8, LTC2632A-HI12/-HZ12 ( $V_{FS} = 4.096V$ ) | | | | | L | TC263 | 2-8 | L. | TC2632 | 2-10 | L1 | C2632 | 2-12 | LT | C2632 | A-12 | | |-------------------|-----------------------------------------------|------------------------------------------------------------------------------------------|---|-----|----------|-------|-----|----------|-------|-----|----------|-------|-----|----------|-------|------------------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | DC Perfo | rmance | | | | | | | | | | | | | | | | | | Resolution | | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | | Monotonicity | V <sub>CC</sub> = 5V, Internal Ref. (Note 3) | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | DNL | Differential<br>Nonlinearity | V <sub>CC</sub> = 5V, Internal Ref. (Note 3) | • | | | ±0.5 | | | ±0.5 | | | ±1 | | | ±1 | LSB | | INL | Integral<br>Nonlinearity | V <sub>CC</sub> = 5V, Internal Ref. (Note 3) | • | | ±0.05 | ±0.5 | | ±0.2 | ±1 | | ±1 | ±2.5 | | ±0.5 | ±1.5 | LSB | | ZSE | Zero-Scale<br>Error | V <sub>CC</sub> = 5V, Internal Ref., Code<br>= 0 | • | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | mV | | V <sub>0S</sub> | Offset Error | V <sub>CC</sub> = 5V, Internal Ref. (Note 4) | • | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | mV | | V <sub>OSTC</sub> | V <sub>OS</sub><br>Temperature<br>Coefficient | V <sub>CC</sub> = 5V, Internal Ref. | | | ±10 | | | ±10 | | | ±10 | | | ±10 | | μV/°C | | GE | Gain Error | V <sub>CC</sub> = 5V, Internal Ref. | • | | 0.2 | 0.8 | | 0.2 | 0.8 | | 0.2 | 0.8 | | 0.2 | 0.8 | %FSR | | GE <sub>TC</sub> | Gain<br>Temperature<br>Coefficient | V <sub>CC</sub> = 5V, Internal Ref. (Note 9)<br>C-Grade<br>H-Grade | | | 10<br>10 | | | 10<br>10 | | | 10<br>10 | | | 10<br>10 | | ppm/°C<br>ppm/°C | | | Load<br>Regulation | $V_{CC}$ = 5V±10%, Internal Ref.<br>Mid-Scale, -10mA $\leq$ I <sub>OUT</sub> $\leq$ 10mA | • | | 0.006 | 0.01 | | 0.022 | 0.04 | | 0.09 | 0.16 | | 0.09 | 0.16 | LSB/<br>mA | | R <sub>OUT</sub> | DC Output<br>Impedance | $V_{CC}$ = 5V±10%, Internal Ref.<br>Mid-Scale, -10mA $\leq$ I <sub>OUT</sub> $\leq$ 10mA | • | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | Ω | | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-------------------------------------|------------|----------| | V <sub>OUT</sub> | DAC Output Span | External Reference<br>Internal Reference | | | 0 to V <sub>REF</sub><br>0 to 4.096 | | V<br>V | | PSR | Power Supply Rejection | V <sub>CC</sub> = 5V±10% | | | -80 | | dB | | I <sub>SC</sub> | Short-Circuit Output Current (Note 5) Sinking Sourcing | V <sub>FS</sub> = V <sub>CC</sub> = 5.5V<br>Zero-Scale; V <sub>OUT</sub> Shorted to V <sub>CC</sub><br>Full-Scale; V <sub>OUT</sub> Shorted to GND | • | | 27<br>–28 | 48<br>-48 | mA<br>mA | | Power Supp | ply | | | | | | | | V <sub>CC</sub> | Positive Supply Voltage | For Specified Performance | • | 4.5 | | 5.5 | V | | I <sub>CC</sub> | Supply Current (Note 6) | V <sub>CC</sub> = 5V, V <sub>REF</sub> = 4.096V, External Reference<br>V <sub>CC</sub> = 5V, Internal Reference | • | | 0.4<br>0.5 | 0.6<br>0.7 | mA<br>mA | | I <sub>SD</sub> | Supply Current in Power-Down Mode (Note 6) | V <sub>CC</sub> = 5V | • | | 0.5 | 2 | μА | # **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 4.5V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. $LTC2632-HI12/-HI10/-HI8/-HZ12/-HZ10/-HZ8,\ LTC2632A-HI12/-HZ12\ (V_{FS}=4.096V)$ | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|--------------------------|-----------------|-------------------------------------------------------------| | Reference I | Input | | | | | | | | | Input Voltage Range | | • | 1 | | V <sub>CC</sub> | V | | | Resistance | | • | 120 | 160 | 200 | kΩ | | | Capacitance | | | | 12 | | pF | | I <sub>REF</sub> | Reference Current, Power-Down Mode | DAC Powered Down | • | | 0.005 | 5.0 | μА | | Reference ( | Output | | | | | | | | | Output Voltage | | • | 2.032 | 2.048 | 2.064 | V | | | Reference Temperature Coefficient | | | | ±10 | | ppm/°C | | | Output Impedance | | | | 0.5 | | kΩ | | | Capacitive Load Driving | | | | 10 | | μF | | | Short-Circuit Current | V <sub>CC</sub> = 5.5V; REF Shorted to GND | | | 4 | | mA | | Digital I/O | | | | | | | | | $\overline{V_{IH}}$ | Digital Input High Voltage | | • | 2.4 | | | V | | $V_{IL}$ | Digital Input Low Voltage | | • | | | 0.8 | V | | I <sub>LK</sub> | Digital Input Leakage | V <sub>IN</sub> = GND to V <sub>CC</sub> | • | | | ±1 | μА | | C <sub>IN</sub> | Digital Input Capacitance | (Note 7) | • | | | 8 | pF | | AC Perform | ance | | | | | | | | ts | Settling Time | V <sub>CC</sub> = 5V (Note 8)<br>±0.39% (±1LSB at 8 Bits)<br>±0.098% (±1LSB at 10 Bits)<br>±0.024% (±1LSB at 12 Bits) | | | 3.9<br>4.1<br>4.9 | | рз<br>рз<br>рз | | | Voltage Output Slew Rate | | | | 1.0 | | V/µs | | | Capacitive Load Driving | | | | 500 | | pF | | | Glitch Impulse | At Mid-Scale Transition | | | 3.0 | | nV∙s | | | DAC-to-DAC Crosstalk | 1 DAC Held at FS, 1 DAC Switch 0 to FS | | | 6.7 | | nV∙s | | | Multiplying Bandwidth | External Reference | | | 320 | | kHz | | e <sub>n</sub> | Output Voltage Noise Density | At f = 1kHz, External Reference<br>At f = 10kHz, External Reference<br>At f = 1kHz, Internal Reference<br>At f = 10kHz, Internal Reference | | | 180<br>160<br>250<br>230 | | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz | | | Output Voltage Noise | 0.1Hz to 10Hz, External Reference<br>0.1Hz to 10Hz, Internal Reference<br>0.1Hz to 200kHz, External Reference<br>0.1Hz to 200kHz, Internal Reference<br>C <sub>REF</sub> = 0.1µF | | | 30<br>40<br>680<br>750 | | μV <sub>P-P</sub><br>μV <sub>P-P</sub><br>μV <sub>P-P</sub> | # **TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 4.5V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. LTC2632-HI12/-HI10/-HI8/-HZ12/-HZ10/-HZ8, LTC2632A-HI12/-HZ12 ( $V_{FS} = 4.096V$ ) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|---------------------------------|----------------|---|-----|-----|-----|-------| | t <sub>1</sub> | SDI Valid to SCK Setup | (Figure 1) | • | 4 | | | ns | | t <sub>2</sub> | SDI Valid to SCK Hold | (Figure 1) | • | 4 | | | ns | | t <sub>3</sub> | SCK High Time | (Figure 1) | • | 9 | | | ns | | $\overline{t_4}$ | SCK Low Time | (Figure 1) | • | 9 | | | ns | | t <sub>5</sub> | CS/LD Pulse Width | (Figure 1) | • | 10 | | | ns | | $t_6$ | LSB SCK High to CS/LD High | (Figure 1) | • | 7 | | | ns | | t <sub>7</sub> | CS/LD Low to SCK High | (Figure 1) | • | 7 | | | ns | | t <sub>10</sub> | CS/LD High to SCK Positive Edge | (Figure 1) | • | 7 | | | ns | | | SCK Frequency | 50% Duty Cycle | • | | | 50 | MHz | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: All voltages are with respect to GND **Note 3:** Linearity and monotonicity are defined from code $k_L$ to code $2^N-1$ , where N is the resolution and $k_L$ is given by $k_L = 0.016 \bullet (2^N/V_{FS})$ , rounded to the nearest whole code. For $V_{FS} = 2.5 V$ and N = 12, $k_L = 26$ and linearity is defined from code 26 to code 4,095. For $V_{FS} = 4.096 V$ and N = 12, $k_L = 16$ and linearity is defined from code 16 to code 4,095. **Note 4:** Inferred from measurement at code 16 (LTC2632-12), code 4 (LTC2632-10) or code 1 (LTC2632-8), and at full-scale. **Note 5:** This IC includes current limiting that is intended to protect the device during momentary overload conditions. Junction temperature can exceed the rated maximum during current limiting. Continuous operation above the specified maximum operating junction temperature may impair device reliability. **Note 6:** Digital inputs at OV or $V_{CC}$ . Note 7: Guaranteed by design and not production tested. **Note 8:** Internal Reference mode. DAC is stepped 1/4 scale to 3/4 scale and 3/4 scale to 1/4 scale. Load is $2k\Omega$ in parallel with 100pF to GND. **Note 9:** Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range. **Note 10:** $\overline{CS}/LD$ can be held at high voltage as $V_{CC}$ ramps upon power-up. # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted. LTC2632-L12 (Internal Reference, $V_{FS} = 2.5V$ ) ## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted. LTC2632-H12 (Internal Reference, $V_{FS} = 4.096V$ ) # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise noted. #### LTC2632-10 # Differential Nonlinearity (DNL) 1.0 V<sub>CC</sub> = 3V V<sub>FS</sub> = 2.5V INTERNAL REF 0.5 -1.0 0 256 512 768 1023 CODE #### LTC2632-8 #### LTC2632 2632 G18 # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise noted. #### LTC2632 Mid-Scale Glitch Impulse Power-On Reset Glitch # Headroom at Rails vs Output Current #### **Exiting Power-Down to Mid-Scale** #### Power-On Reset to Mid-Scale #### Supply Current vs Logic Voltage # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted. #### LTC2632 #### **Gain Error vs Reference Input** $V_{CC} = 5.5V$ **GAIN ERROR OF 2 CHANNELS** 0.6 0.4 GAIN ERROR (%FSR) 0.2 0 -0.2 -0.4 -0.6 -0.8 1.5 2 2.5 3 3.5 4 4.5 5 5.5 REFERENCE VOLTAGE (V) 2632 G31 #### PIN FUNCTIONS **SCK (Pin 1):** Serial Interface Clock Input. CMOS and TTL compatible. **CS/LD** (**Pin 2**): Serial Interface Chip Select/Load Input. When $\overline{CS}/LD$ is low, SCK is enabled for shifting data on SDI into the register. When $\overline{CS}/LD$ is taken high, SCK is disabled and the specified command (see Table 1) is executed. **REF (Pin 3):** Reference Voltage Input or Output. When external reference mode is selected, REF is an input (1V $\leq$ V<sub>REF</sub> $\leq$ V<sub>CC</sub>) where the voltage supplied sets the full-scale DAC output voltage. When internal reference is selected, the 10ppm/°C 1.25V (LTC2632-L) or 2.048V (LTC2632-H) internal reference (half full-scale) is available at the pin. This output may be bypassed to GND with up to 10µF (0.1µF is recommended) and must be buffered when driving external DC load current. GND (Pin 4): Ground. **V<sub>OUT</sub> A, V<sub>OUT</sub> B (Pins 5, 6):** DAC Analog Voltage Output. **V<sub>CC</sub> (Pin 7):** Supply Voltage Input. 2.7V $\leq$ V<sub>CC</sub> $\leq$ 5.5V (LTC2632-L) or 4.5V $\leq$ V<sub>CC</sub> $\leq$ 5.5V (LTC2632-H). Bypass to GND with a 0.1µF capacitor. **SDI (Pin 8):** Serial Interface Data Input. Data on SDI is clocked into the DAC on the rising edge of SCK. The LTC2632 accepts input word lengths of either 24 or 32 bits. # **BLOCK DIAGRAM** # TIMING DIAGRAM Figure 1. Serial Interface Timing The LTC2632 is a family of dual voltage output DACs in an 8-lead TSOT package. Each DAC can operate rail-to-rail using an external reference, or with its full-scale voltage set by an integrated reference. Fifteen combinations of accuracy (12-, 10-, and 8-bit), power-on reset value (zero-scale, mid-scale in internal reference mode, or mid-scale in external reference mode), and full-scale voltage (2.5V or 4.096V) are available. The LTC2632 is controlled using a 3-wire SPI/MICROWIRE compatible interface. #### Power-On Reset The LTC2632-HZ/LTC2632-LZ clear the output to zeroscale when power is first applied, making system initialization consistent and repeatable. For some applications, downstream circuits are active during DAC power-up, and may be sensitive to nonzero outputs from the DAC during this time. The LTC2632 contains circuitry to reduce the power-on glitch: the analog output typically rises less than 10mV above zero-scale during power-on if the power supply is ramped to 5V in 1ms or more. In general, the glitch amplitude decreases as the power supply ramp time is increased. See "Power-On Reset Glitch" in the Typical Performance Characteristics section. The LTC2632-HI/LTC2632-LI/LTC2632-LX provides an alternative reset, setting the output to mid-scale when power is first applied. The LTC2632-LI and LTC2632-HI power-up in internal reference mode, with the output set to a mid-scale voltage of 1.25V and 2.048V respectively. The LTC2632-LX powers up in external reference mode, with the output set to mid-scale of the external reference. Default reference mode selection is described in the Reference Modes section. #### **Power Supply Sequencing** The voltage at REF (Pin 3) must be kept within the range $-0.3V \le V_{REF} \le V_{CC} + 0.3V$ (see the Absolute Maximum Ratings section). Particular care should be taken to observe these limits during power supply turn-on and turn-off sequences, when the voltage at $V_{CC}$ is in transition. #### Transfer Function The digital-to-analog transfer function is $$V_{OUT(IDEAL)} = \left(\frac{k}{2^N}\right) \cdot V_{REF}$$ where k is the decimal equivalent of the binary DAC input code, N is the resolution, and $V_{REF}$ is either 2.5V (LTC2632-LI/LTC2632-LX/LTC2632-LZ) or 4.096V (LTC2632-HI/LTC2632-HZ) when in internal reference mode, and the voltage at REF when in external reference mode. **Table 1. Command Codes** | COM | /IAND* | | | | |-----|--------|----|----|-----------------------------------------------------------| | C3 | C2 | C1 | CO | | | 0 | 0 | 0 | 0 | Write to Input Register n | | 0 | 0 | 0 | 1 | Update (Power-Up) DAC Register n | | 0 | 0 | 1 | 0 | Write to Input Register n, Update (Power-Up) All | | 0 | 0 | 1 | 1 | Write to and Update (Power-Up) DAC Register n | | 0 | 1 | 0 | 0 | Power-Down n | | 0 | 1 | 0 | 1 | Power-Down Chip (All DAC's and Reference) | | 0 | 1 | 1 | 0 | Select Internal Reference (Power-Up Reference) | | 0 | 1 | 1 | 1 | Select External Reference (Power-Down Internal Reference) | | 1 | 1 | 1 | 1 | No Operation | <sup>\*</sup>Command codes not shown are reserved and should not be used. Table 2. Address Codes | ADDR | DDRESS (n)* A3 | | | | |------|-----------------|----|----|----------| | А3 | A2 | A1 | A0 | | | 0 | 0 | 0 | 0 | DAC A | | 0 | 0 | 0 | 1 | DAC B | | 1 | 1 | 1 | 1 | All DACs | <sup>\*</sup> Address codes not shown are reserved and should not be used. Figure 2. Command and Data Input Format #### **Serial Interface** The $\overline{CS}/LD$ input is level triggered. When this input is taken low, it acts as a chip-select signal, enabling the SDI and SCK buffers and the input shift register. Data (SDI input) is transferred at the next 24 rising SCK edges. The 4-bit command, C3-C0, is loaded first; then the 4-bit DAC address, A3-A0; and finally the 16-bit data word. The data word comprises the 12-, 10- or 8-bit input code, ordered MSB-to-LSB, followed by 4, 6 or 8 don't-care bits (LTC2632-12, LTC2632-10 and LTC2632-8 respectively: see Figure 2). Data can only be transferred to the device when the $\overline{CS}/LD$ signal is low, beginning on the first rising edge of SCK. SCK may be high or low at the falling edge of $\overline{CS}/LD$ . The rising edge of $\overline{CS}/LD$ ends the data transfer and causes the device to execute the command specified in the 24-bit input sequence. The complete sequence is shown in Figure 3a. The command (C3-C0) and address (A3-A0) assignments are shown in Tables 1 and 2. The first four commands in Table 1 consist of write and update operation. A Write operation loads a 16-bit data word from the 24-bit shift register into the input register of the selected DAC, *n*. An Update operation copies the data word from the input register to the DAC register. Once copied into the DAC register, the data word becomes the active 12-, 10-, or 8-bit input code, and is converted to an analog voltage at the DAC output. Write to and Update combines the first two commands. The Update operation also powers up the DAC if it had been in power-down mode. The data path and registers are shown in the Block Diagram. While the minimum input sequence is 24 bits, it may optionally be extended to 32 bits to accommodate microprocessors that have a minimum word width of 16 bits (2 bytes). To use the 32-bit width, 8 don't-care bits are transferred to the device first, followed by the 24-bit sequence described. Figure 3b shows the 32-bit sequence. The 16-bit data word is ignored for all commands that do not include a Write operation. #### Reference Modes For applications where an accurate external reference is not available, nor desirable due to limited space, the LTC2632 has a user-selectable, integrated reference. The integrated reference voltage is internally amplified by 2x to provide the full-scale DAC output voltage range. The LTC2632-LI/LTC2632-LX/LTC2632-LZ provides a full-scale output of 2.5V. The LTC2632-HI/LTC2632-HZ provides a full-scale output of 4.096V. The internal reference can be useful in applications where the supply voltage is poorly regulated. Internal reference mode can be selected by using command 0110b, and is the power-on default for LTC2632-HZ/LTC2632-LZ, as well as for LTC2632-HI/LTC2632-LI. The 10ppm/°C, 1.25V (LTC2632-LI/LTC2632-LX/LTC2632-LZ) or 2.048V (LTC2632-HI/LTC2632-HZ) internal reference is available at the REF pin. Adding bypass capacitance to the REF pin will improve noise performance; 0.1µF is recommended, and up to 10µF can be driven without oscillation. This output must be buffered when driving an external DC load current. Alternatively, the DAC can operate in external reference mode using command 0111b. In this mode, an input voltage supplied externally to the REF pin provides the reference (1V $\leq$ VREF $\leq$ VCC) and the supply current is reduced. The external reference voltage supplied sets the full-scale DAC output voltage. External reference mode is the power-on default for the LTC2632-LX. The reference mode of LTC2632-HZ/LTC2632-LZ/LTC2632-HI/LTC2632-LI (internal reference power-on default), can be changed by software command after power-up. The same is true for the LTC2632-LX (external reference power-on default). #### Power-Down Mode For power-constrained applications, power-down mode can be used to reduce the supply current whenever less than two DAC outputs are needed. When in power-down, the buffer amplifiers, bias circuits, and integrated reference circuits are disabled, and draw essentially zero current. The DAC outputs are put into a high-impedance state, and the output pins are passively pulled to ground through individual 200k resistors. Input and DAC-register contents are not disturbed during power-down. Either channel or both channels can be put into power-down mode by using command 0100b in combination with the appropriate DAC address (n). The supply current is reduced approximately 30% for each DAC powered down. The integrated reference is automatically powered down when external reference is selected using command 0111b. In addition, all the DAC channels and the integrated reference together can be put into power-down mode using power-down chip command 0101b. When the integrated reference is in power-down mode, the REF pin becomes high impedance (typically > 1G $\Omega$ ). For all power-down commands the 16-bit data word is ignored. Normal operation resumes after executing any command that includes a DAC update (as shown in Table 1). The selected DAC is powered up as its voltage output is updated. When a DAC which is in a powered-down state is powered up and updated, normal settling is delayed. If less than two DACs are in a powered-down state prior to the update command, the power-up delay time is 10µs. However, if both DACs and the integrated reference are powered down, then the main bias generation circuit block has been automatically shut down in addition to the DAC amplifiers and reference buffers. In this case, the power up delay time is 12µs. The power-up of the integrated reference depends on the command that powered it down. If the reference is powered down using the select external reference command (0111b), then it can only be powered back up using select internal reference command (0110b). However, if the reference was powered down using power-down chip command (0101b), then in addition to the select internal reference command (0110b), any command that powers up the DACs will also power-up the integrated reference. #### Voltage Output The LTC2632's integrated rail-to-rail amplifier has guaranteed load regulation when sourcing or sinking up to 10mA at 5V, and 5mA at 3V. Load regulation is a measure of the amplifier's ability to maintain the rated voltage accuracy over a wide range of load current. The measured change in output voltage per change in forced load current is expressed in LSB/mA. DC output impedance is equivalent to load regulation, and may be derived from it by simply calculating a change in units from LSB/mA to ohms. The amplifier's DC output impedance is $0.1\Omega$ when driving a load well away from the rails. When drawing a load current from either rail, the output voltage headroom with respect to that rail is limited by the $50\Omega$ typical channel resistance of the output devices (e.g., when sinking 1mA, the minimum output voltage is $50\Omega \cdot 1mA$ , or 50mV). See the graph *Headroom at Rails vs Output Current* in the Typical Performance Characteristics section. The amplifier is stable driving capacitive loads of up to 500pF. #### **Rail-to-Rail Output Considerations** In any rail-to-rail voltage output device, the output is limited to voltages within the supply range. Since the analog output of the DAC cannot go below ground, it may limit for the lowest codes as shown in Figure 4b. Similarly, limiting can occur near full-scale when the REF pin is tied to $V_{CC}$ . If $V_{REF} = V_{CC}$ and the DAC full-scale error (FSE) is positive, the output for the highest codes limits at $V_{CC}$ , as shown in Figure 4c. No full-scale limiting can occur if $V_{REF}$ is less than $V_{CC}$ —FSE. Offset and linearity are defined and tested over the region of the DAC transfer function where no output limiting can occur. #### **Board Layout** The PC board should have separate areas for the analog and digital sections of the circuit. A single, solid ground plane should be used, with analog and digital signals carefully routed over separate areas of the plane. This keeps digital signals away from sensitive analog signals and minimizes the interaction between digital ground currents and the analog section of the ground plane. The resistance from the LTC2632 GND pin to the ground plane should be as low as possible. Resistance here will add directly to the effective DC output impedance of the device (typically $0.1\Omega$ ). Note that the LTC2632 is no more susceptible to this effect than any other parts of this type; on the contrary, it allows layout-based performance improvements to shine rather than limiting attainable performance with excessive internal resistance. Another technique for minimizing errors is to use a separate power ground return trace on another board layer. The trace should run between the point where the power supply is connected to the board and the DAC ground pin. Thus the DAC ground pin becomes the common point for analog ground, digital ground, and power ground. When the LTC2632 is sinking large currents, this current flows out the ground pin and directly to the power ground trace without affecting the analog ground plane voltage. It is sometimes necessary to interrupt the ground plane to confine digital ground currents to the digital portion of the plane. When doing this, make the gap in the plane only as long as it needs to be to serve its purpose and ensure that no traces cross over the gap. Bypass capacitors should be placed as close to the pins as possible with a low impedance path to GND. Figure 3b. LTC2632-12 32-Bit Load Sequence LTC2632-10 SDI Data Word: 10-Bit Input Code + 6 Don't-Care Bits; LTC2632-8 SDI Data Word: 8-Bit Input Code + 8 Don't-Care Bits Figure 4. Effects of Rail-to-Rail Operation On a DAC Transfer Curve (Shown for 12 Bits) (a) Overall Transfer Function 6. JEDEC PACKAGE REFERENCE IS MO-193 - (b) Effect of Negative Offset for Codes Near Zero - (c) Effect of Positive Full-Scale Error for Codes Near Full-Scale ## PACKAGE DESCRIPTION #### TS8 Package 8-Lead Plastic TSOT-23 (Reference LTC DWG # 05-08-1637 Rev A) # **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|--------------------------------------------|-----------------| | Α | 03/11 | Revised part numbering. | 2 to 9, 17, 19, | | | | | 24 | | В | 06/17 | Removed Note 3. | 9 | | С | 07/19 | Changed A-Grade INL from ±1LSB to ±1.5LSB. | 1 to 4, 7 | ## TYPICAL APPLICATION LTC2632 DACs Adjust LTC2755-16 Offset, Amplified with LT1991 PGA to ±5V # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | LTC1662 | Dual 10-Bit Ultralow Power V <sub>OUT</sub> DAC in 8-Lead MSOP with External Reference | 1.5µA per DAC, 2.7V to 5.5V Supply Range, Rail-to-Rail Output, SPI Serial Interface | | LTC2602/LTC2612/<br>LTC2622 | Dual 16-/14-/12-Bit V <sub>OUT</sub> DACs in 8-Lead MSOP with External Reference | 300μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, SPI Serial Interface | | LTC2607/LTC2617/<br>LTC2627 | Dual 16-/14-/12-Bit V <sub>OUT</sub> DACs in 12-Lead DFN with External Reference | 260μA per DAC, 2.7V to 5.5V Supply Range, Rail-to-Rail Output, I <sup>2</sup> C Serial Interface | | LTC2630 | Single 12-/10-/8-Bit V <sub>OUT</sub> DACs with 10ppm/°C Reference in SC70 | 180μA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference, Rail-to-Rail Output, SPI Serial Interface | | LTC2631 | C2631 Single 12-/10-/8-Bit I2C V <sub>OUT</sub> DACs with 10ppm/°C Reference in ThinSOT 180μA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference External REF Mode, Rail-to-Rail Output, I <sup>2</sup> C Interface | | | TC2634 Quad 12-/10-/8-Bit V <sub>OUT</sub> DACs with 10ppm/°C Reference 125μA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C External REF Mode, Rail-to-Rail Output, SPI Interface | | 125µA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference, External REF Mode, Rail-to-Rail Output, SPI Interface | | LTC2636 | Octal 12-/10-/8-Bit V <sub>OUT</sub> DACs with 10ppm/°C Reference | 125µA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference, External REF Mode, Rail-to-Rail Output, SPI Interface | | LTC2640 | Single 12-/10-/8-Bit V <sub>OUT</sub> DACs with 10ppm/°C Reference in ThinSOT | 180μA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference, External REF Mode, Rail-to-Rail Output, SPI Interface | | LTC2654 | Quad 16-/12-Bit V <sub>OUT</sub> DACs with ±4 LSB INL, ±1 LSB DNL | 4mm × 4mm QFN-20, SSOP-16 Packages, SPI Interface, Internal 10ppm/°C (Max) Reference |