# C8051F930-GDI

# 1. Ordering Information

| Ordering Part Number | MIPS (Peak) | Flash Memory (kB) | RAM (Bytes) | SmaRTClock Real Time Clock | SMBus/I <sup>2</sup> C | UART | Enhanced SPI | Timers (16-bit) | Programmable Counter Array | Digital Port I/Os | 10-bit 300ksps ADC | Programmable Current Reference | Internal Voltage Reference | Temperature Sensor | Analog Comparators | Lead-free (RoHS Compliant) | Wafer Thickness                              |
|----------------------|-------------|-------------------|-------------|----------------------------|------------------------|------|--------------|-----------------|----------------------------|-------------------|--------------------|--------------------------------|----------------------------|--------------------|--------------------|----------------------------|----------------------------------------------|
| C8051F930-G-G1DI     | 25          | 64                | 4352        | ~                          | 1                      | 1    | 2            | 4               | ~                          | 24                | ~                  | ~                              | ~                          | ~                  | 2                  | ~                          | 28.54 mil /<br>725 µm<br>(no back-<br>grind) |
| C8051F930-G-GDI      | 25          | 64                | 4352        | ~                          | 1                      | 1    | 2            | 4               | ~                          | 24                | ✓                  | ✓                              | ✓                          | ✓                  | 2                  | ✓                          | 12 mil<br>(backgrind)                        |

#### Table 1.1. Product Selection Guide



# 2. Pin Definitions

| Name                     | Physical<br>Pad<br>Number | Туре  | Description                                                                                                                                                                                                                                                                                                                                      |
|--------------------------|---------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VBAT                     | 6                         | P In  | Battery Supply Voltage. Must be 0.9 to 1.8 V in single-cell battery mode and 1.8 to 3.6 V in dual-cell battery mode.                                                                                                                                                                                                                             |
| V <sub>DD</sub> /<br>DC+ | 4                         | P In  | Power Supply Voltage. Must be 1.8 to 3.6 V. This supply voltage is not required in low power sleep mode. This voltage must always be $\geq$ VBAT.                                                                                                                                                                                                |
|                          |                           | P Out | Positive output of the dc-dc converter. In single-cell battery mode, a 1uF ceramic capacitor is required between DC+ and DC–. This pin can supply power to external devices when operating in single-cell battery mode.                                                                                                                          |
| DC-/                     | 2                         | P In  | DC-DC converter return current path. In single-cell battery mode, this pin is typically not connected to ground.                                                                                                                                                                                                                                 |
| GND                      |                           | G     | In dual-cell battery mode, this pin must be connected directly to ground.                                                                                                                                                                                                                                                                        |
| GND                      | 3                         | G     | Required Ground.                                                                                                                                                                                                                                                                                                                                 |
| DCEN                     | 5                         | P In  | DC-DC Enable Pin. In single-cell battery mode, this pin must be connected to VBAT through a 0.68 $\mu H$ inductor.                                                                                                                                                                                                                               |
|                          |                           | G     | In dual-cell battery mode, this pin must be connected directly to ground.                                                                                                                                                                                                                                                                        |
| RST/                     | 7                         | D I/O | Device Reset. Open-drain output of internal POR or V <sub>DD</sub> monitor. An external source can initiate a system reset by driving this pin low for at least 15 $\mu$ s. A 1 k $\Omega$ to 5 k $\Omega$ pullup to V <sub>DD</sub> is recommended. See Reset Sources section of the C8051F93x-C8051F92x data sheet for a complete description. |
| C2CK                     |                           | D I/O | Clock signal for the C2 Debug Interface.                                                                                                                                                                                                                                                                                                         |
| P2.7/                    | 8                         | D I/O | Port 2.7. This pin can only be used as GPIO. The Crossbar cannot route signals to this pin and it cannot be configured as an analog input. See Port I/O section the C8051F93x-C8051F92x data sheet for a complete description.                                                                                                                   |
| C2D                      |                           | D I/O | Bi-directional data signal for the C2 Debug Interface.                                                                                                                                                                                                                                                                                           |
| XTAL3                    | 11                        | A In  | SmaRTClock Oscillator Crystal Input.                                                                                                                                                                                                                                                                                                             |
| XTAL4                    | 10                        | A Out | SmaRTClock Oscillator Crystal Output.                                                                                                                                                                                                                                                                                                            |

| Table 2.1. | Pin | Definitions | for the | C8051F930-GDI |
|------------|-----|-------------|---------|---------------|
|            |     |             |         |               |



# C8051F930-GDI

| Name             | Physical<br>Pad<br>Number | Туре                  | Description                                                                                                                                                                                                                                                                                                                                                                                             |  |
|------------------|---------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| P0.0             | 39                        | D I/O or<br>A In      | Port 0.0. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.                                                                                                                                                                                                                                                                                                        |  |
| V <sub>REF</sub> |                           | A In<br>A Out         | External $V_{REF}$ Input.<br>Internal $V_{REF}$ Output. External $V_{REF}$ decoupling capacitors are recommended. See ADC0 section of the C8051F93x-C8051F92x data sheet for details.                                                                                                                                                                                                                   |  |
| P0.1             | 38                        | D I/O or<br>A In      | Port 0.1. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.                                                                                                                                                                                                                                                                                                        |  |
| AGND             |                           | G                     | Optional Analog Ground. See ADC0 section of the C8051F93x-<br>C8051F92x data sheet for details.                                                                                                                                                                                                                                                                                                         |  |
| P0.2             | 33                        | D I/O or<br>A In      | Port 0.2. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.                                                                                                                                                                                                                                                                                                        |  |
| XTAL1            |                           | A In                  | External Clock Input. This pin is the external oscillator return for a crystal or resonator. See Oscillator section of the C8051F93x-C8051F92x data sheet for a complete description.                                                                                                                                                                                                                   |  |
| P0.3             | 32                        | D I/O or<br>A In      | Port 0.3. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.                                                                                                                                                                                                                                                                                                        |  |
| XTAL2            |                           | A Out<br>D In<br>A In | External Clock Output. This pin is the excitation driver for an external<br>crystal or resonator.<br>External Clock Input. This pin is the external clock input in external<br>CMOS clock mode.<br>External Clock Input. This pin is the external clock input in capacitor<br>or RC oscillator configurations.<br>See Oscillator section of the C8051F93x-C8051F92x data sheet for<br>complete details. |  |
| P0.4             | 31                        | D I/O or<br>A In      | Port 0.4. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.                                                                                                                                                                                                                                                                                                        |  |
| тх               |                           | D Out                 | UART TX Pin. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.                                                                                                                                                                                                                                                                                                     |  |

#### Table 2.1. Pin Definitions for the C8051F930-GDI (Continued)



| Name   | Physical<br>Pad<br>Number | Туре             | Description                                                                                                                            |
|--------|---------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| P0.5   | 30                        | D I/O or<br>A In | Port 0.5. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.                                       |
| RX     |                           | D In             | UART RX Pin. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.                                    |
| P0.6   | 29                        | D I/O or<br>A In | Port 0.6. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.                                       |
| CNVSTR |                           | D In             | External Convert Start Input for ADC0. See ADC0 section of the C8051F93x-C8051F92x data sheet for a complete description.              |
| P0.7   | 28                        | A In             | Port 0.7. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.                                       |
| IREF0  |                           | A Out            | IREF0 Output. See IREF section of the C8051F93x-C8051F92x data sheet for complete description.                                         |
| P1.0   | 27                        | D I/O or<br>A In | Port 1.0. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description. May also be used as SCK for SPI1.     |
| AD0    |                           | D I/O            | Address/Data 0.                                                                                                                        |
| P1.1   | 26                        | D I/O or<br>A In | Port 1.1. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.<br>May also be used as MISO for SPI1. |
| AD1    |                           | D I/O            | Address/Data 1.                                                                                                                        |
| P1.2   | 25                        | D I/O or<br>A In | Port 1.2. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.<br>May also be used as MOSI for SPI1. |
| AD2    |                           | D I/O            | Address/Data 2.                                                                                                                        |
| P1.3   | 24                        | D I/O or<br>A In | Port 1.3. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.<br>May also be used as NSS for SPI1.  |
| AD3    |                           | D I/O            | Address/Data 3.                                                                                                                        |
| P1.4   | 21                        | D I/O or<br>A In | Port 1.4. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description.                                       |
| AD4    |                           | D I/O            | Address/Data 4.                                                                                                                        |





|      | Table 2.1. Pin Definitions for the C8051F930-GDI (Continued) |                  |                                                                                                  |  |  |  |  |
|------|--------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|
| Name | Physical<br>Pad<br>Number                                    | Туре             | Description                                                                                      |  |  |  |  |
| P1.5 | 20                                                           | D I/O or<br>A In | Port 1.5. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description. |  |  |  |  |
| AD5  |                                                              | D I/O            |                                                                                                  |  |  |  |  |
|      |                                                              |                  | Address/Data 5.                                                                                  |  |  |  |  |
| P1.6 | 19                                                           | D I/O or<br>A In | Port 1.6. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description. |  |  |  |  |
| AD6  |                                                              | D I/O            | Address/Data 6.                                                                                  |  |  |  |  |
| P1.7 | 18                                                           | D I/O or<br>A In | Port 1.7. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description. |  |  |  |  |
| AD7  |                                                              | D I/O            | Address/Data 7.                                                                                  |  |  |  |  |
| P2.0 | 17                                                           | D I/O or<br>A In | Port 2.0. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description. |  |  |  |  |
| AD8  |                                                              | D I/O            | Address/Data 8.                                                                                  |  |  |  |  |
| P2.1 | 16                                                           | D I/O or<br>A In | Port 2.1. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description. |  |  |  |  |
| AD9  |                                                              | D I/O            | Address/Data 9.                                                                                  |  |  |  |  |
| P2.2 | 15                                                           | D I/O or<br>A In | Port 2.2. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description. |  |  |  |  |
| AD10 |                                                              | D I/O            | Address/Data 10.                                                                                 |  |  |  |  |
| P2.3 | 14                                                           | D I/O or<br>A In | Port 2.3. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description. |  |  |  |  |
| AD11 |                                                              | D I/O            | Address/Data 11.                                                                                 |  |  |  |  |
| P2.4 | 13                                                           | D I/O or<br>A In | Port 2.4. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description. |  |  |  |  |
| ALE  |                                                              | DO               | Address Latch Enable.                                                                            |  |  |  |  |

| Table 2.1. Pin Definitions for the C8051F930-GDI | (Continued) |
|--------------------------------------------------|-------------|
|                                                  | (Continueu) |



| Name | Physical<br>Pad<br>Number | Туре             | Description                                                                                      |
|------|---------------------------|------------------|--------------------------------------------------------------------------------------------------|
| P2.5 | 12                        | D I/O or<br>A In | Port 2.5. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description. |
| RD   |                           | DO               | Read Strobe.                                                                                     |
| P2.6 | 9                         | D I/O or<br>A In | Port 2.6. See Port I/O section of the C8051F93x-C8051F92x data sheet for a complete description. |
| WR   |                           | DO               | Write Strobe.                                                                                    |

Table 2.1. Pin Definitions for the C8051F930-GDI (Continued)



# **3. Bonding Instructions**

| Physical Pad<br>Number | Example Package<br>Pin Number<br>(QFN-32) | Package Pin Name | Physical Pad X<br>(µm) | Physical Pad Y<br>(µm) |
|------------------------|-------------------------------------------|------------------|------------------------|------------------------|
| 1                      | Reserved*                                 |                  | -1013                  | 614                    |
| 2                      | 1                                         | DC-/GND          | -1013                  | 494                    |
| 3                      | 2                                         | GND              | -1013                  | 247                    |
| 4                      | 3                                         | VDD/DC+          | -1013                  | 92                     |
| 5                      | 4                                         | DCEN             | -1013                  | -91                    |
| 6                      | 5                                         | VBAT             | -1013                  | -315                   |
| 7                      | 6                                         | RST/C2CK         | -1013                  | -626                   |
| 8                      | 7                                         | P2.7/C2D         | -1013                  | -810                   |
| 9                      | 8                                         | P2.6/WR          | -810                   | -1013                  |
| 10                     | 9                                         | XTAL4            | -525                   | -1013                  |
| 11                     | 10                                        | XTAL3            | -303                   | -1013                  |
| 12                     | 11                                        | P2.5/RD          | -54                    | -1013                  |
| 13                     | 12                                        | P2.4/ALE         | 130                    | -1013                  |
| 14                     | 13                                        | P2.3/AD11        | 286                    | -1013                  |
| 15                     | 14                                        | P2.2/AD10        | 470                    | -1013                  |
| 16                     | 15                                        | P2.1/AD9         | 626                    | -1013                  |
| 17                     | 16                                        | P2.0/AD8         | 810                    | -1013                  |
| 18                     | 17                                        | P1.7/AD7         | 1013                   | -810                   |
| 19                     | 18                                        | P1.6/AD6         | 1013                   | -626                   |
| 20                     | 19                                        | P1.5/AD5         | 1013                   | -470                   |
| 21                     | 20                                        | P1.4/AD4         | 1013                   | -286                   |
| 22                     | Reserved*                                 |                  | 1013                   | -174                   |
| 23                     | Reserved*                                 |                  | 1014                   | -94                    |
| 24                     | 21                                        | P1.3/AD3         | 1013                   | 137                    |
| *Note: Pins marked     | "Reserved" should not                     | be connected.    |                        |                        |

#### Table 3.1. Bond Pad Coordinates (Relative to Center of Die)



| Physical Pad<br>Number | Example Package<br>Pin Number<br>(QFN-32) | Package Pin Name | Physical Pad X<br>(µm) | Physical Pad Y<br>(µm) |  |  |  |
|------------------------|-------------------------------------------|------------------|------------------------|------------------------|--|--|--|
| 25                     | 22                                        | P1.2/AD2         | 1013                   | 279                    |  |  |  |
| 26                     | 23                                        | P1.1/AD1         | 1013                   | 477                    |  |  |  |
| 27                     | 24                                        | P1.0/AD0         | 1013                   | 619                    |  |  |  |
| 28                     | 25                                        | P0.7/IREF0       | 1013                   | 817                    |  |  |  |
| 29                     | 26                                        | P0.6/CNVSTR      | 817                    | 1013                   |  |  |  |
| 30                     | 27                                        | P0.5/RX          | 619                    | 1013                   |  |  |  |
| 31                     | 28                                        | P0.4/TX          | 477                    | 1013                   |  |  |  |
| 32                     | 29                                        | P0.3/XTAL2       | 279                    | 1013                   |  |  |  |
| 33                     | 30                                        | P0.2/XTAL1       | 137                    | 1013                   |  |  |  |
| 34                     | Reserved*                                 |                  | -7                     | 1013                   |  |  |  |
| 35                     | Reserved*                                 |                  | -97                    | 1013                   |  |  |  |
| 36                     | Reserved*                                 |                  | -413                   | 1013                   |  |  |  |
| 37                     | Reserved*                                 |                  | -503                   | 1013                   |  |  |  |
| 38                     | 31                                        | P0.1/AGND        | -626                   | 1013                   |  |  |  |
| 39                     | 32                                        | P0.0/VREF        | -810                   | 1013                   |  |  |  |
| Note: Pins marked      | d "Reserved" should not                   | be connected.    | 1                      | 1                      |  |  |  |

### Table 3.1. Bond Pad Coordinates (Relative to Center of Die) (Continued)





Figure 3.1. Example Die Bonding (QFN-32)



|                                                                                                                   | C8051E930G               |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------|--------------------------|--|--|--|--|
| Wafer ID                                                                                                          | C8051F930G               |  |  |  |  |
| Wafer Dimensions                                                                                                  | 8 in                     |  |  |  |  |
| Die Dimensions                                                                                                    | 2.28 mm x 2.28 mm        |  |  |  |  |
| Wafer Thickness (with backgrind)                                                                                  | 12 mil ±1 mil            |  |  |  |  |
| Wafer Thickness (no backgrind)                                                                                    | 28.54 mil ±1 mil, 725 µm |  |  |  |  |
| Wafer Identification                                                                                              | Notch                    |  |  |  |  |
| Scribe Line Width                                                                                                 | 80 µm                    |  |  |  |  |
| Die Per Wafer*                                                                                                    | Contact Sales for info   |  |  |  |  |
| Passivation                                                                                                       | Standard                 |  |  |  |  |
| Wafer Packaging Detail                                                                                            | Wafer Jar                |  |  |  |  |
| Bond Pad Dimensions                                                                                               | 60 µm x 60 µm            |  |  |  |  |
| Maximum Processing Temperature                                                                                    | 250 °C                   |  |  |  |  |
| Electronic Die Map Format                                                                                         | .txt                     |  |  |  |  |
| Bond Pad Pitch Minimum                                                                                            | 142 µm                   |  |  |  |  |
| *Note: This is the Expected Known Good Die yielded per wafer and represents the batch order quantity (one wafer). |                          |  |  |  |  |

#### Table 3.2. Wafer and Die Information



## 4. Wafer Storage Guidelines

It is necessary to conform to appropriate wafer storage practices to avoid product degradation or contamination.

- Wafers may be stored for up to 18 months in the original packaging supplied by Silicon Labs.
- Wafers must be stored at a temperature of 18–24 °C.
- Wafers must be stored in a humidity-controlled environment with a relative humidity of <30%.
- Wafers should be stored in a clean, dry, inert atmosphere (e.g. nitrogen or clean, dry air).



# 5. Failure Analysis (FA) Guidelines

Certain conditions must be met for Silicon Laboratories to perform Failure Analysis on devices sold in wafer form.

- In order to conduct failure analysis on a device in a customer-provided package, Silicon Laboratories must be provided with die assembled in an industry standard package that is pin compatible with existing packages Silicon Laboratories offers for the device. Initial response time for FA requests that meet this requirements will follow the standard FA guidelines for packaged parts.
- If retest of the entire wafer is requested, Silicon Laboratories must be provided with the whole wafer. Silicon Laboratories cannot retest any wafers that have been sawed, diced, backgrind or are on tape. Initial response time for FA requests that meet this requirements will be three weeks.



# C8051F930-GDI

# **DOCUMENT CHANGE LIST**

### Revision 1.1 to Revision 1.2

 Changed Wafer Packaging Detail to "Wafer Jar" in Table 3.2 on page 11.

## **Revision 1.2 to Revision 1.3**

- Replaced "C8051F930-GDI" with "C8051F930-G-GDI" (except in title).
- Updated Table 1.1 on page 2 with C8051F930-G-G1DI row.
- Updated label on Figure 3.1 on page 10 to "C8051F930G".
- Updated Table 3.2 on page 11.
- Added "Failure Analysis (FA) Guidelines" on page 13.





#### Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific to result in significant personal injury or death. Silicon Laboratories products are generally not intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISOmodem ®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

### http://www.silabs.com