## Contents

| 1 | Diagram                                                   |
|---|-----------------------------------------------------------|
| 2 | Pin connection                                            |
| 3 | Operation modes 6                                         |
|   | 3.1 READ mode                                             |
|   | 3.2 WRITE mode 8                                          |
|   | 3.3         Data retention mode                           |
|   | 3.4 V <sub>CC</sub> noise and negative going transients11 |
| 4 | Maximum ratings 12                                        |
| 5 | DC and AC parameters 13                                   |
| 6 | Package mechanical data 14                                |
| 7 | Part numbering                                            |
| 8 | Environmental information 18                              |
| 9 | Revision history                                          |





# 1 Diagram



### Table 1. Signal names

| A0-A14          | Address inputs        |
|-----------------|-----------------------|
| DQ0-DQ7         | Data inputs / outputs |
| Ē               | Chip enable input     |
| G               | Output enable input   |
| W               | WRITE enable input    |
| V <sub>CC</sub> | Supply voltage        |
| V <sub>SS</sub> | Ground                |



#### **Pin connection** 2

### Figure 2. DIP connections

| A14 |             | $\bigcirc$ |    | ] <u>∨</u> cc |          |
|-----|-------------|------------|----|---------------|----------|
| A12 | [2          |            | 27 | þw            |          |
| A7  | [З          |            | 26 | ] A13         |          |
| A6  | <b>[</b> 4  |            | 25 | ] A8          |          |
| A5  | [5          |            | 24 | ] A9          |          |
| A4  | 6]          |            | 23 | ] A11         |          |
| A3  | <b>d</b> 7  | M48Z35     | 22 | ]G            |          |
| A2  | [8]         | M48Z35Y    | 21 | A10           |          |
| A1  | [9          |            | 20 | ]Ē            |          |
| A0  | [ 10        |            | 19 | DQ7           |          |
| DQ0 | <b>[</b> 11 |            | 18 | DQ6           |          |
| DQ1 | [ 12        |            | 17 | DQ5           |          |
| DQ2 | [ 13        |            | 16 | DQ4           |          |
| VSS | [ 14        |            | 15 | DQ3           |          |
|     |             |            |    | 1             | AI01617D |

### Figure 3. SOIC connections

| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | $21 \square A10$ $20 \square \overline{E}$ $19 \square DQ7$ $18 \square DQ6$ $17 \square DQ5$ |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| DQ1 🗖 12                                              | 17 DQ5                                                                                        |
| DQ2 — 13<br>V <sub>SS</sub> — 14                      | 16 DQ4<br>15 DQ3<br>Al02303C                                                                  |



Figure 4. Block diagram





## 3 Operation modes

The M48Z35/Y also has its own power-fail detect circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When  $V_{CC}$  is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low  $V_{CC}$ . As  $V_{CC}$  falls below approximately 3 V, the control circuitry connects the battery which maintains data until valid power returns.

| Mode     | V <sub>CC</sub>                     | E               | G               | <b> </b> ¥      | DQ0-<br>DQ7      | Power               |  |  |  |
|----------|-------------------------------------|-----------------|-----------------|-----------------|------------------|---------------------|--|--|--|
| Deselect | 4.75 to 5.5 V<br>or<br>4.5 to 5.5 V | V <sub>IH</sub> | Х               | Х               | High Z           | Standby             |  |  |  |
| WRITE    |                                     | V <sub>IL</sub> | Х               | V <sub>IL</sub> | D <sub>IN</sub>  | Active              |  |  |  |
| READ     |                                     | $V_{IL}$        | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | Active              |  |  |  |
| READ     |                                     | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z           | Active              |  |  |  |
| Deselect | $V_{SO}$ to $V_{PFD}(min)^{(1)}$    | Х               | Х               | Х               | High Z           | CMOS standby        |  |  |  |
| Deselect | $\leq V_{SO}^{(1)}$                 | Х               | Х               | Х               | High Z           | Battery backup mode |  |  |  |

| <b>T</b> - 1 - 1 - | ^  | <b>^</b> |         |       |
|--------------------|----|----------|---------|-------|
| lable              | 2. | Ope      | erating | modes |

1. See Table 6 for details.

Note:  $X = V_{IH}$  or  $V_{IL}$ ;  $V_{SO}$  = battery backup switchover voltage.

### 3.1 READ mode

The M48Z35/Y is in the READ mode whenever  $\overline{W}$  (WRITE enable) is high,  $\overline{E}$  (chip enable) is low. The device architecture allows ripple-through access of data from eight of 264,144 locations in the static storage array. Thus, the unique address specified by the 15 address inputs defines which one of the 32,768 bytes of data is to be accessed. Valid data will be available at the data I/O pins within address access time ( $t_{AVQV}$ ) after the last address input signal is stable, providing that the  $\overline{E}$  and  $\overline{G}$  access times are also satisfied. If the  $\overline{E}$  and  $\overline{G}$  access times are not met, valid data will be available after the latter of the chip enable access time ( $t_{ELQV}$ ) or output enable access time ( $t_{GLQV}$ ).

The state of the eight three-state data I/O signals is controlled by  $\overline{E}$  and  $\overline{G}$ . If the outputs are activated before  $t_{AVQV}$ , the data lines will be driven to an indeterminate state until  $t_{AVQV}$ . If the address inputs are changed while  $\overline{E}$  and  $\overline{G}$  remain active, output data will remain valid for output data hold time ( $t_{AXQX}$ ) but will go indeterminate until the next address access.





### Figure 5. READ mode AC waveforms

Note: WRITE enable  $(\overline{W}) = high$ .

| Cumhal                           | Parameter <sup>(1)</sup>                | M48Z02 | 11   |        |
|----------------------------------|-----------------------------------------|--------|------|--------|
| Symbol                           | Parameter                               | Min.   | Max. | — Unit |
| t <sub>AVAV</sub>                | READ cycle time                         | 70     |      | ns     |
| t <sub>AVQV</sub> <sup>(2)</sup> | Address valid to output valid           |        | 70   | ns     |
| t <sub>ELQV</sub> <sup>(2)</sup> | Chip enable low to output valid         |        | 70   | ns     |
| t <sub>GLQV</sub> <sup>(2)</sup> | Output enable low to output valid       |        | 35   | ns     |
| t <sub>ELQX</sub> <sup>(3)</sup> | Chip enable low to output transition    | 5      |      | ns     |
| t <sub>GLQX</sub> <sup>(3)</sup> | Output enable low to output transition  | 5      |      | ns     |
| t <sub>EHQZ</sub> <sup>(3)</sup> | Chip enable high to output Hi-Z         |        | 25   | ns     |
| t <sub>GHQZ</sub> <sup>(3)</sup> | Output enable high to output Hi-Z       |        | 25   | ns     |
| t <sub>AXQX</sub> <sup>(2)</sup> | Address transition to output transition | 10     |      | ns     |

1. Valid for ambient operating temperature:  $T_A = 0$  to 70 °C;  $V_{CC} = 4.75$  to 5.5 V or 4.5 to 5.5 V (except where noted).

2.  $C_L = 100 \text{ pF}$ 

3. C<sub>L</sub> = 5 pF



### 3.2 WRITE mode

The M48Z35/Y is in the WRITE mode whenever  $\overline{W}$  and  $\overline{E}$  are low. The start of a WRITE is referenced from the latter occurring falling edge of  $\overline{W}$  or  $\overline{E}$ . A WRITE is terminated by the earlier rising edge of  $\overline{W}$  or  $\overline{E}$ . The addresses must be held valid throughout the cycle.  $\overline{E}$  or  $\overline{W}$  must return high for a minimum of t<sub>EHAX</sub> from chip enable or t<sub>WHAX</sub> from WRITE enable prior to the initiation of another READ or WRITE cycle. Data-in must be valid t<sub>DVWH</sub> prior to the end of WRITE and remain valid for t<sub>WHDX</sub> afterward.  $\overline{G}$  should be kept high during WRITE cycles to avoid bus contention; although, if the output bus has been activated by a low on  $\overline{E}$  and  $\overline{G}$ , a low on  $\overline{W}$  will disable the outputs t<sub>WLQZ</sub> after  $\overline{W}$  falls.



Figure 6. WRITE enable controlled, WRITE AC waveform







|                                     |                                         | M48Z35/ |      |    |
|-------------------------------------|-----------------------------------------|---------|------|----|
| Symbol                              | Parameter <sup>(1)</sup>                | -7      | Unit |    |
|                                     |                                         | Min.    | Max. |    |
| t <sub>AVAV</sub>                   | WRITE cycle time                        | 70      |      | ns |
| t <sub>AVWL</sub>                   | Address valid to WRITE enable low       | 0       |      | ns |
| t <sub>AVEL</sub>                   | Address valid to chip enable 1 low      | 0       |      | ns |
| t <sub>WLWH</sub>                   | WRITE enable pulse width                | 50      |      | ns |
| t <sub>ELEH</sub>                   | Chip enable low to chip enable 1 high   | 55      |      | ns |
| t <sub>WHAX</sub>                   | WRITE enable high to address transition | 0       |      | ns |
| t <sub>EHAX</sub>                   | Chip enable high to address transition  | 0       |      | ns |
| t <sub>DVWH</sub>                   | Input valid to WRITE enable high        | 30      |      | ns |
| t <sub>DVEH</sub>                   | Input valid to chip enable high         | 30      |      | ns |
| t <sub>WHDX</sub>                   | WRITE enable high to input transition   | 5       |      | ns |
| t <sub>EHDX</sub>                   | Chip enable high to input transition    | 5       |      | ns |
| t <sub>WLQZ</sub> <sup>(2)(3)</sup> | WRITE enable low to output Hi-Z         |         | 25   | ns |
| t <sub>AVWH</sub>                   | Address valid to WRITE enable high      | 60      |      | ns |
| t <sub>AVEH</sub>                   | Address valid to chip enable high       | 60      |      | ns |
| t <sub>WHQX</sub> <sup>(2)(3)</sup> | WRITE enable high to output transition  | 5       |      | ns |

#### Table 4. WRITE mode AC characteristics

1. Valid for ambient operating temperature:  $T_A = 0$  to 70 °C;  $V_{CC} = 4.75$  to 5.5 V or 4.5 to 5.5 V (except where noted).

2. C<sub>L</sub> = 5 pF.

3. If  $\overline{E}$  goes low simultaneously with W going low, the outputs remain in the high impedance state.

### 3.3 Data retention mode

With valid V<sub>CC</sub> applied, the M48Z35/Y operates as a conventional BYTEWIDE<sup>TM</sup> static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when V<sub>CC</sub> falls within the V<sub>PFD</sub> (max), V<sub>PFD</sub> (min) window. All outputs become high impedance, and all inputs are treated as "don't care."

Note: A power failure during a WRITE cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below  $V_{PFD}$  (min), the user can be assured the memory will be in a write protected state, provided the  $V_{CC}$  fall time is not less than  $t_F$  The M48Z35/Y may respond to transient noise spikes on  $V_{CC}$  that reach into the deselect window during the time the device is sampling  $V_{CC}$ . Therefore, decoupling of the power supply lines is recommended.

When V<sub>CC</sub> drops below V<sub>SO</sub>, the control circuit switches power to the internal battery which preserves data. The internal button cell will maintain data in the M48Z35/Y for an accumulated period of at least 11 years when V<sub>CC</sub> is less than V<sub>SO</sub>.

As system power returns and V<sub>CC</sub> rises above V<sub>SO</sub>, the battery is disconnected, and the power supply is switched to external V<sub>CC</sub>. Write protection continues until V<sub>CC</sub> reaches V<sub>PFD</sub> (min) plus t<sub>rec</sub> (min). E should be kept high as V<sub>CC</sub> rises past V<sub>PFD</sub> (min) to prevent inadvertent write cycles prior to system stabilization. Normal RAM operation can resume t<sub>rec</sub>



after  $V_{CC}$  exceeds  $V_{PFD}$  (max). For more information on battery storage life refer to the application note AN1012.



Figure 8. Power down/up mode AC waveforms

#### Table 5. Power down/up AC characteristics

| Symbol                         | Parameter <sup>(1)</sup>                                                   | Min. | Max. | Unit |
|--------------------------------|----------------------------------------------------------------------------|------|------|------|
| t <sub>PD</sub>                | $\overline{E}$ or $\overline{W}$ at $V_{IH}$ before power down             | 0    |      | μs   |
| t <sub>F</sub> <sup>(2)</sup>  | $V_{\text{PFD}}$ (max) to $V_{\text{PFD}}$ (min) $V_{\text{CC}}$ fall time | 300  |      | μs   |
| t <sub>FB</sub> <sup>(3)</sup> | $V_{\text{PFD}}$ (min) to $V_{\text{SS}}$ $V_{\text{CC}}$ fall time        | 10   |      | μs   |
| t <sub>R</sub>                 | $V_{\text{PFD}}$ (min) to $V_{\text{PFD}}$ (max) $V_{\text{CC}}$ rise time | 10   |      | μs   |
| t <sub>RB</sub>                | $V_{SS}$ to $V_{PFD}$ (min) $V_{CC}$ rise time                             | 1    |      | μs   |
| t <sub>rec</sub>               | V <sub>PFD</sub> (max) to inputs recognized                                | 40   | 200  | ms   |

1. Valid for ambient operating temperature:  $T_A = 0$  to 70 °C;  $V_{CC} = 4.75$  to 5.5 V or 4.5 to 5.5 V (except where noted).

V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than t<sub>F</sub> may result in deselection/write protection not occurring until 200 μs after V<sub>CC</sub> passes V<sub>PFD</sub> (min).

3.  $V_{PFD}\left(\text{min}\right)$  to  $V_{SS}$  fall time of less than  $t_{FB}$  may cause corruption of RAM data.

| Table 6. Powe | r down/up | trip | points | DC | characteristics |
|---------------|-----------|------|--------|----|-----------------|
|---------------|-----------|------|--------|----|-----------------|

| Symbol                         | Symbol Parameter <sup>(1)</sup>     |          |     | Тур. | Max. | Unit |
|--------------------------------|-------------------------------------|----------|-----|------|------|------|
| V <sub>PFD</sub>               | Power fail desclost voltage         | M48Z35   | 4.5 |      |      | μs   |
|                                | Power-fail deselect voltage M48Z35Y | M48Z35Y  | 4.2 |      |      | μs   |
| V <sub>SO</sub>                | Battery backup switchover voltage   | M48Z35/Y |     |      |      | μs   |
| t <sub>DR</sub> <sup>(2)</sup> | Expected data retention time        |          |     |      |      | μs   |

1. Valid for ambient operating temperature:  $T_A = 0$  to 70 °C;  $V_{CC} = 4.75$  to 5.5 V or 4.5 to 5.5 V (except where noted).

2. At 25 °C,  $V_{CC} = 0$  V.

Note: All voltages referenced to V<sub>SS</sub>.

10/20



### 3.4 V<sub>CC</sub> noise and negative going transients

 $I_{CC}$  transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the V<sub>CC</sub> bus. These transients can be reduced if capacitors are used to store energy which stabilizes the V<sub>CC</sub> bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of 0.1  $\mu$ F (as shown in *Figure 9*) is recommended in order to provide the needed filtering.

In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on V<sub>CC</sub> that drive it to values below V<sub>SS</sub> by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, STMicroelectronics recommends connecting a Schottky diode from V<sub>CC</sub> to V<sub>SS</sub> (cathode connected to V<sub>CC</sub>, anode to V<sub>SS</sub>). Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount.



Figure 9. Supply voltage protection



### 4 Maximum ratings

Stressing the device above the rating listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol                              | Parameter                                                                  | Value                        | Unit      |    |  |
|-------------------------------------|----------------------------------------------------------------------------|------------------------------|-----------|----|--|
| T <sub>A</sub>                      | Ambient operating temperature                                              | mbient operating temperature |           |    |  |
|                                     |                                                                            | SNAPHAT <sup>®</sup> top     | -40 to 85 | °C |  |
| T <sub>STG</sub>                    | T <sub>STG</sub> Storage temperature (V <sub>CC</sub> off, oscillator off) | CAPHAT <sup>®</sup> DIP      | -40 to 85 | °C |  |
|                                     |                                                                            | SOH28                        | -40 to 85 | °C |  |
| T <sub>SLD</sub> <sup>(1) (2)</sup> | Lead solder temperature for 10 seconds                                     | 260                          | °C        |    |  |
| V <sub>IO</sub>                     | Input or output voltages                                                   | –0.3 to 7                    | V         |    |  |
| V <sub>CC</sub>                     | Supply voltage                                                             | –0.3 to 7                    | V         |    |  |
| Ι <sub>Ο</sub>                      | Output current                                                             | 20                           | mA        |    |  |
| PD                                  | Power dissipation                                                          | 1                            | W         |    |  |

| Table 7. Absolute maximum ra | ratings |
|------------------------------|---------|
|------------------------------|---------|

1. For DIP package, soldering temperature of the IC leads is to not exceed 260 °C for 10 seconds. Furthermore, the devices shall not be exposed to IR reflow nor preheat cycles (as performed as part of wave soldering). ST recommends the devices be hand-soldered or placed in sockets to avoid heat damage to the batteries.

2. For SOH28 package, lead-free (Pb-free) lead finish: reflow at peak temperature of 260 °C (the time above 255 °C must not exceed 30 seconds).

*Caution:* Negative undershoots below –0.3 V are not allowed on any pin while in the battery backup mode.

**Caution:** Do NOT wave solder SOIC to avoid damaging SNAPHAT<sup>®</sup> sockets.



## 5 DC and AC parameters

This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC characteristic tables are derived from tests performed under the measurement conditions listed in *Table 8*. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters.

| Parameter                                       | M48Z35      | M48Z35Y    | Unit |
|-------------------------------------------------|-------------|------------|------|
| Supply voltage (V <sub>CC</sub> )               | 4.75 to 5.5 | 4.5 to 5.5 | V    |
| Ambient operating temperature (T <sub>A</sub> ) | 0 to 70     | 0 to 70    | °C   |
| Load capacitance (CL)                           | 100         | 100        | pF   |
| Input rise and fall times                       | ≤ 5         | ≤ 5        | ns   |
| Input pulse voltages                            | 0 to 3      | 0 to 3     | V    |
| Input and output timing ref. voltages           | 1.5         | 1.5        | V    |

Note: Output Hi-Z is defined as the point where data is no longer driven.



#### Figure 10. AC measurement load circuit

#### Table 9. Capacitance

| Symbol                         | I Parameter <sup>(1)(2)</sup> |   | Max. | Unit |
|--------------------------------|-------------------------------|---|------|------|
| C <sub>IN</sub>                | Input capacitance             | - | 10   | pF   |
| C <sub>IO</sub> <sup>(3)</sup> | Input / output capacitance    | - | 10   | pF   |

1. Effective capacitance measured with power supply at 5 V. Sampled only, not 100% tested.

2. Outputs deselected.

3. At 25°C.



## 6 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK is an ST trademark.



Figure 11. PDIP 28.7 – 28-pin plastic DIP, battery CAPHAT™, package outline

Note: Drawing is not to scale.

| Symb |       | mm    |       | inches |       |       |
|------|-------|-------|-------|--------|-------|-------|
|      | Тур.  | Min.  | Max.  | Тур.   | Min.  | Max.  |
| А    |       | 8.89  | 9.65  |        | 0.350 | 0.380 |
| A1   |       | 0.38  | 0.76  |        | 0.015 | 0.030 |
| A2   |       | 8.38  | 8.89  |        | 0.330 | 0.350 |
| В    |       | 0.38  | 0.53  |        | 0.015 | 0.021 |
| B1   |       | 1.14  | 1.78  |        | 0.045 | 0.070 |
| С    |       | 0.20  | 0.31  |        | 0.008 | 0.012 |
| D    |       | 39.37 | 39.88 |        | 1.550 | 1.570 |
| Е    |       | 17.83 | 18.34 |        | 0.702 | 0.722 |
| e1   |       | 2.29  | 2.79  |        | 0.090 | 0.110 |
| e3   | 33.02 |       |       | 1.3    |       |       |
| eA   |       | 15.24 | 16.00 |        | 0.600 | 0.630 |
| L    |       | 3.05  | 3.81  |        | 0.120 | 0.150 |
| Ν    |       | 28    | •     |        | 28    | •     |

Table 10. PDIP 28.7 – 28 pin plastic DIP, battery CAPHAT™, package mech. data





### Table 11. SOH28 – 28-lead plastic small outline, battery SNAPHAT<sup>®</sup>, pack. outline

Note:

Drawing is not to scale.

| 1      |      |       |       | ,     |        |       |
|--------|------|-------|-------|-------|--------|-------|
| Symbol |      | mm    |       |       | inches |       |
|        | Тур. | Min.  | Max.  | Тур.  | Min.   | Max.  |
| А      |      |       | 3.05  |       |        | 0.120 |
| A1     |      | 0.05  | 0.36  |       | 0.002  | 0.014 |
| A2     |      | 2.34  | 2.69  |       | 0.092  | 0.106 |
| В      |      | 0.36  | 0.51  |       | 0.014  | 0.020 |
| С      |      | 0.15  | 0.32  |       | 0.006  | 0.012 |
| D      |      | 17.71 | 18.49 |       | 0.697  | 0.728 |
| E      |      | 8.23  | 8.89  |       | 0.324  | 0.350 |
| е      | 1.27 | _     | -     | 0.050 | -      | _     |
| eB     |      | 3.20  | 3.61  |       | 0.126  | 0.142 |
| Н      |      | 11.51 | 12.70 |       | 0.453  | 0.500 |
| L      |      | 0.41  | 1.27  |       | 0.016  | 0.050 |
| а      |      | 0°    | 8°    |       | 0°     | 8°    |
| N      |      | 28    | -     |       | 28     |       |
| CP     |      |       | 0.10  |       |        | 0.004 |
|        |      |       |       |       |        |       |

| Table 12. SOH28 – 28-lead plastic small outline, bat | attery SNAPHAT <sup>®</sup> , pack. mech. data |
|------------------------------------------------------|------------------------------------------------|
|------------------------------------------------------|------------------------------------------------|







Note: Drawing is not to scale.

| Symbol |      | mm    |       |      | inches |       |
|--------|------|-------|-------|------|--------|-------|
|        | Тур. | Min.  | Max.  | Тур. | Min.   | Max.  |
| А      |      |       | 9.78  |      |        | 0.385 |
| A1     |      | 6.73  | 7.24  |      | 0.265  | 0.285 |
| A2     |      | 6.48  | 6.99  |      | 0.255  | 0.275 |
| A3     |      |       | 0.38  |      |        | 0.015 |
| В      |      | 0.46  | 0.56  |      | 0.018  | 0.022 |
| D      |      | 21.21 | 21.84 |      | 0.835  | 0.860 |
| E      |      | 14.22 | 14.99 |      | 0.560  | 0.590 |
| eA     |      | 15.55 | 15.95 |      | 0.612  | 0.628 |
| eB     |      | 3.20  | 3.61  |      | 0.126  | 0.142 |
| L      |      | 2.03  | 2.29  |      | 0.080  | 0.090 |



M4Z32-BR00SH1

SH

## 7 Part numbering

| Table 15. Ordering | g information |
|--------------------|---------------|
|--------------------|---------------|

| Order code     | Package    | Temperature<br>range | Speed | Supply voltage                                      |
|----------------|------------|----------------------|-------|-----------------------------------------------------|
| M48Z35-70PC1   | PDIP 28.7  |                      |       | $V_{CC}$ = 4.75 to 5.5 V; $V_{PFD}$ = 4.5 to 4.75 V |
| M48Z35Y-70PC1  | F DIF 20.7 | 0 to 70 °C           | 70    | $V_{CC}$ = 4.5 to 5.5 V; $V_{PFD}$ = 4.2 to 4.5 V   |
| M48Z35Y-70MH1F | SOH28      |                      |       | $V_{CC}$ = 4.75 to 5.5 V; $V_{PFD}$ = 4.5 to 4.75 V |

**Caution:** Do not place the SNAPHAT battery package "M4Zxx-BR00SH1" in conductive foam as it will drain the lithium button-cell battery.

For other options, or for more information on any aspect of this device, please contact the ST sales office nearest you.

| Part number   | Description                                   | Package |  |
|---------------|-----------------------------------------------|---------|--|
| M4Z28-BR00SH1 | Lithium battery (48 mAh) SNAPHAT <sup>®</sup> | SH      |  |

Lithium battery (120 mAh) SNAPHAT®

#### Table 16. SNAPHAT® battery table



## 8 Environmental information

### Figure 12. Recycling symbols



This product contains a non-rechargeable lithium (lithium carbon monofluoride chemistry) button cell battery fully encapsulated in the final product.

Recycle or dispose of batteries in accordance with the battery manufacturer's instructions and local/national disposal and recycling regulations.



# 9 Revision history

| Date                                                                               | Revision | Changes                                                                                                                                          |  |
|------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Aug-1999                                                                           | 1        | First issue                                                                                                                                      |  |
| 21-Apr-2000 1.1                                                                    |          | SH and SH28 packages for 2-pin and 2-socket removed                                                                                              |  |
| 10-May-2001                                                                        | 2        | Reformatted; added temperature information (Table 9, 10, 3, 4, 5, 6)                                                                             |  |
| 29-May-2002                                                                        | 2.1      | Modified reflow time and temperature footnotes (Table 7)                                                                                         |  |
| 02-Apr-2003                                                                        | 3        | v2.2 template applied; test condition updated (Table 6)                                                                                          |  |
| 03-Mar-2004 4 Reforma                                                              |          | Reformatted; updated with Lead-free information (Table 7, 15)                                                                                    |  |
| 20-Aug-2004                                                                        | 5        | Reformatted; remove references to 'crystal' (cover page)                                                                                         |  |
| 09-Jun-2005                                                                        | 6        | Removal of SNAPHAT <sup>®</sup> , industrial temperature sales types (Table 3, 4, 5, 6, 7, 8, 10, 15).                                           |  |
| 02-Nov-2007 7                                                                      |          | Reformatted; added lead-free second level interconnect information to cover page and Section 5: Package mechanical data; updated Table 7, 15, 16 |  |
| 25-Mar-2009                                                                        | 8        | Updated Table 7, text in Section 5: Package mechanical data; added Section 7: Environmental information.                                         |  |
| 19-Aug-2010                                                                        | 9        | Updated Section 3, Table 11; reformatted document.                                                                                               |  |
| 07-Jun-2011                                                                        | 10       | Updated footnote 1 of Table 7: Absolute maximum ratings; updated Section 7: Environmental information.                                           |  |
| 06-Oct-2020 11 Added <i>Table 15: Ordering information</i> . Updated package name. |          | -                                                                                                                                                |  |



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to *www.st.com/trademarks*. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics - All rights reserved

