# **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| Input Supply Voltage0.3V to 6V                          |
|---------------------------------------------------------|
| RUN, V <sub>OUT</sub> Voltages –0.3V to V <sub>IN</sub> |
| SW Voltage (DC) $-0.3V$ to $(V_{IN} + 0.3V)$            |
| P-Channel Switch Source Current (DC) 800mA              |
| N-Channel Switch Sink Current (DC) 800mA                |
| Peak SW Sink and Source Current $(V_{IN} = 3V)$ 1.3A    |
| Operating Temperature Range (Note 2)40°C to 85°C        |
| Junction Temperature (Notes 3, 5) 125°C                 |
| Storage Temperature Range65°C to 150°C                  |
| Lead Temperature (Soldering, 10 sec) 300°C              |

# PACKAGE/ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are $T_A = 25^{\circ}C$ . $V_{IN} = 3.6V$ unless otherwise specified.

| SYMBOL               | PARAMETER                                                      | CONDITIONS                                                                                                |   | MIN   | TYP              | MAX            | UNITS          |
|----------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---|-------|------------------|----------------|----------------|
| V <sub>OUT</sub>     | Regulated Output Voltage                                       | I <sub>OUT</sub> = 100mA                                                                                  | • | 1.164 | 1.2              | 1.236          | V              |
| $\Delta V_{OVL}$     | Output Overvoltage Lockout                                     | $\Delta V_{OVL} = V_{OVL} - V_{OUT}$                                                                      |   | 2.5   | 6.25             | 10             | %              |
| $\Delta V_{OUT}$     | Output Voltage Line Regulation                                 | V <sub>IN</sub> = 2.5V to 5.5V                                                                            | • |       | 0.04             | 0.4            | %/V            |
| I <sub>PK</sub>      | Peak Inductor Current                                          | V <sub>IN</sub> = 3V, V <sub>OUT</sub> = 1.08V, Duty Cycle < 35%                                          |   | 0.75  | 1                | 1.25           | А              |
| V <sub>LOADREG</sub> | Output Voltage Load Regulation                                 |                                                                                                           |   |       | 0.5              |                | %              |
| V <sub>IN</sub>      | Input Voltage Range                                            |                                                                                                           | • | 2.5   |                  | 5.5            | V              |
| I <sub>S</sub>       | Input DC Bias Current<br>Active Mode<br>Sleep Mode<br>Shutdown | (Note 4) $V_{OUT} = 1.08V, I_{LOAD} = 0A$ $V_{OUT} = 1.236V, I_{LOAD} = 0A$ $V_{RUN} = 0V, V_{IN} = 5.5V$ |   |       | 300<br>20<br>0.1 | 400<br>35<br>1 | μΑ<br>μΑ<br>μΑ |
| f <sub>OSC</sub>     | Oscillator Frequency                                           | $V_{OUT} = 1.2V$<br>$V_{OUT} = 0V$                                                                        | • | 1.2   | 1.5<br>210       | 1.8            | MHz<br>kHz     |
| R <sub>PFET</sub>    | R <sub>DS(ON)</sub> of P-Channel FET                           | I <sub>SW</sub> = 100mA                                                                                   |   |       | 0.4              | 0.5            | Ω              |
| R <sub>NFET</sub>    | R <sub>DS(ON)</sub> of N-Channel FET                           | I <sub>SW</sub> = -100mA                                                                                  |   |       | 0.35             | 0.45           | Ω              |
| I <sub>LSW</sub>     | SW Leakage                                                     | $V_{RUN} = 0V$ , $V_{SW} = 0V$ or $5V$ , $V_{IN} = 5V$                                                    |   |       | ±0.01            | ±1             | μА             |
| $V_{RUN}$            | RUN Threshold                                                  |                                                                                                           | • | 0.3   | 1                | 1.5            | V              |
| I <sub>RUN</sub>     | RUN Leakage Current                                            |                                                                                                           | • |       | ±0.01            | ±1             | μΑ             |

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** The LTC3406E-1.2 is guaranteed to meet performance specifications from 0°C to 70°C. Specifications over the –40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls.

**Note 3:**  $T_J$  is calculated from the ambient temperature  $T_A$  and power dissipation  $P_D$  according to the following formula:

LTC3406-1.2:  $T_J = T_A + (P_D)(250^{\circ}C/W)$ 

**Note 4:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency.

**Note 5:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.



# TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ unless otherwise specified.

(From Figure 1)







#### Oscillator Frequency vs Temperature







**Output Voltage vs Load Current** 



#### R<sub>DS(ON)</sub> vs Input Voltage



R<sub>DS(ON)</sub> vs Temperature



Supply Current vs Supply Voltage



# TYPICAL PERFORMANCE CHARACTERISTICS

(From Figure 1)

**Supply Current vs Temperature** 



Switch Leakage vs Temperature



Switch Leakage vs Input Voltage







(From Figure 1a Except for the Resistive Divider Resistor Values)

l and Cta









# TYPICAL PERFORMANCE CHARACTERISTICS

(From Figure 1a Except for the Resistive Divider Resistor Values)





## PIN FUNCTIONS

**RUN (Pin 1):** Run Control Input. Forcing this pin above 1.5V enables the part. Forcing this pin below 0.3V shuts down the device. In shutdown, all functions are disabled drawing  $<1\mu$ A supply current. Do not leave RUN floating.

GND (Pin 2): Ground Pin.

**SW** (**Pin 3**): Switch Node Connection to Inductor. This pin connects to the drains of the internal main and synchronous power MOSFET switches.

**V<sub>IN</sub>** (**Pin 4**): Main Supply Pin. Must be closely decoupled to GND, Pin 2, with a 2.2μF or greater ceramic capacitor.

**V<sub>OUT</sub>** (**Pin 5**): Output Voltage Feedback Pin. An internal resistive divider divides the output voltage down for comparison to the internal reference voltage.

# **FUNCTIONAL DIAGRAM**





# **OPERATION** (Refer to Functional Diagram)



Figure 1. Typical Application

#### **Main Control Loop**

The LTC3406-1.2 uses a constant frequency, current mode step-down architecture. Both the main (P-channel MOSFET) and synchronous (N-channel MOSFET) switches are internal. During normal operation, the internal top power MOSFET is turned on each cycle when the oscillator sets the RS latch, and turned off when the current comparator, I<sub>COMP</sub>, resets the RS latch. The peak inductor current at which I<sub>COMP</sub> resets the RS latch, is controlled by the output of error amplifier EA. When the load current increases, it causes a slight decrease in the feedback voltage, FB, relative to the 0.8V reference, which in turn causes the EA amplifier's output voltage to increase until the average inductor current matches the new load current. While the top MOSFET is off, the bottom MOSFET is turned on until either the inductor current starts to reverse, as indicated by the current reversal comparator I<sub>RCMP</sub>, or the beginning of the next clock cycle. The comparator OVDET guards against transient overshoots >6.25% by turning the main switch off and keeping it off until the fault is removed.

#### **Burst Mode Operation**

The LTC3406-1.2 is capable of Burst Mode operation in which the internal power MOSFETs operate intermittently based on load demand.

In Burst Mode operation, the peak current of the inductor is set to approximately 200mA regardless of the output load. Each burst event can last from a few cycles at light loads to almost continuously cycling with short sleep intervals at moderate loads. In between these burst events, the power MOSFETs and any unneeded circuitry are turned off, reducing the quiescent current to  $20\mu A$ . In this sleep state, the load current is being supplied solely from the output capacitor. As the output voltage droops, the EA amplifier's output rises above the sleep threshold signaling the BURST comparator to trip and turn the top MOSFET on. This process repeats at a rate that is dependent on the load demand.

#### **Short-Circuit Protection**

When the output is shorted to ground, the frequency of the oscillator is reduced to about 210kHz, 1/7 the nominal frequency. This frequency foldback ensures that the inductor current has more time to decay, thereby preventing runaway. The oscillator's frequency will progressively increase to 1.5MHz when  $V_{OUT}$  rises above 0V.

The basic LTC3406-1.2 application circuit is shown in Figure 1. External component selection is driven by the load requirement and begins with the selection of L followed by  $C_{\text{IN}}$  and  $C_{\text{OUT}}$ .

#### **Inductor Selection**

For most applications, the value of the inductor will fall in the range of  $1\mu H$  to  $4.7\mu H$ . Its value is chosen based on the desired ripple current. Large value inductors lower ripple current and small value inductors result in higher ripple currents. Higher  $V_{IN}$  or  $V_{OUT}$  also increases the ripple current as shown in equation 1. A reasonable starting point for setting ripple current is  $\Delta I_{I} = 240 \text{mA}$  (40% of 600mA).

$$\Delta I_{L} = \frac{1}{(f)(L)} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$
(1)

The DC current rating of the inductor should be at least equal to the maximum load current plus half the ripple current to prevent core saturation. Thus, a 720mA rated inductor should be enough for most applications (600mA + 120mA). For better efficiency, choose a low DC-resistance inductor.

#### **Inductor Core Selection**

Different core materials and shapes will change the size/current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate much energy, but generally cost more than powdered iron core inductors with similar electrical characteristics. The choice of which style inductor to use often depends more on the price vs size requirements and any radiated field/EMI requirements than on what the LTC3406-1.2 requires to operate. Table 1 shows some typical surface mount inductors that work well in LTC3406-1.2 applications.

**Table 1. Representative Surface Mount Inductors** 

| PART<br>NUMBER      | VALUE<br>(μH)            | DCR<br>(Ω MAX)                   | MAX DC<br>CURRENT (A)        | $\begin{array}{c} \text{SIZE} \\ \text{W} \times \text{L} \times \text{H (mm}^3) \end{array}$ |
|---------------------|--------------------------|----------------------------------|------------------------------|-----------------------------------------------------------------------------------------------|
| Sumida<br>CDRH3D16  | 1.5<br>2.2<br>3.3<br>4.7 | 0.043<br>0.075<br>0.110<br>0.162 | 1.55<br>1.20<br>1.10<br>0.90 | 3.8 × 3.8 × 1.8                                                                               |
| Sumida<br>CMD4D06   | 2.2<br>3.3<br>4.7        | 0.116<br>0.174<br>0.216          | 0.950<br>0.770<br>0.750      | $3.5 \times 4.3 \times 0.8$                                                                   |
| Panasonic<br>ELT5KT | 3.3<br>4.7               | 0.17<br>0.20                     | 1.00<br>0.95                 | $4.5 \times 5.4 \times 1.2$                                                                   |
| Murata<br>LQH3C     | 1.0<br>2.2<br>4.7        | 0.060<br>0.097<br>0.150          | 1.00<br>0.79<br>0.65         | 2.5 × 3.2 × 2.0                                                                               |

### C<sub>IN</sub> and C<sub>OUT</sub> Selection

In continuous mode, the source current of the top MOSFET is a square wave of duty cycle  $V_{OUT}/V_{IN}$ . To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by:

$$C_{IN} \text{ required } I_{RMS} \cong I_{OMAX} \frac{\left[V_{OUT} \left(V_{IN} - V_{OUT}\right)\right]^{1/2}}{V_{IN}}$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that the capacitor manufacturer's ripple current ratings are often based on 2000 hours of life. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Always consult the manufacturer if there is any question.

The selection of  $C_{OUT}$  is driven by the required effective series resistance (ESR).

Typically, once the ESR requirement for  $C_{OUT}$  has been met, the RMS current rating generally far exceeds the  $I_{RIPPLE(P-P)}$  requirement. The output ripple  $\Delta V_{OUT}$  is determined by:

$$\Delta V_{OUT} \cong \Delta I_L \left( ESR + \frac{1}{8fC_{OUT}} \right)$$

where f = operating frequency,  $C_{OUT}$  = output capacitance and  $\Delta I_L$  = ripple current in the inductor. For a fixed output voltage, the output ripple is highest at maximum input voltage since  $\Delta I_L$  increases with input voltage.

Aluminum electrolytic and dry tantalum capacitors are both available in surface mount configurations. In the case of tantalum, it is critical that the capacitors are surge tested for use in switching power supplies. An excellent choice is the AVX TPS series of surface mount tantalum. These are specially constructed and tested for low ESR so they give the lowest ESR for a given volume. Other capacitor types include Sanyo POSCAP, Kemet T510 and T495 series, and Sprague 593D and 595D series. Consult the manufacturer for other specific recommendations.

### **Using Ceramic Input and Output Capacitors**

Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. Because the LTC3406-1.2's control loop does not depend on the output capacitor's ESR for stable operation, ceramic capacitors can be used **freely** to achieve very low output ripple and small circuit size.

However, care must be taken when ceramic capacitors are used at the input and the output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input,  $V_{\text{IN}}$ . At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at  $V_{\text{IN}}$ , large enough to damage the part.

When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.

#### **Efficiency Considerations**

The efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Efficiency can be expressed as:

Efficiency = 
$$100\% - (L1 + L2 + L3 + ...)$$

where L1, L2, etc. are the individual losses as a percentage of input power.

Although all dissipative elements in the circuit produce losses, two main sources usually account for most of the losses in LTC3406-1.2 circuits:  $V_{IN}$  quiescent current and  $I^2R$  losses. The  $V_{IN}$  quiescent current loss dominates the efficiency loss at very low load currents whereas the  $I^2R$  loss dominates the efficiency loss at medium to high load currents. In a typical efficiency plot, the efficiency curve at very low load currents can be misleading since the actual power lost is of no consequence as illustrated in Figure 2.



Figure 2. Power Loss vs Load Current

LINEAR TECHNOLOGY

- 1. The  $V_{IN}$  quiescent current is due to two components: the DC bias current as given in the electrical characteristics and the internal main switch and synchronous switch gate charge currents. The gate charge current results from switching the gate capacitance of the internal power MOSFET switches. Each time the gate is switched from high to low to high again, a packet of charge, dQ, moves from  $V_{IN}$  to ground. The resulting dQ/dt is the current out of  $V_{IN}$  that is typically larger than the DC bias current. In continuous mode,  $I_{GATECHG} = f(Q_T + Q_B)$  where  $Q_T$  and  $Q_B$  are the gate charges of the internal top and bottom switches. Both the DC bias and gate charge losses are proportional to  $V_{IN}$  and thus their effects will be more pronounced at higher supply voltages.
- 2.  $I^2R$  losses are calculated from the resistances of the internal switches,  $R_{SW}$ , and external inductor  $R_L$ . In continuous mode, the average output current flowing through inductor L is "chopped" between the main switch and the synchronous switch. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET  $R_{DS(ON)}$  and the duty cycle (DC) as follows:

$$R_{SW} = (R_{DS(ON)TOP})(DC) + (R_{DS(ON)BOT})(1 - DC)$$
 (2)

The  $R_{DS(ON)}$  for both the top and bottom MOSFETs can be obtained from the Typical Performance Charateristics curves. Thus, to obtain I<sup>2</sup>R losses, simply add R<sub>SW</sub> to R<sub>L</sub> and multiply the result by the square of the average output current.

Other losses including  $C_{IN}$  and  $C_{OUT}$  ESR dissipative losses and inductor core losses generally account for less than 2% total additional loss.

#### **Thermal Considerations**

In most applications the LTC3406-1.2 does not dissipate much heat due to its high efficiency. But, in applications where the LTC3406-1.2 is running at high ambient temperature with low supply voltage, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately 150°C, both power switches will be turned off and the SW node will become high impedance.

To avoid the LTC3406-1.2 from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The temperature rise is given by:

$$T_R = (P_D)(\theta_{JA})$$

where  $P_D$  is the power dissipated by the regulator and  $\theta_{JA}$  is the thermal resistance from the junction of the die to the ambient temperature.

The junction temperature, T<sub>J</sub>, is given by:

$$T_J = T_A + T_R$$

where  $T_A$  is the ambient temperature.

As an example, consider the LTC3406-1.2 with an input voltage of 2.7V, a load current of 600mA and an ambient temperature of 70°C. From the typical performance graph of switch resistance, the  $R_{DS(0N)}$  at  $70^{\circ}$ C is approximately 0.52 $\Omega$  for the P-channel switch and 0.42 $\Omega$  for the N-channel switch. Using equation (2) to find the series resistance looking into the SW pin gives:

$$R_{SW} = 0.52\Omega(0.44) + 0.42\Omega(0.56) = 0.46\Omega$$

Therefore, power dissipated by the part is:

$$P_D = I_{LOAD}^2 \cdot R_{SW} = 165.6$$
mW

For the SOT-23 package, the  $\theta_{JA}$  is 250°C/W. Thus, the junction temperature of the regulator is:

$$T_J = 70^{\circ}C + (0.1656)(250) = 111.4^{\circ}C$$

which is below the maximum junction temperature of 125°C.

Note that at higher supply voltages, the junction temperature is lower due to reduced switch resistance ( $R_{SW}$ ).

### **Checking Transient Response**

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs,  $V_{OUT}$  immediately shifts by an amount equal to  $(\Delta I_{LOAD} \bullet ESR)$ , where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{LOAD}$  also begins to charge or discharge  $C_{OUT}$ , which generates a feedback error signal.



The regulator loop then acts to return  $V_{OUT}$  to its steady-state value. During this recovery time  $V_{OUT}$  can be monitored for overshoot or ringing that would indicate a stability problem. For a detailed explanation of switching control loop theory, see Application Note 76.

A second, more severe transient is caused by switching in loads with large (>1µF) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with  $C_{OUT}$ , causing a rapid drop in  $V_{OUT}$ . No regulator can deliver enough current to prevent this problem if the load switch resistance is low and it is driven quickly. The only solution is to limit the rise time of the switch drive so that the load rise time is limited to approximately (25 •  $C_{LOAD}$ ). Thus, a  $10\mu F$  capacitor charging to 3.3V would require a 250µs rise time, limiting the charging current to about 130mA.

### **PC Board Layout Checklist**

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3406-1.2. These items are also illustrated graphically in Figures 3 and 4. Check the following in your layout:

- The power traces, consisting of the GND trace, the SW trace and the V<sub>IN</sub> trace should be kept short, direct and wide.
- 2. Does the (+) plate of  $C_{IN}$  connect to  $V_{IN}$  as closely as possible? This capacitor provides the AC current to the internal power MOSFETs.
- 3. Keep the (–) plates of  $C_{IN}$  and  $C_{OLIT}$  as close as possible.



Figure 3. LTC3406-1.2 Layout Diagram

#### **Design Example**

As a design example, assume the LTC3406-1.2 is used in a single lithium-ion battery-powered cellular phone application. The  $V_{\rm IN}$  will be operating from a maximum of 4.2V down to about 2.7V. The load current requirement is a maximum of 0.6A but most of the time it will be in standby mode, requiring only 2mA. Efficiency at both low and high load currents is important. With this information we can calculate L using equation (1),

$$L = \frac{1}{(f)(\Delta I_L)} 1.2V \left(1 - \frac{1.2V}{V_{IN}}\right)$$
 (3)

Substituting  $V_{IN} = 4.2V$ ,  $\Delta I_L = 240mA$  and f = 1.5MHz in equation (3) gives:

$$L = \frac{1.2V}{1.5MHz(240mA)} \left(1 - \frac{1.2V}{4.2V}\right) = 2.38 \mu H$$

A  $2.2\mu H$  inductor works well for this application. For best efficiency choose a 720mA or greater inductor with less than  $0.2\Omega$  series resistance.

 $C_{IN}$  will require an RMS current rating of at least  $0.3A \cong I_{LOAD(MAX)}/2$  at temperature and  $C_{OUT}$  will require an ESR of less than  $0.25\Omega$ . In most cases, a ceramic capacitor will satisfy this requirement.



Figure 4. LTC3406-1.2 Suggested Layout

LINEAR TECHNOLOGY

# TYPICAL APPLICATIONS

#### Single Li-Ion 1.2V/600mA Regulator for Lowest Profile, ≤1mm High







# PACKAGE DESCRIPTION

#### S5 Package 5-Lead Plastic TSOT-23

(Reference LTC DWG # 05-08-1635)



LINEAD

# LTC3406-1.2

# **RELATED PARTS**

| PART NUMBER      | DESCRIPTION                                                                                        | COMMENTS                                                                                                                                       |  |  |
|------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| LT1616           | 500mA (I <sub>OUT</sub> ), 1.4MHz, High Efficiency Step-Down<br>DC/DC Converter                    | 90% Efficiency, $V_{IN}$ = 3.6V to 25V, $V_{OUT}$ = 1.25V, $I_Q$ = 1.9mA, $I_{SD}$ = <1 $\mu$ A, ThinSOT Package                               |  |  |
| LT1676           | 450mA (I <sub>OUT</sub> ), 100kHz, High Efficiency Step-Down<br>DC/DC Converter                    | 90% Efficiency, $V_{IN}$ = 7.4V to 60V, $V_{OUT}$ = 1.24V, $I_Q$ = 3.2mA, $I_{SD}$ = 2.5 $\mu$ A, S8 Package                                   |  |  |
| LTC1701/LT1701B  | 750mA (I <sub>OUT</sub> ), 1MHz, High Efficiency Step-Down DC/DC Converter                         | 90% Efficiency, $V_{IN}$ = 2.5V to 5V, $V_{OUT}$ = 1.25V, $I_Q$ = 135 $\mu$ A, $I_{SD}$ = <1 $\mu$ A, ThinSOT Package                          |  |  |
| LT1776           | 500mA (I <sub>OUT</sub> ), 200kHz, High Efficiency Step-Down DC/DC Converter                       | 90% Efficiency, $V_{IN}$ = 7.4V to 40V, $V_{OUT}$ = 1.24V, $I_Q$ = 3.2mA, $I_{SD}$ = 30 $\mu$ A, N8, S8 Packages                               |  |  |
| LTC1877          | 600mA (I <sub>OUT</sub> ), 550kHz, Synchronous Step-Down<br>DC/DC Converter                        | 95% Efficiency, $V_{IN}$ = 2.7V to 10V, $V_{OUT}$ = 0.8V, $I_Q$ = 10 $\mu$ A, $I_{SD}$ = <1 $\mu$ A, MS8 Package                               |  |  |
| LTC1878          | 600mA (I <sub>OUT</sub> ), 550kHz, Synchronous Step-Down<br>DC/DC Converter                        | 95% Efficiency, $V_{IN}$ = 2.7V to 6V, $V_{OUT}$ = 0.8V, $I_Q$ = 10 $\mu$ A, $I_{SD}$ = <1 $\mu$ A, MS8 Package                                |  |  |
| LTC1879          | 1.2A (I <sub>OUT</sub> ), 550kHz, Synchronous Step-Down<br>DC/DC Converter                         | 95% Efficiency, $V_{IN}$ = 2.7V to 10V, $V_{OUT}$ = 0.8V, $I_Q$ = 15 $\mu$ A, $I_{SD}$ = <1 $\mu$ A, TSSOP-16 Package                          |  |  |
| LTC3403          | 600mA (I <sub>OUT</sub> ), 1.5MHz, Synchronous Step-Down<br>DC/DC Converter with Bypass Transistor | 96% Efficiency, $V_{IN}$ = 2.5V to 5.5V, $V_{OUT}$ = Dynamically Adjusta $I_{O}$ = 20 $\mu$ A, $I_{SD}$ = <1 $\mu$ A, DFN Package              |  |  |
| LTC3404          | 600mA (I <sub>OUT</sub> ), 1.4MHz, Synchronous Step-Down<br>DC/DC Converter                        | 95% Efficiency, $V_{IN}$ = 2.7V to 6V, $V_{OUT}$ = 0.8V, $I_Q$ = 10 $\mu$ A, $I_{SD}$ = <1 $\mu$ A, MS8 Package                                |  |  |
| LTC3405/LTC3405A | 300mA (I <sub>OUT</sub> ), 1.5MHz, Synchronous Step-Down<br>DC/DC Converter                        | 96% Efficiency, $V_{IN}$ = 2.5V to 5.5V, $V_{OUT}$ = 0.8V, $I_Q$ = 20 $\mu$ A, $I_{SD}$ = <1 $\mu$ A, ThinSOT Package                          |  |  |
| LTC3406          | 600mA (I <sub>OUT</sub> ), 1.5MHz, Synchronous Step-Down<br>DC/DC Converter                        | 96% Efficiency, $V_{IN}$ = 2.5V to 5.5V, $V_{OUT}$ = 0.6V, $I_Q$ = 20 $\mu$ A, $I_{SD}$ = <1 $\mu$ A, ThinSOT Package                          |  |  |
| LTC3411          | 1.25A (I <sub>OUT</sub> ), 4MHz, Synchronous Step-Down<br>DC/DC Converter                          | 95% Efficiency, V <sub>IN</sub> = 2.5V to 5.5V, V <sub>OUT</sub> = 0.8V, I <sub>Q</sub> = 60 $\mu$ A, I <sub>SD</sub> = <1 $\mu$ A, MS Package |  |  |
| LTC3412          | 2.5A (I <sub>OUT</sub> ), 4MHz, Synchronous Step-Down<br>DC/DC Converter                           | 95% Efficiency, $V_{IN}$ = 2.5V to 5.5V, $V_{OUT}$ = 0.8V, $I_Q$ = 60 $\mu$ A, $I_{SD}$ = <1 $\mu$ A, TSSOP-16E Package                        |  |  |
| LTC3440          | 600mA (I <sub>OUT</sub> ), 2MHz, Synchronous Buck-Boost<br>DC/DC Converter                         | 95% Efficiency, $V_{IN}$ = 2.5V to 5.5V, $V_{OUT}$ = 2.5V, $I_Q$ = 25 $\mu$ A, $I_{SD}$ = <1 $\mu$ A, MS Package                               |  |  |