# **ABSOLUTE MAXIMUM RATINGS** (Notes 1, 2) | Terminal Voltage | Operating Temperature Range (Note 3) | |--------------------------------------------------------------------------------------|-------------------------------------------| | V <sub>CC3</sub> , V <sub>CC5</sub> /V <sub>CC25</sub> , V <sub>CCA</sub> 0.3V to 7\ | | | RST0.3V to 7\ | / LTC1726H –40°C to 125°C | | WDI0.3V to 7\ | Storage Temperature Range65°C to 150°C | | RT, WT0.3V to 7\ | Lead Temperature (Soldering, 10 sec)300°C | ### PIN CONFIGURATION # ORDER INFORMATION | LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |---------------------|-----------------------|--------------|---------------------|-------------------| | LTC1726EMS8-2.5#PBF | LTC1726EMS8-2.5#TRPBF | LTKZ | 8-Lead Plastic MSOP | -40°C to 85°C | | LTC1726EMS8-5#PBF | LTC1726EMS8-5#TRPBF | LTLA | 8-Lead Plastic MSOP | -40°C to 85°C | | LTC1726HMS8-5#PBF | LTC1726HMS8-5#TRPBF | LTLA | 8-Lead Plastic MSOP | -40°C to 125°C | | LTC1726ES8-2.5#PBF | LTC1726ES8-2.5#TRPBF | 172625 | 8-Lead Plastic SO | -40°C to 85°C | | LTC1726ES8-5#PBF | LTC1726ES8-5#TRPBF | 17265 | 8-Lead Plastic SO | -40°C to 85°C | | LTC1726IS8-2.5#PBF | LTC1726IS8-2.5#TRPBF | 726125 | 8-Lead Plastic SO | -40°C to 85°C | | LTC1726IS8-5#PBF | LTC1726IS8-5#TRPBF | 172615 | 8-Lead Plastic SO | -40°C to 85°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. Consult LTC Marketing for information on non-standard lead based finish parts. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ # | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------------|-------------------------|------------------------|-------------| | V <sub>RT3</sub> | Reset Threshold V <sub>CC3</sub> | V <sub>CC3</sub> Input Threshold | | | | | | | | | H-Grade | • | 3.036<br>3.023 | 3.085<br>3.085 | 3.135<br>3.147 | V | | V <sub>RT5</sub> | Reset Threshold V <sub>CC5</sub> | V <sub>CC5</sub> Input Threshold (5V Version) | | | | | | | 1110 | 000 | , , , | • | 4.600 | 4.675 | 4.750 | V | | | Decet Threehold V | H-Grade | • | 4.582 | 4.675 | 4.769 | V | | V <sub>RT25</sub> | Reset Threshold V <sub>CC25</sub> | V <sub>CC25</sub> Input Threshold (2.5V Version), | - | 2.300 | 2.337 | 2.375 | V | | $V_{RTA}$ | Reset Threshold V <sub>CCA</sub> | V <sub>CCA</sub> Input Threshold | • | 0.985 | 1.000 | 1.015 | v | | | | H-Grade | • | 0.978 | 1.000 | 1.022 | V | | V <sub>CC</sub> | V <sub>CC3</sub> or V <sub>CC5</sub> Operating Voltage | RST in Correct Logic State | • | 1 | | 7 | V | | I <sub>VCC3</sub> | V <sub>CC3</sub> Supply Current | $V_{CC5}/V_{CC25} > V_{CC3}$<br>$V_{CC5}/V_{CC25} < V_{CC3}$ , $V_{CC3} = 3.3V$ | • | | 1<br>16 | 2<br>30 | μA<br>μA | | I <sub>VCC5</sub> | V <sub>CC5</sub> Supply Current | V <sub>CC5</sub> = 5V | • | | 16 | 30 | μА | | I <sub>VCC25</sub> | V <sub>CC25</sub> Supply Current | V <sub>CC25</sub> < V <sub>CC3</sub> , V <sub>CC25</sub> = 2.5V (Note 4) | • | | 1 | 2 | μА | | I <sub>VCCA</sub> | V <sub>CCA</sub> Input Current | V <sub>CCA</sub> = 1V | • | -15 | 0 | 15 | nA | | | RT Charge Current Out | V <sub>RT</sub> = 0V | | | _ | | | | | | H-Grade | • | 1.4 | 2<br>2 | 2.6<br>2.6 | μA<br>μA | | | WT Charge Current Out | V <sub>WT</sub> = 0V | + | 1.0 | | 2.0 | μ/, | | | VVI Shargo Sarront Sat | | • | 1.4 | 2 | 2.6 | μА | | | | H-Grade | • | 1.3 | 2 | 2.6 | μA | | | RT Discharge Current Out | $V_{RT} = 1.3V$ | | 14 | 20 | 26 | μA | | | | H-Grade | • | 13 | 20 | 28 | μA | | | WT Discharge Current Out | V <sub>WT</sub> = 1.3V | | | | | | | | | H-Grade | • | 14<br>13 | 20<br>20 | 26<br>28 | μΑ | | Λ+ | Reset Time-Out Period Variation | $C_{RT} = 1500 \text{pF}$ Deviation from $t_{RT} = 5 \text{ms}$ (Note 5) | + | 10 | 20 | | μΑ | | $\Delta t_{RT}$ | Neset Illie-Out Fellou Vallation | CRT = 1300pr Deviation from tRT = 3ms (Note 3) | • | -30 | 0 | 30 | % | | | | H-Grade | • | -45 | 0 | 45 | % | | t <sub>UV</sub> | V <sub>CC</sub> Undervoltage Detect to RST | V <sub>CC25</sub> /V <sub>CC5</sub> , V <sub>CC3</sub> or V <sub>CCA</sub> Less Than Reset<br>Threshold V <sub>RT</sub> by More Than 1% | | | 130 | | μs | | V <sub>OH</sub> | RST Output Voltage High (Note 6) | I <sub>SOURCE</sub> = 1μA | • | V <sub>CC3</sub> - 1 | | | V | | $V_{OL}$ | RST Output Voltage Low | $ \begin{array}{l} I_{SINK} = 2.5 mA, \ V_{CC5}/V_{CC25} = 0V \\ I_{SINK} = 100 \mu A, \ V_{CC3} = 1V, \ V_{CC5}/V_{CC25} = 0V \\ I_{SINK} = 100 \mu A, \ V_{CC3} = 0V, \ V_{CC5}/V_{CC25} = 1V \\ \end{array} $ | • | | 0.15<br>0.05<br>0.05 | 0.4<br>0.3<br>0.3 | V<br>V<br>V | | | | $I_{SINK} = 100 \mu A$ , $V_{CC3} = 1V$ , $V_{CC5}/V_{CC25} = 1V$ | • | | 0.05 | 0.3 | V | | V <sub>IH</sub> | WDI Input Threshold High | | • | | | 0.7 • V <sub>CC3</sub> | V | | $V_{IL}$ | WDI Input Threshold Low | | • | 0.3 • V <sub>CC3</sub> | | | V | | t <sub>WP</sub> | WDI Pulse Width | | • | 40 | | | ns | | $\Delta t_{\text{WT}}$ | Watchdog Time-Out Period Variation | C <sub>WT</sub> = 1500pF Deviation from t <sub>WT</sub> = 33ms (Note 5) | | 00 | 0 | 00 | 0. | | | | H-Grade | • | -30<br>-45 | 0<br>0 | 30<br>45 | %<br>% | | | WDI Leakage Current | | • | | | ±1 | μА | | LTC1726- | 5 Only | | | | | | | | V <sub>OVR</sub> | V <sub>CC5</sub> Reset Override Voltage (Note 7) | Override V <sub>CC5</sub> Ability to Assert RST | | | V <sub>CC3</sub> ±0.025 | 5 | V | | _ | | | | | | | | Downloaded from Arrow.com. ### **ELECTRICAL CHARACTERISTICS** **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: All voltage values are with respect to GND. **Note 3:** The LTC1726E is guaranteed to meet performance specifications from 0°C to 70°C. Specifications over the -40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls. **Note 4:** Both $V_{CC3}$ and $V_{CC25}/V_{CC5}$ can act as the supply depending on which pin has the greatest potential. **Note 5:** Timing measured with respect to $\overline{RST}$ passing through 1.5V. **Note 6:** The output pin $\overline{RST}$ has a weak internal pull-up to $V_{CC3}$ of typically 6µA. However, external pull-up resistors may be used when faster rise times are required or for $V_{OH}$ voltages greater than $V_{CC3}$ . **Note 7:** The $V_{CC5}$ reset override voltage is valid for an operating range less than approximately 4.15V. Above this point the override is turned off and the $V_{CC5}$ pin functions normally. ### TYPICAL PERFORMANCE CHARACTERISTICS # V<sub>CC3</sub> Threshold Voltage vs Temperature # V<sub>CCA</sub> Threshold Voltage vs Temperature # V<sub>CC25</sub> Threshold Voltage vs Temperature (LTC1726-2.5) I<sub>VCC5</sub> vs Temperature (LTC1726-5) #### I<sub>VCC3</sub> vs Temperature (LTC1726-5) # TYPICAL PERFORMANCE CHARACTERISTICS # l<sub>VCC3</sub> vs Temperature (LTC1726-2.5) # Typical Transient Duration vs Comparator Overdrive # V<sub>CCA</sub> Input Current vs Input Voltage # Watchdog Time-Out Period vs Temperature #### Reset Pulse Width vs Temperature #### Watchdog Time-Out Period vs Capacitance #### Reset Time-Out Period vs Capacitance #### RST Output Voltage vs Supply Voltage (LTC1726-2.5) ### PIN FUNCTIONS $V_{CC3}$ (Pin 1): 3.3V Sense Input. This pin also supplies power to the part when the voltage on this pin is greater than the voltage on $V_{CC25}/V_{CC5}$ . Bypass this pin to ground with a 0.1µF or larger ceramic capacitor. $V_{CC5}$ (Pin 2): 5V Sense Input (LTC1726-5). This pin also supplies power to the part when the voltage on this pin is greater than the voltage on $V_{CC3}$ . Bypass this pin to ground with a $0.1\mu F$ or larger ceramic capacitor. $V_{CC25}$ (Pin 2): 2.5V Sense Input (LTC1726-2.5). This pin also supplies power to the part when the voltage on this pin is greater than the voltage on $V_{CC3}$ . Bypass this pin to ground with a $0.1\mu F$ or larger ceramic capacitor. $V_{CCA}$ (Pin 3): 1V Sense, High Impedance Input. If unused it can be tied to either $V_{CC3}$ , $V_{CC5}$ or $V_{CC25}$ . GND (Pin 4): Ground. WDI (Pin 5): Watchdog Input. A logic input whose rising or falling edge must occur on this pin within the selected watchdog time-out period or a reset pulse will occur. The watchdog time-out period is set by the value of the capacitor that is placed on the WT pin. The rising or falling edge of this pin clears the voltage on the WT capacitor, preventing a reset pulse from occurring. If the watchdog timer is not cleared, a reset pulse will occur. The watchdog timer is cleared during a reset and restarts when the reset is deasserted. When disabling the watchdog function, this pin should be connected to either $V_{\text{CC3}}$ or ground and WT must be grounded. **RST** (**Pin 6**): Reset Logic Output. Active low, open-drain logic output with weak pull-up to $V_{CC3}$ . Asserted when one or more of the supplies are below trip thresholds. After all supplies become valid, the reset remains asserted for the period set by the capacitor on the RT pin. The watchdog timer can also trigger the reset whenever the watchdog time-out period is exceeded. This pin can be pulled up greater than $V_{CC3}$ when interfacing to 5V logic. WT (Pin 7): Watchdog Time-Out Input. Place a capacitor between this pin and ground to adjust the watchdog time-out period. To determine the watchdog time-out period: $$t_{WT} = 21.8 \cdot C_{WT}$$ with $t_{WT}$ in $\mu s$ and $C_{WT}$ in pF. As an example, a 47nF capacitor will generate a 1s watchdog time-out period. The watchdog function can be disabled by connecting this pin to ground. **RT (Pin 8)**: Reset Time-Out Input. Place a capacitor between this pin and ground to adjust the reset time-out period. To determine the reset time-out period: $$t_{RT} = 3.30 \cdot C_{RT}$$ with $t_{RT}$ in $\mu s$ and $C_{RT}$ in $\rho F$ . As an example, a 47nF capacitor will generate a 155ms reset time-out period. # **BLOCK DIAGRAM** # **TIMING DIAGRAM** #### **V<sub>CC</sub> Monitor Timing** #### **Watchdog Timing Diagram** Downloaded from Arrow.com. ### APPLICATIONS INFORMATION #### **Supply Monitoring** The LTC1726 is a low power, high accuracy triple supply monitor and watchdog timer. The watchdog and reset periods are both adjustable using external capacitors. All three $V_{CC}$ inputs must be above predetermined thresholds for reset not to be asserted. The LTC1726 will assert reset during power-up, power-down and brownout conditions on any one or all of the $V_{CC}$ inputs. Upon power-up, either the $V_{CC5}/V_{CC25}$ or $V_{CC3}$ pin can power the drive circuits for the $\overline{RST}$ pin. This ensures that $\overline{RST}$ will be low when either $V_{CC5}/V_{CC25}$ or $V_{CC3}$ reaches 1V. As long as any one of the $V_{CC}$ inputs is below its predetermined threshold, $\overline{RST}$ will stay a logic low. Once all of the $V_{CC}$ inputs rise above their thresholds, the adjustable reset timer is started and $\overline{RST}$ is released after the reset time-out period. On power-down, once any of the $V_{CC}$ inputs drops below its threshold, $\overline{RST}$ is held at a logic low. A logic low of 0.3V is guaranteed until both $V_{CC3}$ and $V_{CC5}/V_{CC25}$ drop below 1V. #### 3V or 5V/2.5V Power Detect Since the LTC1726 is a multisupply monitor, it will be required to assert reset as soon as there is power on any one of the monitor inputs. Therefore, the part derives its power from either the $V_{CC3}$ or $V_{CC5}/V_{CC25}$ input, whichever pin has the greatest potential. This ensures the part pulls the $\overline{RST}$ pin low as soon as either input pin is $\geq 1V$ . The adjustable input is excluded from being a potential supply pin because of its 1V nominal operating range. #### Override Functions (5V Versions Only) The $V_{CCA}$ pin, if unused, can be tied to either $V_{CC3}$ or $V_{CC5}$ . This is an obvious solution since the trip points for $V_{CC3}$ and $V_{CC5}$ will always be greater than the trip point for $V_{CCA}$ . The $V_{CC5}$ input trip point is disabled if its voltage is equal to the voltage on $V_{CC3}$ ±25mV and the voltage on $V_{CC5}$ is less than 4.15V. In this manner the LTC1726-5 behaves as a 3.3V monitor and the 5V reset function is disabled. The $V_{CC5}$ trip point is re-enabled when the voltage on $V_{CC5}$ is equal to the voltage on $V_{CC3}$ ±25mV and the two inputs are greater than approximately 4.15V. In this manner, the part can function as a 5V monitor with the 3.3V monitor disabled. When monitoring either 3.3V or 5V with $V_{CC3}$ strapped to $V_{CC5}$ , (see Figure 1) the part determines which is the appropriate range. The part handles this situation as shown in Figure 2. Above 1V and below $V_{RT3}$ , $\overline{RST}$ is held low. From $V_{RT3}$ to approximately 4.15V, the part assumes 3.3V supply monitoring and $\overline{RST}$ is deasserted. Above approximately 4.15V, the part operates as a 5V monitor. In most systems, the 5V supply will pass through the 3.1V to 4.15V region in <200ms during power-up, and the $\overline{RST}$ output will behave as desired. Table 1 summarizes the state of $\overline{RST}$ at various operating voltages with $V_{CC3} = V_{CC5}$ . Table 1. Override Truth Table ( $V_{CC3} = V_{CC5}$ ) | INPUTS ( $V_{CC3} = V_{CC5} = V_{CC}$ ) | RST | |-----------------------------------------|-----| | $0V \le V_{CC} \le 1V$ | _ | | $1V \le V_{CC} \le V_{RT3}$ | 0 | | $V_{RT3} \le V_{CC} \le 4.15V$ | 1 | | $4.15V \le V_{CC} \le V_{RT5}$ | 0 | | $V_{RT5} \le V_{CC}$ | 1 | Figure 1. Single Supply Monitor with Others Disabled Figure 2. RST Voltage vs Supply Voltage ### APPLICATIONS INFORMATION Figure 3 contains a simple circuit for 5V systems that can't risk the $\overline{RST}$ output going high in the 3.1V to 4.15V range (possibly due to very slow rise time on the 5V supply). Diode D1 powers the LTC1726-5 while dropping $\approx 0.6$ V from the $V_{CC5}$ pin to the $V_{CC3}$ pin. This prevents the part's internal override circuit from being activated. Without the override circuit active, the $\overline{RST}$ pin stays low until $V_{CC5}$ reaches $V_{RT5} \cong 4.675$ V. (See Figure 4.) Figure 3. LTC1726-5 Monitoring a Single 5V Supply. D1 Used to Avoid RST High Near 3.1V to 4V (See Figure 2). Figure 4. RST Output Voltage Characteristics of the Circuit in Figure 3 #### LTC1726-2.5 Override Functions The $V_{CCA}$ pin, if unused, can be tied to either $V_{CC3}$ or $V_{CC25}$ . This is an obvious solution since the trip points for $V_{CC3}$ and $V_{CC25}$ will always be greater than the trip point for $V_{CCA}$ . Likewise, the $V_{CC25}$ , if unused, can be tied to $V_{CC3}$ . $V_{CC3}$ must always be used. Tying $V_{CC3}$ to $V_{CC25}$ and operating off of a 2.5V supply will result in the continuous assertion of $\overline{RST}$ . #### **Watchdog Timer** The watchdog circuit monitors a $\mu P$ 's activity. The $\mu P$ is required to change the logic state of the WDI pin on a periodic basis in order to clear the watchdog timer and prevent the LTC1726 from issuing a reset. During power-up, the watchdog timer remains cleared while reset is asserted. As soon as the reset timer times out, the watchdog timer is started. The watchdog timer will continue to run until a transition is detected on the WDI input or until the watchdog timer times out. Once the watchdog timer times out, the internal circuitry asserts the reset and starts the reset timer. When the reset timer times out and reset is deasserted, the watchdog timer is again started. If no WDI transition is received within the watchdog time-out period, the reset will be reasserted at the end of the watchdog time-out period. If a transition is received on the WDI input during the watchdog time-out period, the watchdog timer will be restarted and reset will remain deasserted. ### Selecting the Reset and Watchdog Time-Out Capacitors The reset time-out period is adjustable in order to accommodate a variety of $\mu P$ applications. The reset time-out period, $t_{RT}$ , is adjusted by connecting a capacitor, $C_{RT}$ , between the RT pin and ground. The value of this capacitor is determined as follows: $$C_{RT} = t_{RT}/3.30$$ with $C_{RT}$ in pF and $t_{RT}$ in $\mu s$ (i.e., 1500pF $\Rightarrow$ 4.95ms). The capacitor should be a low leakage type. A ceramic capacitor is recommended. The watchdog period is also adjustable so that the watchdog time-out period can be optimized for software execution. The watchdog time-out period, $t_{WT}$ , is adjusted by connecting a capacitor, $C_{WT}$ , between the WT pin and ground. Once the optimum watchdog time-out period ( $t_{WT}$ ) is determined, the value of the capacitor is calculated as follows: $$C_{WT} = t_{WT}/21.8$$ with $C_{WT}$ in pF and $t_{WT}$ in $\mu s$ (i.e., 1500pF $\Rightarrow$ 32.7ms). The capacitor should be a low leakage type. A ceramic capacitor is recommended. ### TYPICAL APPLICATIONS #### **Disabling the Watchdog Timer** \*TO PRESERVE THRESHOLD ACCURACY, SET PARALLEL COMBINATION OF R1 AND R2 $\leq$ 66.5k THE WATCHDOG TIMER CAN BE DISABLED BY CONNECTING THE WDI AND WT PINS TO GROUND. THE PART WILL ACT STRICTLY AS A TRIPLE SUPPLY MONITOR WITH AN ADJUSTABLE RESET TIME-OUT PERIOD #### Triple Supply Monitor (3.3V, 5V and Adjustable) #### Dual Supply Monitor (3.3V and 5V, Defeat V<sub>CCA</sub> Input) \*TO PRESERVE THRESHOLD ACCURACY, SET PARALLEL COMBINATION OF R1 AND R2 $\leq$ 66.5k #### Dual Supply Monitor (3.3V or 5V Plus Adjustable) \*TO PRESERVE THRESHOLD ACCURACY, SET PARALLEL COMBINATION OF R1 AND R2 $\leq$ 66.5k #### **Dual Supply Monitor (3.3V Plus Adjustable)** #### Using V<sub>CCA</sub> Tied to DC/DC Feedback Divider \*TO PRESERVE THRESHOLD ACCURACY, SET PARALLEL COMBINATION OF R1 AND R2 $\leq$ 66.5k ## PACKAGE DESCRIPTION Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings. #### **MS8 Package** 8-Lead Plastic MSOP (Reference LTC DWG # 05-08-1660 Rev F) $3.00\pm0.102$ - 2. DRAWING NOT TO SCALE - 2. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE - 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE - 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX ### PACKAGE DESCRIPTION Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings. # \$8 Package 8-Lead Plastic Small Outline (Narrow .150 Inch) (Reference LTC DWG # 05-08-1610 Rev G) # **REVISION HISTORY** (Revision history begins at Rev C) | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|------------------------------------------------------------------------------------|-------------| | С | 10/10 | Added H-grade to Absolute Maximum Ratings and Electrical Characteristics sections. | 2, 3 | | D | 4/13 | Clarified $\Delta t_{RT}$ conditions. | 3 | # TYPICAL APPLICATION #### Triple Supply Monitor with Watchdog Timer and Manual Reset Button # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | | |-------------|-------------------------------------------------------------------|--------------------------------------------------------|--| | LTC690 | 5V Supply Monitor, Watchdog Timer and Battery Backup | 4.65V Threshold | | | LTC694-3.3 | 3.3V Supply Monitor, Watchdog Timer and Battery Backup | 2.9V Threshold | | | LTC699 | 5V Supply Monitor and Watchdog Timer | 4.65V Threshold | | | LTC1232 | 5V Supply Monitor, Watchdog Timer and Push-Button Reset | 4.37V/4.62V Threshold | | | LTC1326 | Micropower Precision Triple Supply Monitor for 5V, 3.3V and ADJ | 4.725V, 3.118V, 1V Thresholds (±0.75%) 5V, 3.3V, ADJ | | | LTC1326-2.5 | Micropower Precision Triple Supply Monitor for 2.5V, 3.3V and ADJ | 2.363V, 3.118V, 1V Thresholds (±0.75%) 2.5V, 3.3V, ADJ | | | LTC1536 | Precision Triple Supply Monitor for PCI Applications | Meets PCI t <sub>FAIL</sub> Timing Specifications | | | LTC1727-5 | Micropower Triple Supply Monitor with Individual Outputs | 4.675V, 3.086V, 1V Thresholds (±1.5%) 5V, 3.3V, ADJ | | | LTC1727-2.5 | Micropower Triple Supply Monitor with Individual Outputs | 2.338V, 3.086V, 1V Thresholds (±1.5%) 2.5V, 3.3V, ADJ | | | LTC1728-5 | Micropower Triple Supply Monitor in 5-Pin SOT-23 Package | 4.675V, 3.086V, 1V Thresholds (±1.5%) 5V, 3.3V, ADJ | | | LTC1728-2.5 | Micropower Triple Supply Monitor in 5-Pin SOT-23 Package | 2.338V, 3.086V, 1V Thresholds (±1.5%) 2.5V, 3.3V, ADJ | | | LTC1728-1.8 | Micropower Triple Supply Monitor in 5-Pin SOT-23 Package | 2.805V, 1.683V, 1V Thresholds (±1.5%) 3V, 1.8V, ADJ | | | LTC1985-1.8 | Micropower Triple Supply Monitor for 3V, 1.8V and ADJ | Push-Pull RESET Output, SOT-23 | | | LTC2900 | Quad Supply Monitor | Adjustable Reset Timer | | | LTC2901 | Quad Supply Monitor with Watchdog Timer | Adjustable Watchdog and Reset Timers | | | LTC2902 | Quad Supply Monitor with Selectable Supply Tolerance | Reset Disable for Margining Applications | | | LTC2903 | Precision Quad Supply Monitor in SOT-23 | Fixed and Adjustable Threshold Combinations | | | LTC2908 | Precision Six Supply Monitor | 8-Lead ThinSOT™ and 3mm × 2mm DFN Packages | | | LTC2910 | Octal Positive/Negative Voltage Monitor | 8 Low Voltage Adjustable Inputs (0.5V) | |