# **Pin Configurations** Figure 2. Analog Symbol Figure 3. QSOP and TSSOP Pin Assignments Figure 4. DQFN Pin Assignments # **Pin Descriptions** | Pin # | Name | Description | | | |---------------------------|--------------------------------|--------------------|--|--| | 15 | /OE | Bus Switch Enabled | | | | 1 | S | Select Input | | | | 4, 7, 9, 12 | A | Bus A | | | | 2, 3, 5, 6, 10, 11,13, 14 | B <sub>1</sub> -B <sub>2</sub> | Bus B | | | | 8 | GND | Ground | | | | 16 | V <sub>cc</sub> | Supply Voltage | | | ## **Truth Table** | S | /OE | Function | |------------|------|------------------| | Don't Care | HIGH | Disconnected | | LOW | LOW | A=B <sub>1</sub> | | HIGH | LOW | A=B <sub>2</sub> | # **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Min. | Max. | Unit | |-----------------------------------|----------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply Voltage | -0.5 | +6.0 | V | | Vs | DC Switch Voltage | -0.5 | +6.0 | V | | V <sub>IN</sub> | DC Input Voltage <sup>(1)</sup> | -0.5 | +6.0 | V | | I <sub>IK</sub> | DC Input Diode Current, V <sub>IN</sub> < 0V | -50 | | mA | | l <sub>out</sub> | DC Output Sink Current | | 128 | mA | | I <sub>CC</sub> /I <sub>GND</sub> | DC V <sub>CC</sub> / GND Current | | ±100 | mA | | T <sub>STG</sub> | Storage Temperature Range | -65 | +150 | °C | | ESD | Human Body Model, JESD22-A114 | | 2000 | V | #### Note: # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. | Symbol | Parameter | | Min. | Max. | Unit | |---------------------------------------|---------------------------------|----------------------|------|-----------------|--------| | V <sub>CC</sub> | Power Supply | | 4.0 | 5.5 | V | | V <sub>IN</sub> | Input Voltage | | 0 | Vcc | V | | V <sub>OUT</sub> | Output Voltage | | 0 | V <sub>CC</sub> | V | | | Input Rise and Fall Time | Switch Control Input | 0 | 5 | ns/V | | t <sub>r</sub> , t <sub>f</sub> Input | Switch I/O | | 0 | DC | 115/ V | | T <sub>A</sub> | Operating Temperature, Free Air | | -40 | +85 | °C | #### Note: 2. Unused control inputs must be held HIGH or LOW; they may not float. <sup>1.</sup> The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed. ## **DC Electrical Characteristics** Typical values are at $T_A$ = +25°C. | Cumbal | Parameter | Conditions | V 00 | T <sub>A</sub> = -40 to +85°C | | | Units | |---------------------|-----------------------------------------------|--------------------------------------------------------------|------------|-------------------------------|------|-------|-------| | Symbol | nbol Parameter Conditions V <sub>CC</sub> (V) | VCC (V) | Min. | Тур. | Max. | Units | | | V <sub>ANALOG</sub> | Analog Signal Range | | | 0 | | 2 | V | | $V_{IK}$ | Clamp Diode Voltage | I <sub>IN</sub> =-18mA | 4.5 | | | -1.2 | V | | V <sub>IH</sub> | High-Level Input Voltage | | 4.5 to 5.5 | 2.0 | | | V | | $V_{IL}$ | Low-Level Input Voltage | | 4.5 to 5.5 | | | 0.8 | V | | $I_1$ | Input Leakage Current | $0 \leq V_{IN} \leq 5.5V$ | 5.5 | | | ±1.0 | μA | | I <sub>OFF</sub> | Off-State Leakage Current | $0 \le A, B \le V_{CC}$ | 5.5 | | | ±1.0 | μΑ | | D | Switch On Resistance <sup>(3)</sup> | $V_{IN}=1.0V, R_{I}=75\Omega, I_{ON}=13mA$ | 4.5 | | 4 | 6 | 0 | | R <sub>ON</sub> | Switch On Resistance | $V_{IN}=2.0V$ , $R_I=75\Omega$ , $I_{ON}=26mA$ | 4.5 | | 5 | 7 | Ω | | Icc | Quiescent Supply Current | V <sub>IN</sub> =V <sub>CC</sub> or GND, I <sub>OUT</sub> =0 | 5.5 | | | 1 | μΑ | | Δlcc | Increase in I <sub>CC</sub> per Input | One Input at 3.4V<br>Other Inputs at V <sub>CC</sub> or GND | 5.5 | | | 1.5 | mA | ### Note: ## **AC Electrical Characteristics** Typical values are at $V_{CC}$ =5.0V and $T_A$ = +25°C. | Symbol Parameter | | Conditions | V <sub>cc</sub> | T <sub>A</sub> =-40 to+85°C | | | Unito | Figure | |-------------------|------------------------------------|-------------------------------------|-----------------|-----------------------------|------|------|------------|------------------------| | Symbol | Parameter | Farameter Conditions V | | Min. | Тур. | Max. | Units | Figure | | <b>+</b> | Turn On Time<br>S to Bus B | VP 0V | | 4.0 | 6.0 | ns | Figure 12, | | | t <sub>ON</sub> | Output Enable<br>Time OE to A or B | VB=2V | 4.5 to 5.5 | | 3.5 | 5.5 | 115 | Figure 13 | | | Turn Off Time<br>S to Bus B | | | | 1.5 | 3.5 | | Figure 12, | | t <sub>OFF</sub> | Output Disable Time OE to A or B | | | 1.5 | 3.5 | ns | Figure 13 | | | D <sub>G</sub> | Differential Gain | R <sub>L</sub> =75Ω,<br>f=3.58MHz | 4.5 to 5.5 | | 0.2 | | % | Figure 6 | | D <sub>P</sub> | Differential Phase | R <sub>L</sub> =75Ω, f=3.58MHz | 4.5 to 5.5 | | 0.1 | | 0 | Figure 7 | | O <sub>IRR</sub> | Non-Adjacent<br>Off Isolation | R <sub>L</sub> =75Ω, f=30MHz | 4.5 to 5.5 | | -50 | | dB | Figure 8,<br>Figure 14 | | X <sub>TALK</sub> | Non-Adjacent<br>Channel Crosstalk | R <sub>L</sub> =75Ω, f=30MHz | 4.5 to 5.5 | | -80 | | dB | Figure 9,<br>Figure 15 | | | R <sub>L</sub> =50Ω (DQFN) | R <sub>L</sub> =50Ω (DQFN) | | | 800 | | | Figure 5, | | B <sub>W</sub> | Bw -3dB Bandwidth | R <sub>L</sub> =50Ω<br>(QSOP/TSSOP) | 4.5 to 5.5 | | 700 | | MHz | Figure 16 | | ΒW | -Sub bandwidth | R <sub>L</sub> =75Ω (DQFN) | | | 650 | | IVICIZ | D | | | | $R_L=75\Omega$ (QSOP/TSSOP) | | | 600 | | | Figure 16 | # Capacitance Typical values are at $T_A$ = +25°C. | Symbol | Parameter Conditions | | Тур. | Units | |-----------------|-------------------------------|-------------------------------|------|-------| | C <sub>IN</sub> | Control Pin Input Capacitance | V <sub>CC</sub> =0V | 3.0 | pF | | Con | A/B On Capacitance | V <sub>CC</sub> =5.0V, /OE=0V | 8.5 | pF | | COFF | Port B Off Capacitance | V <sub>CC</sub> = /OE=5V | 3.0 | pF | <sup>3.</sup> Measured by the voltage drop between the A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltages on the A or B pins. ## **AC Characteristics** Figure 5. Gain vs. Frequency Figure 7. Differential Gain vs. DC bias Figure 6. Differential Gain vs. DC bias Figure 8. Off Isolation ## **AC Characteristics** Figure 9. Off Crosstalk vs. Frequency # **RON Switch Characteristics** Figure 10. Ron Switch On Resistance, Ion=13mA Figure 11. Ron Switch On Resistance, Ion=26mA # **AC Loadings and Waveforms** ### Notes: - 4. Input drive by $50\Omega$ source terminated in $50\Omega$ . - 5. C<sub>L</sub> includes load and stray capacitance. - 6. Input PRR=1.0MHz, t<sub>W</sub>=500ns. Figure 12. AC Test Circuit Figure 14. Off Isolation Test OE Figure 15. Crosstalk FSAV450 Figure 16. Bandwidth # **Physical Dimensions** ## NOTES: - A. CONFORMS TO JEDEC REGISTRATION MO-241, VARIATION AB - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 MLP16ErevA Figure 17. 16-Terminal Depopulated Quad Very-Thin Flat Pack No Leads (DQFN), JEDEC MO-241 Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. For current tape and reel specifications, visit Fairchild Semiconductor's online packaging area: <a href="http://www.fairchildsemi.com/ms/MS/MS-522.pdf">http://www.fairchildsemi.com/ms/MS/MS-522.pdf</a>. ## Physical Dimensions (Continued) ○ 0.10 M A-B (7.1) (3.7) [.280] [.146] 39 6 [.236] [.154] 8 (0.635)0.10 M A-B (0.317)[.025] E.0131 △ 0.20 M C 0.635 2X N/2 TIPS [.025] 0.27 **LAND PATTERN** [.011] RECOMMENDATION **TOP VIEW** 1.357±0.127 DETAIL A 0.10 M C 16X [.053±0.005] 10°±5° 0.010 0.007 1.6±0.05 [.063±0.002] **END VIEW** SIDE VIEW 0.5 ×45° ·[.02 ×45°] R0.09 Min-NOTES : GAGE .254 PLANE $4^{\circ} \pm 4^{\circ}$ [0.010] A. THIS PACKAGE CONFORMS TO JEDEC MO-137 VARIATION AB B. PRIMARY DIMENSIONS IN MILLIMETERS REFERENCE DIMENSIONS IN INCHES 5n- 75 SEATING MQA16AREVB C. DRAWING CONFORMS TO ASME Y14.5M-1994 D. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. Figure 18. 16-Lead, Quarter Size Outline Package (QSOP) [0.020-0.0295] [0.039] Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. For current tape and reel specifications, visit Fairchild Semiconductor's online packaging area: http://www.fairchildsemi.com/products/analog/pdf/qsop16\_tr.pdf. PLANE **DETAIL A** ## Physical Dimensions (Continued) 5.00±0.10 4.55 5.90 4.45 7.35 В 6.4 0.65 4.4±0.1 1.45 3.2 ALL LEAD TIPS 5.00 PIN #1 IDENT. LAND PATTERN RECOMMENDATION (F) 0.11SEE DETAIL A ALL LEAD TIPS 1.1 MAX (0.90)□ 0.1 C 0.09-0.20 -C-0.10±0.05 0.65 TOP AND BOTTOM ⊕ 0.10M ABS CS GAGE PLANE NOTES: 0.25 A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AB. B. DIMENSIONS ARE IN MILLIMETERS C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS -0.6±0.1 SEATING PLANE D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1994 E. DRAWING FILE NAME: MTC16REV4 **DETAIL** A F. LAND PATTERN RECOMMENDATION PER IPC7351 - ID# TSOP65P640X110-16N MTC16rev4 Figure 19. 16-Lead, Thin Shrink Small Outline Package (TSSOP) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging. For current tape and reel specifications, visit Fairchild Semiconductor's online packaging area: http://www.fairchildsemi.com/products/analog/pdf/tssop16\_tr.pdf. #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. Intended to be an exhaustiv AccuPower™ Auto-SPM™ Build it Now™ CorePLUS™ CorePCWER™ CROSSVOLT™ CTL™ Current Transfer Logic™ Current Transfer DEUXPEED® Dual Cool™ EcoSPARK® EfficientMax™ ESBC™ ■ Cool® Fairchild® Fairchild Semiconductor® FACT Quiet Series™ FACT® FAST® FAST® FASTN FAST<sup>®</sup> FastvCore™ FETBench™ FlashWriter<sup>®\*</sup> FPS™ F-PFS™ FRFET® Global Power Resource<sup>SM</sup> Green FPS™ Green FPS™ e-Series™ G*max*™ GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ Motion-SPM™ OptoHiT™ OPTOLOGIC® OPTOPLANAR® PDP SPM™ Power-SPM™ PowerTrench® PowerXS™ Programmable Active Droop™ QFET® QS™ Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ SPM® STEALTH™ STEALTH™ SuperFET® SuperSOT™-3 SuperSOT™-8 SuperSOT™-8 SuperSOT™-8 SupreMOS® SyncFET™ Sync-Lock™ SYSTEM®\* GENERAL The Power Franchise® TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic® TINYOPTOTM TinyPowerTM TinyPVMTM TinyWireTM TriFault Detecti TriFault Detect™ TRUECURRENT™\* μSerDes™ Serioes UHC® Ultra FRFET™ UniFET™ VCX™ VisualMax™ Verm #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support. Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. ### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification Product Status | | Definition | | | |-------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | Preliminary | First Production | Data sheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | | | Rev. 150 <sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor