

# **Logic Block Diagram**







## **Contents**

| Functional Overview         |    |
|-----------------------------|----|
| USB-PD Subsystem (SS)       |    |
| CPU and Memory Subsystem    |    |
| Power System Overview       |    |
| Peripherals                 |    |
| GPIO                        |    |
| Pinouts                     | 9  |
| Application Diagrams        | 16 |
| Electrical Specifications   |    |
| Absolute Maximum Ratings    |    |
| Device-Level Specifications |    |
| Digital Peripherals         |    |
| System Resources            |    |
|                             |    |

| Ordering information                               | 34  |
|----------------------------------------------------|-----|
| Ordering Code Definitions                          | 34  |
| Packaging                                          |     |
| Acronyms                                           |     |
| Document Conventions                               |     |
| Units of Measure                                   | 38  |
| References and Links To Applications Collaterals . | 39  |
| Document History Page                              | 40  |
| Sales, Solutions, and Legal Information            | 43  |
| Worldwide Sales and Design Support                 | 43  |
| Products                                           | 43  |
| PSoC® Solutions                                    | 43  |
| Cypress Developer Community                        | 43  |
|                                                    | – 0 |



### Functional Overview

## **USB-PD Subsystem (SS)**

USB-PD Physical Layer

The CCG5 has two USB-PD subsystems consisting of the USB-PD physical layer (PHY) block and supporting circuits. The USB-PD PHY consists of a transmitter and receiver that communicate BMC and 4b/5b encoded data over the CC channel based on the PD 3.0 standard. All communication is half-duplex. The PHY practices collision avoidance to minimize communication errors on the channel.

In addition, the CCG5 USB-PD block includes all termination resistors ( $R_P$  and  $R_D$ ) and their switches as required by the USB Type-C spec.  $R_P$  and  $R_D$  resistors are required to implement connection detection, plug orientation detection, and for establishing the USB source/sink roles.

The integrated  $R_P$  resistor enables CCG5 to be configured as a DFP. The  $R_P$  resistor is implemented as a current source and can be programmed to support the complete range of current capacity on the VBUS defined in the USB Type-C Spec.

The  $R_{\rm D}$  resistor is used to identify CCG5 as a UFP in a DRP application. The  $R_{\rm D}$  resistor on CC pins is required even when the part is not powered for dead battery termination detection and charging.

To support the latest USB-PD 3.0 specification, CCG5 has implemented the Fast Role Swap (FRS) feature. The FRS feature enables externally powered docks and hubs to rapidly switch to bus power when their external power supply is removed. CCG5 also supports DeepSleep in notebook systems where CCG5 is expecting FRS detection.

For more details, refer to Section 6.3.17 in the USB-PD 3.0 specification.

CCG5 is designed to be fully interoperable with revision 3.0 of the USB Power Delivery specification as well as revision 2.0 of the USB Power Delivery specification.

CCG5 supports Extended Messages containing data of up to 260 bytes. The Extended Messages will be larger than expected by the USB-PD 2.0 hardware. To accommodate Revision 2.0 based systems, a Chunking mechanism is implemented such that messages are limited to Revision 2.0 sizes unless it is discovered that both systems support longer message lengths.



Figure 1. USB-PD Subsystem



#### **VCONN FET**

CCG5 has two power supply inputs, V5V\_P1 and V5V\_P2 pins, for providing power to EMCA cables through integrated VCONN FETs. There are two VCONN FETs for each PD port to power either CC1 or CC2 pins. These FETs can provide 1.5-W power over VCONN on the CC1 and CC2 pins for the EMCA cables. CCG5 also supports integrated OCP on VCONN.

#### ADC

The USB-PD subsystem contains one 8-bit successive approximation register (SAR) for analog-to-digital conversions (ADC). The ADCs include an 8-bit DAC and a comparator. The DAC output forms the positive input of the comparator. The negative input of the comparator is from a 4-input multiplexer. The four inputs of the multiplexer are a pair of global analog multiplex busses, an internal bandgap voltage, and an internal voltage proportional to the absolute temperature. All GPIOs on the chip have access to the ADCs through the chip-wide analog mux bus. The CC1 and CC2 pins of both Type-C ports are not available to connect to the mux bus.

#### SBU Mux

The SBU switch mux contains 2x1 Mux and a single 2x2 cross bar SBU switch per the Type-C port. The 2x1 MUX enables you to select between the Display Port or Thunderbolt alternate mode and the single-ended 2x2 switch enables you to route signals to the appropriate SBU1/2 based on CC (Type-C plug) orientation.

The AUX port of the SBU switch supports only differential signals. Non-differential signals on the AUX port cause signal coupling at the output of the SBU switch. The LS port of the SBU switch supports both non-differential and differential signals.

Figure 2. CCG5 SBU Crossbar Switch Block Diagram



#### USB HS Mux

The HS Mux contains a 2×2 cross bar switch to route the system D± lines to the Type-C top or bottom ports based on the CC (Type-C plug) orientation. The unused D± top or bottom lines can be connected to a UART (Debug) port. The maximum operating frequency of UART must be 1 Mbps.

The HS Mux also contains charger detection/emulation for detecting USB BC 1.2 (source only) and Apple terminations. The charger detection block is connected to the D± from the system as shown in Figure 3.

To meet the HS eye diagram requirements with sufficient margin, follow these guidelines:

- It is recommended to keep the total USB HS signal trace lengths (USB 2.0 host to CCG5 + CCG5 to Type-C connector pins) to 4 inches.
- Total USB HS signal trace lengths can be increased up to 8 inches by adjusting the drive strength on the USB 2.0 host.
- The differential impedance across the DP/DM signal traces shall be  $90~\Omega$ .
- Trace width shall be 6 mils.
- Air Gap (distance between lines) shall be 8 mils.

Figure 3. CCG5 DP/DM Switch Block Diagram



Overvoltage and Undervoltage Protection on VBUS

CCG5 implements an undervoltage/overvoltage (UV/OV) detection circuit for the VBUS supply. The threshold for OV and UV detection can be set independently. Both UV and OV detector have programmable thresholds and is controlled by the firmware.

#### Overcurrent Protection on VBUS

CCG5 integrates a high-side current sense amplifier to detect overcurrent on the VBUS. Overcurrent protection is enabled by sensing the current through the 10-m $\Omega$  sense resistor connected between the "CSP\_Px" and "CSN\_Px" pins.



## VBUS Discharge

CCG5 also has integrated VBUS discharge FETs and resistors for each port. It is used to discharge VBUS to meet the USB-PD specification timing on a detach condition and negative voltage transition.

#### VBUS Regulator

CCG5 can operate from three power supplies –  $V_{SYS}$ ,  $V_{BUS\_P1}$ , and  $V_{BUS\_P2}$ . CCG5 integrates the regulator (that supports up to 21.5 V) to derive operating supply voltage. The  $V_{SYS}$  always takes priority over VBUS\_P1/VBUS\_P2. In the absence of  $V_{SYS}$ , the regulator powers CCG5 either from VBUS\_P1 or VBUS\_P2.

#### PFET Gate Driver for VBUS

CCG5 supports the consumer-side and provider-side external power FET Drivers for PFET. The VBUS\_P\_CTRL and VBUS\_C\_CTRL gate drivers can drive only low or high-Z, thus requiring an external pull-up. These pins are VBUS voltage-tolerant.

## Charger Detect

CCG5 integrates battery charger emulation and detection for USB BC.1.2, Apple charge (source only).

### IEC Compliant VBUS, CC, D±, and SBU Lines

The chip supports IEC-compliant ESD protection on VBUS, CC, D±, and SBU lines.

### High-Voltage Tolerant SBU and CC Lines

The chip supports high-voltage tolerant SBU and CC lines. In the case of SBU/CC short to VBUS through connectors, these lines will be protected internally.

## **CPU and Memory Subsystem**

#### CPU

The Cortex-M0 CPU in EZ-PD CCG5 is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating.

The CPU also includes a serial wire debug (SWD) interface, which is a 2-wire form of JTAG. The debug configuration used for EZ-PD CCG5 has four break-point (address) comparators and two watchpoint (data) comparators.

#### Flash

The EZ-PD CCG5 device has a flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The flash block is designed to deliver two wait states (WS) access time at 48 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average. Part of the flash module can be used to emulate EEPROM operation if required.

#### **SROM**

A supervisory ROM that contains boot and configuration routines is provided.

#### **SRAM**

CCG5 supports 12-KB SRAM.



## **Power System Overview**

Figure 4 provides an overview of the EZ-PD CCG5 power system. CCG5 can operate from three possible external supply sources:  $V_{BUS}$   $_{P1}/V_{BUS}$   $_{P2}$  (4 V–21.5 V) or  $V_{SYS}$  (2.75 V–5.5 V). The VBUS\_PT and VBUS\_P2 supply is regulated inside the chip with a LDO. The switched supply,  $V_{DDD}$ , is either used directly inside some analog blocks or further regulated down to  $V_{CCD}$ , which powers majority of the core using the regulators. CCG5 has two different power modes: Active and Deep sleep. Transitions between these power modes are managed by the power system. A separate power domain,  $V_{DDIO}$ , is provided for the GPIOs. The  $V_{DDD}$  and  $V_{CCD}$  pins, both outputs of regulators, are brought out for connecting a 1  $_{\rm HF}$  and 0.1  $_{\rm HF}$  capacitor respectively for the regulator stability only. The  $V_{CCD}$  pin is not supported as a power supply.  $V_{DDD}$  can source 2 mA (max) for external load.

Table 1. CCG5 Power Modes

| Mode       | Description                                                                                                                              |
|------------|------------------------------------------------------------------------------------------------------------------------------------------|
| RESET      | Power is valid and XRES is not asserted. An internal reset source is asserted or Sleep Controller is sequencing the system out of reset. |
| ACTIVE     | Power is valid and CPU is executing instructions.                                                                                        |
| DEEP SLEEP | Main regulator and most blocks are shut off. Deep Sleep regulator powers logic, but only low-frequency clock if available.               |

Figure 4. EZ-PD CCG5 Power System





#### **Peripherals**

Serial Communication Blocks (SCB)

EZ-PD CCG5 has four SCBs, which can be configured to implement an  $I^2$ C, SPI, or UART interface. The hardware  $I^2$ C blocks implement full multi-master and slave interfaces capable of multimaster arbitration. In the SPI mode, the SCB blocks can be configured to act as a Master/slave.

In the I<sup>2</sup>C mode, the SCB blocks are capable of operating at speeds up to 1 Mbps (Fast Mode Plus) and have flexible buffering options to reduce interrupt overhead and latency for the CPU. These blocks also support I<sup>2</sup>C that creates a mailbox address range in the memory of EZ-PD CCG5 and effectively reduce I<sup>2</sup>C communication to reading from and writing to an array in memory. In addition, the blocks support 8-deep FIFOs for receive and transmit which, by increasing the time given for the CPU to read data, greatly reduce the need for clock stretching caused by the CPU not having read data on time.

The  $I^2C$  peripherals are compatible with the  $I^2C$  Standard-mode, Fast-mode, and Fast-mode Plus devices as defined in the NXP  $I^2C$ -bus specification and user manual (UM10204). The  $I^2C$  bus I/Os are implemented with GPIO in open-drain modes.

The I<sup>2</sup>C port on SCB 2, SCB 3 and SCB 4 blocks of EZ-PD CCG5 are not completely compliant with the I<sup>2</sup>C spec in the following:

- The GPIO cells for SCB 2 to SCB 4 I<sup>2</sup>C port are not overvoltage-tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system.
- Fast-mode Plus has an  $I_{OL}$  specification of 20 mA at a  $V_{OL}$  of 0.4 V. The GPIO cells can sink a maximum of 10-mA  $I_{OL}$  with a  $V_{OL}$  maximum of 0.6 V.
- Fast-mode and Fast-mode Plus specify minimum Fall times, which are not met with the GPIO cell; Slow strong mode can help meet this spec depending on the bus load.

Timer/Counter/PWM Block (TCPWM)

EZ-PD CCG5 has up to two TCPWM blocks. Each implements a 16-bit timer, counter, pulse-width modulator (TCPWM), and quadrature decoder functionality. The block can be used to measure the period and pulse width of an input signal (timer), find the number of times a particular event occurs (counter), generate PWM signals, or decode quadrature signals.

### **GPIO**

EZ-PD CCG5 has 28 GPIOs that includes the I<sup>2</sup>C and SWD pins, which can also be used as GPIOs. The I<sup>2</sup>C pins from only SCB 1 are overvoltage-tolerant. The number of available GPIOs vary with the part numbers. The GPIO block implements the following:

- Seven drive strength modes:
  - □ Input only
  - □ Weak pull-up with strong pull-down
  - ☐ Strong pull-up with weak pull-down
  - □ Open drain with strong pull-down
  - Open drain with strong pull-up
  - ☐ Strong pull-up with strong pull-down
  - □ Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL)
- Individual control of input and output buffer enabling/disabling in addition to the drive strength modes
- Hold mode for latching previous state (used for retaining I/O state in Deep Sleep mode)
- Selectable slew rates for dV/dt related noise control to improve FMI

During power-on and reset, the I/O pins are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin.



# **Pinouts**

Table 2. Pinout for CYPD5125-40LQXIT<sup>[4]</sup>

| Group Name                     | Pin Name                      | Port   | Pin | Description                                                                                                                                                                                                                                                                    |
|--------------------------------|-------------------------------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HOD Town O                     | CC1                           | Analog | 9   | USB PD connector detect/Configuration Channel 1                                                                                                                                                                                                                                |
| USB Type-C                     | CC2                           | Analog | 7   | USB PD connector detect/Configuration Channel 2                                                                                                                                                                                                                                |
|                                | DPLUS_SYS                     | Analog | 23  | USB 2.0 DP from the Host System                                                                                                                                                                                                                                                |
|                                | DMINUS_SYS                    | Analog | 24  | USB 2.0 DM from the Host System                                                                                                                                                                                                                                                |
|                                | UART_TX/GPIO                  | P4.0   | 29  | UART TX from Host System/GPIO                                                                                                                                                                                                                                                  |
|                                | UART_RX/GPIO                  | P4.1   | 30  | UART RX from Host System/GPIO                                                                                                                                                                                                                                                  |
|                                | DPLUS_BOT                     | Analog | 26  | USB 2.0 DP from Bottom of Type-C Connector                                                                                                                                                                                                                                     |
|                                | DMINUS_BOT                    | Analog | 25  | USB 2.0 DM from Bottom of Type-C Connector                                                                                                                                                                                                                                     |
| B.4                            | DMINUS_TOP                    | Analog | 27  | USB 2.0 DM from Top of Type-C Connector                                                                                                                                                                                                                                        |
| Mux                            | DPLUS_TOP                     | Analog | 28  | USB 2.0 DP from Top of Type-C Connector                                                                                                                                                                                                                                        |
|                                | SBU2                          | Analog | 34  | Sideband Use signal                                                                                                                                                                                                                                                            |
|                                | SBU1                          | Analog | 35  | Sideband Use signal                                                                                                                                                                                                                                                            |
|                                | AUX_P                         | Analog | 36  | Auxiliary signal for DisplayPort                                                                                                                                                                                                                                               |
|                                | AUX_N                         | Analog | 37  | Auxiliary signal for DisplayPort                                                                                                                                                                                                                                               |
|                                | LSTX                          | Analog | 38  | Thunderbolt Link Management UART Rx                                                                                                                                                                                                                                            |
|                                | LSRX                          | Analog | 39  | Thunderbolt Link Management UART Tx                                                                                                                                                                                                                                            |
| VPLIC Comme                    | VBUS_P_CTRL                   | Analog | 11  | Full rail control I/O for enabling/disabling Provider load PFET of USB Type-C Port 1 0: Path ON High Z: Path OFF                                                                                                                                                               |
| VBUS Control                   | VBUS_C_CTRL                   | Analog | 12  | Full rail control I/O for enabling/disabling Consumer load PFET of USB Type-C port1<br>0: Path ON<br>High Z: Path OFF                                                                                                                                                          |
| \/DLIQ 00D                     | CSP                           | Analog | 1   | Current Sense positive Input for VBUS side external Rsense                                                                                                                                                                                                                     |
| VBUS OCP                       | CSN                           | Analog | 40  | Current sense negative for other side of external Rsense                                                                                                                                                                                                                       |
|                                | SWD_IO/AR_RST/GPIO            | P1.6   | 6   | SWD I/O/GPIO                                                                                                                                                                                                                                                                   |
|                                | SWD_CLK/I2C_CFG_EC/ GPIO      | P1.0   | 2   | SWD Clock/ $I^2C$ config line. $I^2C$ config line is used to select the $I^2C$ address of HPI interface. The state of line decides the 7 bit $I^2C$ address for HPI. $I^2C$ Config Line Floating: 0x08 Pulled up with 1 K $\Omega$ : 0x42 Pulled down with 1 K $\Omega$ : 0x40 |
|                                | I2C_SDA_SCB2_TBT/GPIO         | P1.1   | 3   | SCB2 I <sup>2</sup> C Data/GPIO                                                                                                                                                                                                                                                |
|                                | I2C_SCL_SCB2_TBT/GPIO         | P1.2   | 4   | SCB2 I <sup>2</sup> C Clock/GPIO                                                                                                                                                                                                                                               |
| 0010                           | I2C_INT_TBT/GPIO              | P1.3   | 5   | TBT interrupt for port 1/GPIO                                                                                                                                                                                                                                                  |
| GPIOs and Serial<br>Interfaces | OVP_TRIP/I2C_SDA_SCB4/GPIO    | P2.4   | 14  | VBUS overvoltage output indicator for port 1/SCB4 I <sup>2</sup> C Data                                                                                                                                                                                                        |
|                                | UV_OCP_TRIP/I2C_SCL_SCB4/GPIO | P2.3   | 13  | VBUS undervoltage or OCP Output Indicator for Port1 / SCB4 I <sup>2</sup> C Clock / GPIO                                                                                                                                                                                       |
|                                | I2C_SDA_SCB1_EC/GPIO          | P5.0   | 16  | SCB1 I <sup>2</sup> C Data / GPIO                                                                                                                                                                                                                                              |
|                                | I2C_SCL_SCB1_EC/GPIO          | P5.1   | 17  | SCB1 I <sup>2</sup> C Clock / GPIO                                                                                                                                                                                                                                             |
|                                | I2C_INT_EC/GPIO               | P2.5   | 15  | Embedded Controller interrupt/GPIO                                                                                                                                                                                                                                             |
|                                | HPD/GPIO                      | P3.0   | 18  | Hot Plug Detect I/O for port 1/GPIO                                                                                                                                                                                                                                            |
|                                | I2C_SDA_SCB3 / GPIO / VSEL_2  | P3.6   | 20  | SCB3 I <sup>2</sup> C Data or GPIO or voltage selection control for VBUS                                                                                                                                                                                                       |
|                                | I2C SCL SCB3 / GPIO /VSEL 1   | P3.7   | 21  | SCB3 I <sup>2</sup> C Clock or GPIO or voltage selection control for VBUS                                                                                                                                                                                                      |

Document Number: 002-17682 Rev. \*M Page 9 of 43

Note
4. NRND (Not Recommended for New Designs). Refer to the CCG5C Datasheet for pin to pin compatible replacement part.



Table 2. Pinout for CYPD5125-40LQXIT<sup>[4]</sup> (continued)

| Group Name | Pin Name | Port     | Pin                                                                                                      | Description                                                                       |
|------------|----------|----------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| Reset      | XRES     | Analog   | 10                                                                                                       | Reset input (Active LOW)                                                          |
|            | VBUS     | Power    | 22                                                                                                       | VBUS Input for Port 1 (4 V to 21.5 V)                                             |
|            | VSYS     | Power    | 19                                                                                                       | 2.75 V to 5.5 V supply for the system                                             |
| Power      | VDDD     | Power    | VDDD supply output 1. VSYS powered - (Min: VSYS-50 mV) 2.7 V to 5.5 V 2. VBUS powered - 3.15 V to 3.65 V |                                                                                   |
|            | VDDIO    | Power    | 32                                                                                                       | At system-level short the VDDD to VDDIO                                           |
|            | VCCD     | Power 33 |                                                                                                          | 1.8 V regulator output for filter capacitor. This pin cannot drive external load. |
|            | V5V      | Power    | 8                                                                                                        | 4.85 V to 5.5 V supply for VCONN FET of Type-C Port 1                             |
| Ground     | VSS      | Ground   | EPAD                                                                                                     | Ground                                                                            |

## Note

Figure 5. 40-Pin QFN Pin Map (Top View) for CYPD5125-40LQXIT<sup>[5]</sup>



#### Note

<sup>4.</sup> NRND (Not Recommended for New Designs). Refer to the CCG5C Datasheet for pin to pin compatible replacement part.

<sup>5.</sup> NRND (Not Recommended for New Designs). Refer to the CCG5C Datasheet for pin to pin compatible replacement part.



Table 3. Pinout for CYPD5225-96BZXI, CYPD5235-96BZXI, and CYPD5236-96BZXI

| Group Name          | Pin Name        | Port   | Ball<br>Location | Description                                                                                                      |
|---------------------|-----------------|--------|------------------|------------------------------------------------------------------------------------------------------------------|
| USB Type-C Port 1   | CC1_P1          | Analog | K2               | USB PD connector detect/Configuration Channel 1                                                                  |
| OSB Type-CT OILT    | CC2_P1          | Analog | H2               | USB PD connector detect/Configuration Channel 2                                                                  |
| USB Type-C Port 2   | CC1_P2          | Analog | K9               | USB PD connector detect/Configuration Channel 1                                                                  |
| OSB Type-C Fort 2   | CC2_P2          | Analog | K10              | USB PD connector detect/Configuration Channel 2                                                                  |
|                     | AUX_P_P1        | Analog | B11              | Auxiliary signal for DisplayPort                                                                                 |
|                     | AUX_N_P1        | Analog | C11              | Auxiliary signal for DisplayPort                                                                                 |
|                     | LSRX_P1         | Analog | A11              | Thunderbolt Link Management UART Rx                                                                              |
|                     | LSTX_P1         | Analog | A10              | Thunderbolt Link Management UART Tx                                                                              |
|                     | SBU1_P1         | Analog | A3               | Sideband Use signal                                                                                              |
|                     | SBU2_P1         | Analog | A4               | Sideband Use signal                                                                                              |
| MUNCTURE O Desta    | DMINUS_SYS_P1   | Analog | A7               | USB 2.0 DM from the Host System                                                                                  |
| MUX Type-C Port 1   | DPLUS_SYS_P1    | Analog | A6               | USB 2.0 DP from the Host System                                                                                  |
|                     | UART_RX_P1/GPIO | P4.1   | A9               | UART Rx from Host System/GPIO                                                                                    |
|                     | UART_TX_P1/GPIO | P4.0   | A8               | UART Tx from Host system/GPIO                                                                                    |
|                     | DMINUS_BOT_P1   | Analog | C1               | USB 2.0 DM from Bottom of Type-C Connector                                                                       |
|                     | DPLUS_BOT_P1    | Analog | B1               | USB 2.0 DP from Bottom of Type-C Connector                                                                       |
|                     | DMINUS_TOP_P1   | Analog | A2               | USB 2.0 DM from Top of Type-C Connector                                                                          |
|                     | DPLUS_TOP_P1    | Analog | A1               | USB 2.0 DP from Top of Type-C Connector                                                                          |
|                     | AUX_P_P2        | Analog | D11              | Auxiliary signal for DisplayPort                                                                                 |
|                     | AUX_N_P2        | Analog | E11              | Auxiliary signal for DisplayPort                                                                                 |
|                     | LSRX_P2         | Analog | L11              | Thunderbolt Link Management UART Rx                                                                              |
|                     | LSTX_P2         | Analog | K11              | Thunderbolt Link Management UART Tx                                                                              |
|                     | SBU1_P2         | Analog | E1               | Sideband Use signal                                                                                              |
|                     | SBU2_P2         | Analog | F1               | Sideband Use signal                                                                                              |
| MIN'T OF 10         | DMINUS_SYS_P2   | Analog | G11              | USB 2.0 DM from the Host System                                                                                  |
| MUX Type-C Port 2   | DPLUS_SYS_P2    | Analog | F11              | USB 2.0 DP from the Host System                                                                                  |
|                     | UART_RX_P2/GPIO | P0.2   | J11              | UART Rx from Host System/GPIO                                                                                    |
|                     | UART_TX_P2/GPIO | P0.1   | H11              | UART Tx from Host system/GPIO                                                                                    |
|                     | DMINUS_BOT_P2   | Analog | L1               | USB 2.0 DM from Bottom of Type-C Connector                                                                       |
|                     | DPLUS_BOT_P2    | Analog | K1               | USB 2.0 DP from Bottom of Type-C Connector                                                                       |
|                     | DMINUS_TOP_P2   | Analog | H1               | USB 2.0 DM from Top of Type-C Connector                                                                          |
|                     | DPLUS_TOP_P2    | Analog | G1               | USB 2.0 DP from Top of Type-C Connector                                                                          |
| VBUS Control Type-C | VBUS_P_CTRL_P1  | Analog | K3               | Full rail control I/O for enabling/disabling Provider load PFET of USB Type-C Port 1 0: Path ON High Z: Path OFF |
| Port1               | VBUS_C_CTRL_P1  | Analog | K4               | Full rail control I/O for enabling/disabling Consumer load PFET of USB Type-C Port 1 0: Path ON High Z: Path OFF |



Table 3. Pinout for CYPD5225-96BZXI, CYPD5235-96BZXI, and CYPD5236-96BZXI (continued)

| Group Name          | Pin Name                           | Port   | Ball<br>Location | Description                                                                                                                                                                                                                                                                                      |
|---------------------|------------------------------------|--------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VBUS Control Type-C | VBUS_P_CTRL_P2                     | Analog | В4               | Full rail control I/O for enabling/disabling Provider load PFET of USB Type-C Port 2. 0: Path ON High Z: Path OFF                                                                                                                                                                                |
| Port2               | VBUS_C_CTRL_P2                     | Analog | B5               | Full rail control I/O for enabling/disabling Consumer load PFET of USB Type-C Port 2. 0: Path ON High Z: Path OFF                                                                                                                                                                                |
|                     | CSP_P1                             | Analog | J1               | Current Sense Positive Input for P1                                                                                                                                                                                                                                                              |
| VBUS OCP            | CSN_P1                             | Analog | В3               | Current Sense Negative Input for P1                                                                                                                                                                                                                                                              |
| VB03 OCF            | CSP_P2                             | Analog | L2               | Current Sense Positive Input for P2                                                                                                                                                                                                                                                              |
|                     | CSN_P2                             | Analog | K8               | Current Sense Negative Input for P2                                                                                                                                                                                                                                                              |
|                     | GPIO                               | P3.1   | L7               | GPIO                                                                                                                                                                                                                                                                                             |
|                     | I2C_SDA_SCB4/OVP_TRIP_P1/<br>GPIO  | P2.4   | K5               | VBUS overvoltage output indicator for Port 1 / SCB4 I2C Data/<br>GPIO                                                                                                                                                                                                                            |
|                     | OVP_TRIP_P2 / GPIO                 | P2.2   | L8               | VBUS overvoltage output indicator for Port 2 / GPIO                                                                                                                                                                                                                                              |
|                     | VSEL_1_P2 / GPIO                   | P0.0   | L4               | Voltage selection control for VBUS on Port 2 / GPIO                                                                                                                                                                                                                                              |
|                     | UV_OCP_TRIP_P1/GPIO                | P1.4   | В6               | VBUS undervoltage of OCP output indicator for Port 1/GPIO                                                                                                                                                                                                                                        |
|                     | HPD_P1/GPIO                        | P3.0   | K7               | Hot Plug Detect I/O for Port 1 /GPIO                                                                                                                                                                                                                                                             |
|                     | HPD_P2/GPIO                        | P3.4   | E10              | Hot Plug Detect I/O for Port 2 /GPIO                                                                                                                                                                                                                                                             |
|                     | VCONN_OCP_TRIP_P2/<br>GPIO         | P3.3   | В9               | VCONN OCP output indicator for Port 2 / GPIO                                                                                                                                                                                                                                                     |
|                     | VCONN_OCP_TRIP_P1/GPIO             | P3.5   | B8               | VCONN OCP output indicator for Port 1/ GPIO                                                                                                                                                                                                                                                      |
|                     | UV_OCP_TRIP_P2/GPIO                | P1.5   | B7               | VBUS undervoltage or OCP output indicator for Port 2/GPIO                                                                                                                                                                                                                                        |
|                     | VSEL_2_P2 / GPIO                   | P2.0   | H10              | Voltage selection control for VBUS on Port 2 / GPIO                                                                                                                                                                                                                                              |
|                     | I2C_SCL_SCB1_EC/<br>GPIO           | P5.1   | L6               | SCB1 I <sup>2</sup> C Clock                                                                                                                                                                                                                                                                      |
| GPIOs and Serial    | I2C_SDA_SCB1_EC/<br>GPIO           | P5.0   | K6               | SCB1 I <sup>2</sup> C Data                                                                                                                                                                                                                                                                       |
| Interfaces          | I2C_INT_EC/GPIO                    | P2.5   | L5               | I <sup>2</sup> C interrupt line                                                                                                                                                                                                                                                                  |
|                     | I2C_SCL_SCB2_TBT/GPIO              | P1.2   | E2               | SCB2 I <sup>2</sup> C Clock/GPIO                                                                                                                                                                                                                                                                 |
|                     | I2C_SDA_SCB2_TBT/GPIO              | P1.1   | D2               | SCB2 I <sup>2</sup> C Data /GPIO                                                                                                                                                                                                                                                                 |
|                     | I2C_INT_TBT_P1/GPIO                | P1.3   | F2               | I <sup>2</sup> C interrupt line/GPIO                                                                                                                                                                                                                                                             |
|                     | I2C_INT_TBT_P2/GPIO                | P2.1   | G2               | I <sup>2</sup> C interrupt line                                                                                                                                                                                                                                                                  |
|                     | I2C_SCL_SCB3 / VSEL_1_P1<br>/GPIO  | P3.7   | L10              | SCB3 I <sup>2</sup> C Clock/ Voltage selection control for VBUS on Port 1/<br>GPIO                                                                                                                                                                                                               |
|                     | I2C_SDA_SCB3 / VSEL_2_P1 /<br>GPIO | P3.6   | J10              | SCB3 I <sup>2</sup> C Data / Voltage selection control for VBUS on Port 1 /GPIO                                                                                                                                                                                                                  |
|                     | I2C_SCL_SCB4/GPIO                  | P2.3   | F10              | SCB4 I <sup>2</sup> C Clock /GPIO                                                                                                                                                                                                                                                                |
|                     | I2C_SDA_SCB4/GPIO                  | P3.2   | G10              | SCB4 I <sup>2</sup> C Data /GPIO                                                                                                                                                                                                                                                                 |
|                     | SWD_IO/AR_RST#/GPIO                | P1.6   | B2               | SWD I/O / AR Reset / GPIO                                                                                                                                                                                                                                                                        |
|                     | SWD_CLK/I2C_CFG_EC/GPIO            | P1.0   | C2               | SWD Clock / I $^2$ C config line / GPIQ. I $^2$ C config line is used to select the I $^2$ C address of HPI interface. The state of line decides the 7 bit I $^2$ C address for HPI. I $^2$ C Config Line Floating: 0x08 Pulled up with 1 K $\Omega$ : 0x42 Pulled down with 1 K $\Omega$ : 0x40 |
| Reset               | XRES                               | Analog | H6               | Reset input (Active LOW)                                                                                                                                                                                                                                                                         |



Table 3. Pinout for CYPD5225-96BZXI, CYPD5235-96BZXI, and CYPD5236-96BZXI (continued)

| Group Name    | Pin Name | Port   | Ball<br>Location | Description                                                                                              |
|---------------|----------|--------|------------------|----------------------------------------------------------------------------------------------------------|
|               | VBUS_P1  | Power  | D1               | VBUS Input for Port 1 (4 V to 21.5 V)                                                                    |
|               | VBUS_P2  | Power  | L3               | VBUS Input for Port 2 (4 V to 21.5 V)                                                                    |
|               | VSYS     | Power  | A5               | 2.75 V to 5.5 V supply for the system                                                                    |
| Power         | VDDD     | Power  | D10              | VDDD supply output 1. VSYS powered - (Min: VSYS-50 mV) 2.7 V to 5.5 V 2. VBUS powered - 3.15 V to 3.65 V |
|               | VCCD     | Power  | B10              | 1.8 V regulator output for filter capacitor. This pin cannot drive external load.                        |
|               | VDDIO    | Power  | C10              | At system-level short the VDDD to VDDIO                                                                  |
|               | V5V_P1   | Power  | J2               | 4.85 V to 5.5 V supply for VCONN FET of Type-C Port 1                                                    |
|               | V5V_P2   | Power  | L9               | 4.85 V to 5.5 V supply for VCONN FET of Type-C Port 2                                                    |
|               | GND      | Ground | D5               | Ground                                                                                                   |
|               | GND      | Ground | D6               | Ground                                                                                                   |
|               | GND      | Ground | D7               | Ground                                                                                                   |
|               | GND      | Ground | D8               | Ground                                                                                                   |
|               | GND      | Ground | E4               | Ground                                                                                                   |
|               | GND      | Ground | E5               | Ground                                                                                                   |
|               | GND      | Ground | E6               | Ground                                                                                                   |
|               | GND      | Ground | E7               | Ground                                                                                                   |
|               | GND      | Ground | E8               | Ground                                                                                                   |
| Ground        | GND      | Ground | F4               | Ground                                                                                                   |
|               | GND      | Ground | F5               | Ground                                                                                                   |
|               | GND      | Ground | F6               | Ground                                                                                                   |
|               | GND      | Ground | F7               | Ground                                                                                                   |
|               | GND      | Ground | F8               | Ground                                                                                                   |
|               | GND      | Ground | G4               | Ground                                                                                                   |
|               | GND      | Ground | G5               | Ground                                                                                                   |
|               | GND      | Ground | G6               | Ground                                                                                                   |
|               | GND      | Ground | G7               | Ground                                                                                                   |
|               | GND      | Ground | H7               | Ground                                                                                                   |
|               | NC       | DNU    | G8               | Not Connect                                                                                              |
| No Connect    | NC       | DNU    | H4               | Not Connect                                                                                              |
| 140 COIIIIECE | NC       | DNU    | H5               | Not Connect                                                                                              |
|               | NC       | DNU    | H8               | Not Connect                                                                                              |



Figure 6. 96-Pin BGA Pin Map for CYPD5225-96BXZI, CYPD5235-96BZXI, and CYPD5236-96BZXI

|   | 1                 | 2                               | 3                  | 4                  | 5                                     | 6                             | 7                           | 8                              | 9                              | 10                            | 11                   |
|---|-------------------|---------------------------------|--------------------|--------------------|---------------------------------------|-------------------------------|-----------------------------|--------------------------------|--------------------------------|-------------------------------|----------------------|
| Α | DPLUS_TO<br>P_P1  | DMINUS_TOP<br>_P1               | SBU1_P1            | SBU2_P1            | VSYS                                  | DPLUS_SY<br>S_P1              | DMINUS_S<br>YS_P1           | UART_Tx_P<br>1 / P4.0          | UART_Rx_<br>P1 / P4.1          | LSTx_P1                       | LSRx_P1              |
| В | DPLUS_BO<br>T_P1  | SWD_DATA/<br>TBT_RST#/<br>P1.6  | CSN_P1             | VBUS_P_C<br>TRL_P2 | VBUS_C_CT<br>RL_P2                    | P1.4 /<br>UV_OCP_T<br>RIP_P1  | P1.5 /<br>UV_OC_TRI<br>P_P2 | P3.5 /<br>VCON_OCP<br>_TRIP_P1 | P3.3 /<br>VCON_OCP<br>_TRIP_P2 | VCCD                          | AUX_P_P1             |
| С | DMINUS_B<br>OT_P1 | SWD_CLK/<br>I2C_CFG_EC/<br>P1.0 |                    |                    |                                       |                               |                             |                                |                                | VDDIO                         | AUX_N_P1             |
| D | VBUS_P1           | I2C_SDA_SC<br>B2_TBT/<br>P1.1   |                    |                    | GND                                   | GND                           | GND                         | GND                            |                                | VDDD                          | AUX_P_P2             |
| E | SBU1_P2           | I2C_SCL_SCB<br>2_TBT/<br>P1.2   |                    | GND                | GND                                   | GND                           | GND                         | GND                            |                                | HPD_P2 /<br>P3.4              | AUX_N_P2             |
| F | SBU2_P2           | I2C_INT_TBT_<br>P1/ P1.3        |                    | GND                | GND                                   | GND                           | GND                         | GND                            |                                | SCL_4 / P2.3                  | DPLUS_SYS_<br>P2     |
| G | DPLUS_TO<br>P_P2  | I2C_INT_TBT_<br>P2/ P2.1        |                    | GND                | GND                                   | GND                           | GND                         | DNU                            |                                | SDA_4 /<br>P3.2               | DMINUS_SYS<br>_P2    |
| н | DMINUS_T<br>OP_P2 | CC2_P1                          |                    | DNU                | DNU                                   | XRES                          | GND                         | DNU                            |                                | VSEL_2_P2/<br>P2.0            | UART_Tx_P2/<br>P0.1  |
| J | CSP_P1            | V5V_P1                          |                    |                    |                                       |                               |                             |                                |                                | SDA_3/<br>VSEL_2_P1/<br>P3.6  | UART_Rx_P2<br>/ P0.2 |
| ĸ | DPLUS_BO<br>T_P2  | CC1_P1                          | VBUS_P_C<br>TRL_P1 | VBUS_C_C<br>TRL_P1 | I2C_SDA_S<br>CB4/OVP_T<br>RIP_P1/P2.4 | I2C_SDA_S<br>CB1_EC/<br>P5.0  | HPD_P1/<br>P3.0             | CSN_P2                         | CC1_P2                         | CC2_P2                        | LSTx_P2              |
| L | DMINUS_B<br>OT_P2 | CSP_P2                          | VBUS_P2            | VSEL_1_P2<br>/P0.0 | I2C_INT_EC<br>TP2.5                   | I2C_SCL_S<br>CB1_EC /<br>P5.1 | P3.1                        | OVP_TRIP_<br>P2/P2.2           | V5V_P2                         | SCL_3 /<br>VSEL_1_P1/<br>P3.7 | LSRx_P2              |





Table 4 through Table 7 provide the various configuration options for the serial interfaces.

Table 4. Serial Communication Block (SCB1) Configuration

| QFN Pin | BGA Pin | UART          | SPI           | I <sup>2</sup> C | GPIO Functionality                             |
|---------|---------|---------------|---------------|------------------|------------------------------------------------|
| 16      | K6      | -             | -             | I2C_SDA_SCB1     | GPIO                                           |
| 17      | L6      | _             | _             | I2C_SCL_SCB1     | GPIO                                           |
|         | B8      | UART_CTS_SCB1 | _             | ı                | VCONN OCP output indicator for port 1/<br>GPIO |
| 20      | J10     | UART_TX_SCB1  | SPI_SEL_SCB1  | ı                | I2C_SDA_SCB3/ VSEL_2_P1 /GPIO                  |
| 21      | L10     | UART_RX_SCB1  | SPI_MISO_SCB1 | _                | I2C_SCL_SCB3 / VSEL_1_P1/GPIO                  |
| 18      | K7      | UART_RTS_SCB1 | _             | _                | HPD_P1/GPIO                                    |
| 29      | A8      | _             | SPI_MOSI_SCB1 | _                | UART_TX_P1/GPIO                                |
| 30      | A9      | _             | SPI_CLK_SCB1  | _                | UART_RX_P1/GPIO                                |

**Note:** UART TX and RX of the SCB1 is also the  $I^2C$  SDA and SCL of the SCB3. So if SCB 3 is in use, then SCB1 cannot be used for UART and SPI.

Table 5. Serial Communication Block (SCB2) Configuration

| QFN Pin | BGA Pin | UART          | SPI Master    | I2C Slave    | GPIO Functionality      |
|---------|---------|---------------|---------------|--------------|-------------------------|
| 2       | C2      | UART_RX_SCB2  | SPI_SEL_SCB2  | _            | SWD_CLK/I2C_CFG_EC/GPIO |
| 3       | D2      | UART_TX_SCB2  | SPI_MOSI_SCB2 | I2C_SDA_SCB2 | I2C_SDA_SCB2_TBT/GPIO   |
| 4       | E2      | UART_CTS_SCB2 | SPI_MISO_SCB2 | I2C_SCL_SCB2 | I2C_SCL_SCB2_TBT/GPIO   |
| 5       | F2      | UART_RTS_SCB2 | SPI_CLK_SCB2  | 1            | I2C_INT_TBT_P1/GPIO     |

Table 6. Serial Communication Block (SCB3) Configuration

| QFN Pin | BGA Pin | UART          | SPI Master    | I <sup>2</sup> C Slave | GPIO Functionality            |
|---------|---------|---------------|---------------|------------------------|-------------------------------|
| 20      | J10     | _             | _             | I2C_SDA_SCB3           | UART_TX_SCB1/VSEL_2_P1 /GPIO  |
| 21      | L10     | _             | _             | I2C_SCL_SCB3           | UART_RX_SCB1 / VSEL_1_P1/GPIO |
|         | G2      | UART_CTS_SCB3 | SPI_MISO_SCB3 | _                      | I2C_INT_TBT_P2/GPIO           |
|         | H10     | UART_TX_SCB3  | SPI_MOSI_SCB3 | _                      | VSEL_2_P2 / GPIO              |
|         | L4      | UART_RX_SCB3  | SPI_SEL_SCB3  | -                      | VSEL_1_P2 / GPIO              |
|         | L8      | UART_RTS_SCB3 | SPI_CLK_SCB3  | _                      | OVP_TRIP_P2 / GPIO            |

Table 7. Serial Communication Block (SCB4) Configuration

| QFN Pin | BGA Pin | UART          | SPI Master    | I <sup>2</sup> C Slave | GPIO Functionality     |
|---------|---------|---------------|---------------|------------------------|------------------------|
| 13      | F10     | _             | _             | I2C_SCL_SCB4           | GPIO                   |
| 14      | G10     | UART_TX_SCB4  | SPI_MOSI_SCB4 | I2C_SDA_SCB4           | GPIO                   |
|         | L7      | UART_CTS_SCB4 | SPI_MISO_SCB4 | _                      | GPIO                   |
|         | B9      | UART_RX_SCB4  | SPI_SEL_SCB4  | _                      | VCONN_OCP_TRIP_P2/GPIO |
|         | E10     | UART_RTS_SCB4 | SPI_CLK_SCB4  | _                      | HPD_P2/GPIO            |

Document Number: 002-17682 Rev. \*M Page 15 of 43



## **Application Diagrams**

Figure 8 and Figure 9 illustrate the Dual Type-C Port and Single<sup>[6]</sup> Type-C port Thunderbolt Notebook DRP application diagrams using a CCG5 device respectively. The Type-C port can be used as a power provider/power consumer.

The CCG5 device communicates with the embedded controller (EC), which manages the Battery Charger Controller (BCC) to control the charging and discharging of the internal battery. It also updates the Thunderbolt Controller via I<sup>2</sup>C to route the High-speed signals coming from the Type-C port to the USB host (during normal mode) or the Graphics processor unit (during Display port Alternate mode) or the Thunderbolt Host (during Thunderbolt Alternate mode) based on the alternate mode negotiation.

For the dual Type-C notebook application (Figure 8), these Type-C ports can be power providers or power consumers simultaneously. The CCG5 device controls the transfer of USB 2.0 D± lines from the top and bottom of the Type-C receptacle to the D± lines of the USB Host controller. CCG5 also handles the routing of SBU1 and SBU2 lines from the Type-C receptacle to the Thunderbolt controller for the Link management. CCG5 offers ESD Protection on D± and SBU lines as well as VBUS Short protection on SBU and CC lines.

The CCG5 device has an integrated VCONN FET for applications that need to provide power for accessories and cables using the VCONN pin of the Type-C receptacle. VBUS FETs are also used for providing power over VBUS and for consuming power over VBUS. The 10-mΩ resistor between the 5-V supply and FETs is used for overcurrent detection on the VBUS. The VBUS\_P\_CTRL pin of CCG5 has an in-built VBUS monitoring circuit that can detect OVP and UVP on VBUS.

CCG5 also has an in-built VBUS discharge circuit that is used to quickly discharge VBUS after the Type-C connection is detached. The internal resistance (as listed in Table 41) of this VBUS discharge circuit is expected to be sufficient for typical CCG5 applications. However, customers can include an optional VBUS discharge circuit as shown in Figure 7 using any available GPIO. This optional circuit can be added to the design if the discharge time using the in-built VBUS discharge circuit needs to be further reduced; that is, VBUS transition time from higher to lower voltages can be further reduced using the external VBUS discharge circuit shown in Figure 7. This optional external circuit comprises of a N-channel MOSFET and the CCG5 device can be used to enable or disable it as appropriate.

Figure 7. Optional External VBUS Discharge Circuit



#### Note

6. NRND (Not Recommended for New Designs). Refer to the CCG5C Datasheet for pin to pin compatible replacement part.





Figure 8. CCG5 in a Dual Port Notebook Application using CYPD5225-96BZXI



Figure 9 illustrates a Single Port Thunderbolt Notebook DRP application diagram using CYPD5125-40LQXIT<sup>[7]</sup>.

Figure 9. CCG5 in a Single Port Notebook Application using CYPD5125-40LQXIT<sup>[7]</sup>



#### Note

<sup>7.</sup> NRND (Not Recommended for New Designs). Refer to the CCG5C Datasheet for pin to pin compatible replacement part.



Figure 10 illustrates the Dual Type-C Port Thunderbolt device/dock upstream application diagram using a CCG5 device. The CCG5 device communicates with the power system over I<sup>2</sup>C, which manages the power provided to the upstream Type-C ports. It also updates the Thunderbolt Controller over I<sup>2</sup>C based on the alternate mode negotiation to sink Thunderbolt or USB or DisplayPort Data. The CCG5 device controls the transfer of USB 2.0 D± lines from the top and bottom of the Type-C receptacle to the D± lines of the Thunderbolt Controller and Billboard controller. CCG5 also handles the routing of SBU1 and SBU2 lines from the Type-C receptacle to the Thunderbolt controller for the link management. As mentioned in Features, CCG5 offers ESD Protection on D± and SBU lines as well as VBUS Short protection on SBU and CC lines.

CC1/ Type-C CCG5 (CYPD5235-96BZXI) 96-BGA USB Billboard (CY7C65215) Data Lines Data Lines Port B DPSRC AUX PA I2C\_SDA Thunderbolt Controller

Figure 10. CCG5 in a Dual port Thunderbolt Device/Dock Upstream Port Application using CYPD5235-96BXZI



Figure 11 illustrates the Dual Type-C Port dock downstream application diagram using a CCG5 device. The CCG5 negotiates power contract with the connected device on the downstream Type-C port and controls the power system. It also controls the data mux via I<sup>2</sup>C based on the alternate mode negotiation to source USB SuperSpeed and/or DisplayPort on the downstream Type-C port. As mentioned above, the CCG5 device offers ESD Protection on D± and SBU lines as well as VBUS Short protection on SBU and CC lines.



Figure 11. CCG5 in a Dual port Dock Downstream Port Application using CYPD5236-96BXZI



# **Electrical Specifications**

# **Absolute Maximum Ratings**

Table 8. Absolute Maximum Ratings<sup>[8]</sup>

| Parameter                   | Description                                                                               | Min   | Тур | Max                     | Unit | Details/Conditions                                                                                                                   |
|-----------------------------|-------------------------------------------------------------------------------------------|-------|-----|-------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>SYS_MAX</sub>        | Digital supply relative to V <sub>SS</sub>                                                | -     | _   | 6                       | V    |                                                                                                                                      |
| V <sub>5V_P1_MAX</sub>      | Max supply voltage relative to V <sub>SS</sub>                                            | _     | _   | 6                       | V    |                                                                                                                                      |
| V <sub>5V_P2_MAX</sub>      | Max supply voltage relative to V <sub>SS</sub>                                            | _     | _   | 6                       | V    |                                                                                                                                      |
| V <sub>BUS_P1_MAX</sub>     | Max VBUS voltage relative to Vss                                                          | _     | _   | 24                      | V    | _                                                                                                                                    |
| V <sub>BUS_P2_MAX</sub>     | Max VBUS voltage relative to Vss                                                          | _     | -   | 24                      | V    | Absolute max                                                                                                                         |
| $V_{DDIO\_MAX}$             | Max supply voltage relative to V <sub>SS</sub>                                            | _     | _   | $V_{DDD}$               | V    | _                                                                                                                                    |
| V <sub>GPIO_ABS</sub>       | Inputs to GPIO, DP/DM mux (UART, SYS, DP/DM_top/bot pins), SBU mux (AUX, LS, SBU1/2 pins) | -0.5  | -   | V <sub>DDIO</sub> + 0.5 | V    |                                                                                                                                      |
| I <sub>GPIO_ABS</sub>       | Maximum current per GPIO                                                                  | -25   | _   | 25                      | mA   | _                                                                                                                                    |
| I <sub>GPIO_INJECTION</sub> | GPIO injection current, Max for $V_{IH} > V_{DDD}$ , and Min for $V_{IL} < V_{SS}$        | -0.5  | -   | 0.5                     | mA   | Absolute max, current injected per pin                                                                                               |
| ESD_HBM                     | Electrostatic discharge human body model                                                  | 2200  | -   | _                       | V    | Applicable for all pins except SBU pins                                                                                              |
| ESD_HBM_SBU <sup>[9]</sup>  | Electrostatic discharge human body model for SBU1, SBU2 pins                              | 1100  | -   | _                       | V    | Only applicable to SBU pins                                                                                                          |
| ESD_CDM                     | Electrostatic discharge charged device model                                              | 500   | -   | _                       | V    | -                                                                                                                                    |
| LU                          | Pin current for latch up                                                                  | -200  | _   | 200                     | mA   | _                                                                                                                                    |
| ESD_IEC_CON                 | Electrostatic discharge<br>IEC61000-4-2, contact discharge                                | 8000  | -   | -                       | V    | Contact Discharge for CC1_P1/P2, CC2_P1/P2, VBUS_P1/P2, SBU1_P1/P2, SBU2_P1/P2, DPLUS_TOP/BOT_P1/P2, DMINUX_TOP/BOT_P1/P2            |
| ESD_IEC_AIR                 | Electrostatic discharge<br>IEC61000-4-2, air discharge                                    | 15000 | -   | _                       | V    | Air Discharge for<br>CC1_P1/P2, CC2_P1/P2,<br>VBUS_P1/P2, SBU1_P1/P2,<br>SBU2_P1/P2,<br>DPLUS_TOP/BOT_P1/P2,<br>DMINUX_TOP/BOT_P1/P2 |
| VCC_PIN_ABS                 | Max voltage on CC1 and CC2 pins                                                           | _     | -   | 24                      | V    | -Absolute max                                                                                                                        |
| VSBU_PIN_ABS                | Max voltage on SBU1 and SBU2 pins                                                         | _     | _   | 24                      | V    | ANDOINIG IIISX                                                                                                                       |
| VGPIO_OVT_ABS               | OVT GPIO voltage                                                                          | -0.5  | -   | 6                       | V    | Absolute maximum for OVT pins K6 and L6 of BGA, pins 16 and 17 of QFN                                                                |

<sup>8.</sup> Usage above the absolute maximum conditions listed in Table 8 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.

9. JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process.



## **Device-Level Specifications**

All specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 3.0 V to 5.5 V except where noted.

Table 9. DC Specifications

| Spec ID                      | Parameter                                 | Description                                                                   | Min                     | Тур | Max              | Unit | Details/Conditions                                                                                                                                                                                       |
|------------------------------|-------------------------------------------|-------------------------------------------------------------------------------|-------------------------|-----|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID.PWR#23                   | $V_{SYS}$                                 | Power supply input voltage                                                    | 2.75                    | _   | 5.5              | V    | UFP applications                                                                                                                                                                                         |
| SID.PWR#23_A                 | $V_{SYS}$                                 | Power supply input voltage                                                    | 3.15                    | 1   | 5.5              | V    | DFP/DRP applications                                                                                                                                                                                     |
| SID.PWR#22                   | V <sub>BUS</sub>                          | VBUS_P1 and VBUS_P2 valid range                                               | 4                       | _   | 21.5             | V    | _                                                                                                                                                                                                        |
| SID.PWR#1                    | V <sub>DDD</sub>                          | Regulated output voltage when V <sub>SYS</sub> is powered                     | V <sub>SYS</sub> – 0.05 | _   | V <sub>SYS</sub> | ٧    | _                                                                                                                                                                                                        |
| SID.PWR#1_A                  | V <sub>DDD</sub>                          | LDO regulated output voltage when V <sub>BUS</sub> powered                    | 3.15                    | ı   | 3.65             | V    | _                                                                                                                                                                                                        |
| SID.PWR#26                   | V <sub>5V_P1</sub> and V <sub>5V_P2</sub> | Power supply Input voltage                                                    | 4.85                    | -   | 5.5              | V    | _                                                                                                                                                                                                        |
| SID.PWR#13                   | V <sub>DDIO</sub>                         | GPIO power supply                                                             | V <sub>DDD</sub>        | -   | V <sub>DDD</sub> | V    | At system-level short the V <sub>DDIO</sub> to V <sub>DDD</sub>                                                                                                                                          |
| SID.PWR#24                   | V <sub>CCD</sub>                          | Output voltage (for Core Logic)                                               | _                       | 1.8 | _                | V    | _                                                                                                                                                                                                        |
| SID.PWR#15                   | C <sub>EFC</sub>                          | External regulator voltage bypass on V <sub>CCD</sub>                         | 80                      | 100 | 120              | nF   |                                                                                                                                                                                                          |
| SID.PWR#16                   | C <sub>EXC</sub>                          | Power supply decoupling capacitor on V <sub>DDD</sub>                         | -                       | 1   | _                | μF   | X5R ceramic or better                                                                                                                                                                                    |
| SID.PWR#27                   | C <sub>EXV</sub>                          | Power supply decoupling capacitor on V5V_P1 and V5V_P2                        | _                       | 0.1 | -                | μF   |                                                                                                                                                                                                          |
| SID.PWR#5                    | I <sub>VDDD_EXT</sub>                     | External load current on V <sub>DDD</sub> either in Active or Deep Sleep mode | _                       | 1   | 2                | mA   | _                                                                                                                                                                                                        |
| SID.PWR#5A                   | ILDO_MAX                                  | LDO max output current                                                        | -                       | -   | 30               | mA   | Max LDO current for powering V <sub>DDD</sub> and V <sub>DDIO</sub> . For powering external circuitry connected to the chip, max current is defined by V <sub>DDD_EXT</sub> .                            |
| Active Mode, V <sub>SY</sub> | <sub>'S</sub> = 2.75 to 5                 | .5 V. Typical values measured at V <sub>SYS</sub>                             | s = 3.3 V               |     |                  |      |                                                                                                                                                                                                          |
| SID.PWR#4                    | I <sub>DD12</sub>                         | Supply current                                                                | ı                       | 10  |                  | mA   | T <sub>A</sub> = 25 °C, CC I/O IN<br>Transmit or Receive, no<br>I/O sourcing current, CPU<br>at 24 MHz, two PD ports<br>active                                                                           |
| Deep Sleep Mode              | e, V <sub>SYS</sub> = 2.75                | 5 to 3.6 V                                                                    |                         |     |                  |      |                                                                                                                                                                                                          |
| SID34                        | I <sub>DD29</sub>                         | $V_{SYS}$ = 2.75 to 3.6 V, I <sup>2</sup> C, wakeup and                       | _                       | 150 | _                | μA   | $V_{SYS} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C},$                                                                                                                                                    |
| SID34A                       | I <sub>DD29A</sub>                        | WDT on.                                                                       | _                       | 160 | -                | μA   | $V_{SYS}$ = 3.3 V, $T_A$ = 25 °C for two PD ports                                                                                                                                                        |
| SID_DS1                      | I <sub>DD_DS1</sub>                       | V <sub>SYS</sub> = 3.3 V, CC wakeup on, Type-C not connected.                 | -                       | 150 | _                | μА   | Power source = V <sub>SYS</sub> ,<br>Type-C not attached, CC<br>enabled for wakeup, Rp<br>and Rd connected at<br>70-ms intervals by CPU.<br>Rp, Rd connection should<br>be enabled for both PD<br>ports. |



Table 9. DC Specifications (continued)

| Spec ID      | Parameter           | Description                                                                   | Min | Тур | Max | Unit | Details/Conditions                                                                   |  |  |
|--------------|---------------------|-------------------------------------------------------------------------------|-----|-----|-----|------|--------------------------------------------------------------------------------------|--|--|
| SID_DS3      | I <sub>DD_DS2</sub> | V <sub>SYS</sub> = 3.3 V, CC wakeup on, DP/DM,<br>SBU ON with ADC/CSA/UVOV On | -   | 500 | -   | μΑ   | IDD_DS1 + DP/DM,<br>SBU, CC ON,<br>ADC/CSA/UVOV ON                                   |  |  |
| XRES Current | XRES Current        |                                                                               |     |     |     |      |                                                                                      |  |  |
| SID307       | I <sub>DD_XR</sub>  | Supply current while XRES asserted                                            | I   | 130 | _   | μΑ   | Power Source = V <sub>SYS</sub> = 3.3 V, Type-C not attached, T <sub>A</sub> = 25 °C |  |  |

# Table 10. AC Specifications (Guaranteed by Characterization)

| Spec ID    | Parameter              | Description                                               | Min | Тур | Max | Unit | Details/Conditions   |
|------------|------------------------|-----------------------------------------------------------|-----|-----|-----|------|----------------------|
| SID.CLK#4  | F <sub>CPU</sub>       | CPU input frequency                                       | _   | _   | 48  | MHz  | All V <sub>DDD</sub> |
| SID.PWR#21 | T <sub>DEEPSLEEP</sub> | Wakeup from Deep Sleep mode                               | _   | 35  | _   | μs   |                      |
| SYS.XRES#5 | T <sub>XRES</sub>      | External reset pulse width                                | 5   | _   | _   | μs   | Guaranteed by        |
| SYS.FES#1  | T_PWR_RDY              | Power-up to "Ready to accept I <sup>2</sup> C/CC command" | _   | 5   | 25  | ms   | characterization.    |

1/0

Table 11. I/O DC Specifications

| Spec ID     | Parameter                  | Description                               | Min                     | Тур | Max                   | Unit | Details/Conditions                                                                 |
|-------------|----------------------------|-------------------------------------------|-------------------------|-----|-----------------------|------|------------------------------------------------------------------------------------|
| SID.GIO#37  | V <sub>IH_CMOS</sub>       | Input voltage HIGH threshold              | 0.7 × V <sub>DDIO</sub> | -   | _                     | V    | CMOS input                                                                         |
| SID.GIO#38  | V <sub>IL_CMOS</sub>       | Input voltage LOW threshold               | _                       | -   | $0.3 \times V_{DDIO}$ | V    | CMOS input                                                                         |
| SID.GIO#39  | V <sub>IH_VDDIO2.7-</sub>  | LVTTL input, V <sub>DDIO</sub> < 2.7 V    | $0.7 \times V_{DDIO}$   | _   | -                     | V    | _                                                                                  |
| SID.GIO#40  | V <sub>IL_VDDIO2.7</sub> - | LVTTL input, V <sub>DDIO</sub> < 2.7 V    | _                       | _   | $0.3 \times V_{DDIO}$ | V    | _                                                                                  |
| SID.GIO#41  | V <sub>IH_VDDIO2.7+</sub>  | LVTTL input, $V_{DDIO} \ge 2.7 \text{ V}$ | 2.0                     | _   | -                     | V    | _                                                                                  |
| SID.GIO#42  | V <sub>IL_VDDIO2.7+</sub>  | LVTTL input, $V_{DDIO} \ge 2.7 \text{ V}$ | _                       | _   | 0.8                   | V    | _                                                                                  |
| SID.GIO#33  | V <sub>OH</sub>            | Output voltage HIGH level                 | $V_{\rm DDIO} - 0.6$    | _   | -                     | V    | $I_{OH}$ = -4 mA at 3 V $V_{DDIO}$                                                 |
| SID.GIO#34  | V <sub>OH</sub>            | Output voltage HIGH level                 | $V_{\rm DDIO} - 0.5$    | _   | -                     | V    | I <sub>OH</sub> = -1mA at 1.8 V V <sub>DDIO</sub>                                  |
| SID.GIO#35  | V <sub>OL</sub>            | Output voltage LOW level                  | _                       | _   | 0.6                   | V    | I <sub>OL</sub> = 4 mA at 1.8 V V <sub>DDIO</sub>                                  |
| SID.GIO#35A | V <sub>OL_I2C_2</sub>      | Output low voltage                        | _                       | -   | 0.4                   | V    | $I_{OL}$ = 3 mA, $V_{DDIO}$ > 2 V                                                  |
| SID.GIO#35B | V <sub>OL_I2C_3</sub>      | Output low voltage                        | _                       | -   | 0.6 <sup>[10]</sup>   | V    | I <sub>OL</sub> = 6 mA, V <sub>DDIO</sub> > 1.71 V                                 |
| SID.GIO#35C | V <sub>OL1_20mA</sub>      | Output low voltage                        | -                       | 1   | 0.4                   | ٧    | $I_{OL}$ = 20 mA, $V_{DDIO}$ > 3 V, applicable for overvoltage-tolerant pins only. |
| SID.GIO#36  | V <sub>OL</sub>            | Output voltage LOW level                  | _                       | -   | 0.6                   | V    | I <sub>OL</sub> = 10 mA (IOL_LED) at 3 V<br>V <sub>DDIO</sub>                      |
| SID.GIO#5   | R <sub>PU</sub>            | Pull-up resistor value                    | 3.5                     | 5.6 | 8.5                   | kΩ   | +25 °C T <sub>A</sub> , All V <sub>DDIO</sub>                                      |
| SID.GIO#6   | R <sub>PD</sub>            | Pull-down resistor value                  | 3.5                     | 5.6 | 8.5                   | kΩ   | +25 °C T <sub>A</sub> , All V <sub>DDIO</sub>                                      |
| SID.GIO#16  | I <sub>IL</sub>            | Input leakage current (absolute value)    | _                       | ı   | 2                     | nA   | +25 °C T <sub>A</sub> , 3-V V <sub>DDIO</sub>                                      |
| SID.GIO#17  | C <sub>PIN</sub>           | Max pin capacitance                       | _                       | 3   | 7                     | pF   | _                                                                                  |

Document Number: 002-17682 Rev. \*M Page 23 of 43

<sup>10.</sup> In order to drive full bus load at 400 kHz, 6 mA  $I_{OL}$  is required at 0.6 V  $V_{OL}$ . Parts not meeting this specification can still function, but not at 400 kHz and 400 pF.



Table 11. I/O DC Specifications (continued)

| Spec ID     | Parameter              | Description             | Min                         | Тур | Max | Unit | Details/Conditions                                         |
|-------------|------------------------|-------------------------|-----------------------------|-----|-----|------|------------------------------------------------------------|
| SID.GIO#43  | V <sub>HYSTTL</sub>    | Input hysteresis, LVTTL | 15                          | 40  | -   | mV   | V <sub>DDIO</sub> > 2.7 V. Guaranteed by characterization. |
| SID.GIO#44  | V <sub>HYSCMOS</sub>   | Input hysteresis CMOS   | 0.05 ×<br>V <sub>DDIO</sub> | -   | -   | mV   | V <sub>DDIO</sub> < 4.5 V                                  |
| SID.GIO#44A | V <sub>HYSCMOS55</sub> | Input hysteresis CMOS   | 200                         | _   | _   | mV   | V <sub>DDIO</sub> > 4.5 V                                  |

Note

Table 12. I/O AC Specifications (Guaranteed by Characterization)

| Spec ID    | Parameter              | Description                                                                     | Min | Тур | Max | Unit | Details/Conditions                                   |
|------------|------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|------------------------------------------------------|
| SID70      | T <sub>RISEF</sub>     | Rise time in Fast Strong mode                                                   | 2   | _   | 12  | ns   | $3.3\text{-V V}_{DDIO}$ , $C_{load} = 25 \text{ pF}$ |
| SID71      | T <sub>FALLF</sub>     | Fall time in Fast Strong mode                                                   | 2   | _   | 12  | ns   | $3.3\text{-V V}_{DDIO}$ , $C_{load} = 25 \text{ pF}$ |
| SID.GIO#46 | T <sub>RISES</sub>     | Rise time in Slow Strong mode                                                   | 10  | _   | 60  | ns   | 3.3-V V <sub>DDIO</sub> , C <sub>load</sub> = 25 pF  |
| SID.GIO#47 | T <sub>FALLS</sub>     | Fall time in Slow Strong mode                                                   | 10  | _   | 60  | ns   | $3.3\text{-V V}_{DDIO}$ , $C_{load} = 25 \text{ pF}$ |
| SID.GIO#48 | F <sub>GPIO_OUT1</sub> | GPIO $F_{OUT}$ ; 3.3 V $\leq$ V <sub>DDIO</sub> $\leq$ 5.5 V. Fast Strong mode. | -   | 1   | 16  | MHz  | 90/10%, 25-pF load                                   |
| SID.GIO#49 | F <sub>GPIO_OUT2</sub> | GPIO $F_{OUT}$ ; 1.7 $V \le V_{DDIO} \le 3.3 V$ . Fast Strong mode.             | _   | _   | 16  | MHz  | 90/10%, 25-pF load                                   |
| SID.GIO#50 | F <sub>GPIO_OUT3</sub> | GPIO $F_{OUT}$ ; 3.3 V $\leq$ V <sub>DDIO</sub> $\leq$ 5.5 V. Slow Strong mode. | _   | _   | 7   | MHz  | 90/10%, 25-pF load                                   |
| SID.GIO#51 | F <sub>GPIO_OUT4</sub> | GPIO $F_{OUT}$ ; 1.7 $V \le V_{DDIO} \le 3.3 V$ . Slow Strong mode.             | _   | _   | 3.5 | MHz  | 90/10%, 25-pF load                                   |
| SID.GIO#52 | F <sub>GPIO_IN</sub>   | GPIO input operating frequency; 1.7 V $\leq$ V <sub>DDIO</sub> $\leq$ 5.5 V.    | _   | _   | 16  | MHz  | 90/10% V <sub>IO</sub>                               |

## XRES

# Table 13. XRES DC Specifications

| Spec ID    | Parameter            | Description                  | Min                   | Тур                      | Max                   | Unit | Details/Conditions             |
|------------|----------------------|------------------------------|-----------------------|--------------------------|-----------------------|------|--------------------------------|
| SID.XRES#1 | V <sub>IH</sub>      | Input voltage HIGH threshold | $0.7 \times V_{DDIO}$ | _                        | _                     | V    | CMOS input                     |
| SID.XRES#2 | $V_{IL}$             | Input voltage LOW threshold  | _                     | _                        | $0.3 \times V_{DDIO}$ | V    | CMOS input                     |
| SID.XRES#3 | C <sub>IN</sub>      | Input capacitance            | _                     | _                        | 7                     | pF   | _                              |
| SID.XRES#4 | V <sub>HYSXRES</sub> | Input voltage hysteresis     | -                     | 0.05 × V <sub>DDIO</sub> | -                     | mv   | Guaranteed by characterization |

Document Number: 002-17682 Rev. \*M Page 24 of 43

<sup>10.</sup> In order to drive full bus load at 400 kHz, 6 mA I<sub>OL</sub> is required at 0.6 V V<sub>OL</sub>. Parts not meeting this specification can still function, but not at 400 kHz and 400 pF.



## **Digital Peripherals**

The following specifications apply to the Timer/Counter/PWM peripherals in the Timer mode.

PWM for GPIO Pins

 Table 14. PWM AC Specifications (Guaranteed by Characterization)

| Spec ID      | Parameter             | Description                  | Min  | Тур | Max | Unit | Details/Conditions                                                                                 |
|--------------|-----------------------|------------------------------|------|-----|-----|------|----------------------------------------------------------------------------------------------------|
| SID.TCPWM.3  | T <sub>CPWMFREQ</sub> | Operating frequency          | -    | _   | Fc  | MHz  | Fc max = CLK_SYS.<br>Maximum = 48 MHz.                                                             |
| SID.TCPWM.4  | T <sub>PWMENEXT</sub> | Input trigger pulse width    | 2/Fc | _   | _   | ns   | For all trigger events                                                                             |
| SID.TCPWM.5  | T <sub>PWMEXT</sub>   | Output trigger pulse width   | 2/Fc | -   | _   | ns   | Minimum possible width of Overflow,<br>Underflow, and CC (Counter equals<br>Compare value) outputs |
| SID.TCPWM.5A | T <sub>CRES</sub>     | Resolution of counter        | 1/Fc | _   | _   | ns   | Minimum time between successive counts                                                             |
| SID.TCPWM.5B | PWM <sub>RES</sub>    | PWM resolution               | 1/Fc | _   | -   | ns   | Minimum pulse width of PWM output                                                                  |
| SID.TCPWM.5C | Q <sub>RES</sub>      | Quadrature inputs resolution | 1/Fc | _   | _   | ns   | Minimum pulse width between quadrature-phase inputs                                                |

P<sub>C</sub>

# Table 15. Fixed I<sup>2</sup>C AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter         | Description | Min | Тур | Max | Unit | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|------|--------------------|
| SID153  | F <sub>I2C1</sub> | Bit rate    | -   | ı   | 1   | Mbps | -                  |

**UART** 

## Table 16. Fixed UART AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter         | Description | Min | Тур | Max | Unit | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|------|--------------------|
| SID162  | F <sub>UART</sub> | Bit rate    | -   | _   | 1   | Mbps | -                  |

SPI

# Table 17. Fixed SPI AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter | Description                                       | Min | Тур | Max | Unit | Details/Conditions |
|---------|-----------|---------------------------------------------------|-----|-----|-----|------|--------------------|
| SID166  | Leon      | SPI operating frequency (Master; 6X oversampling) | 1   | -   | 8   | MHz  | _                  |

## Table 18. Fixed SPI Master Mode AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter        | Description                             | Min | Тур | Max | Unit | Details/Conditions               |
|---------|------------------|-----------------------------------------|-----|-----|-----|------|----------------------------------|
| SID167  | T <sub>DMO</sub> | MOSI valid after SClock driving edge    | -   | _   | 15  | ns   | _                                |
| SID168  | T <sub>DSI</sub> | MISO valid before SClock capturing edge | 20  | -   | -   | ns   | Full clock, late MISO sampling   |
| SID169  | T <sub>HMO</sub> | Previous MOSI data hold time            | 0   | _   | _   | ns   | Referred to slave capturing edge |

Document Number: 002-17682 Rev. \*M Page 25 of 43



# Table 19. Fixed SPI Slave Mode AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter            | Description                                          | Min | Тур | Max                     | Unit | Details/Conditions                  |
|---------|----------------------|------------------------------------------------------|-----|-----|-------------------------|------|-------------------------------------|
| SID170  | T <sub>DMI</sub>     | MOSI Valid before Sclock capturing edge              | 40  | _   | _                       | ns   | _                                   |
| SID171  | T <sub>DSO</sub>     | MISO Valid after Sclock driving edge                 | _   | _   | $48 + 3 \times T_{SCB}$ | ns   | T <sub>SCB</sub> = T <sub>CPU</sub> |
| SID171A | T <sub>DSO_EXT</sub> | MISO Valid after Sclock driving edge in Ext Clk mode | -   | _   | 48                      | ns   | _                                   |
| SID172  | T <sub>HSO</sub>     | Previous MISO data hold time                         | 0   | _   | _                       | ns   | _                                   |
| SID172A | T <sub>SSELSCK</sub> | SSEL Valid to first SCK Valid edge                   | 100 | _   | -                       | ns   | _                                   |

## Memory

## Table 20. Flash AC Specifications

| Spec ID   | Parameter               | Description                                                 | Min  | Тур | Max | Unit   | Details/Conditions                   |
|-----------|-------------------------|-------------------------------------------------------------|------|-----|-----|--------|--------------------------------------|
| SID.MEM#4 | T <sub>ROW_WRITE</sub>  | Row (Block) write time (erase and program)                  | _    | -   | 20  | ms     | _                                    |
| SID.MEM#3 | T <sub>ROW_ERASE</sub>  | Row erase time                                              | _    | _   | 13  | ms     | _                                    |
| SID.MEM#8 | T <sub>ROWPROGRAM</sub> | Row program time after erase                                | _    | _   | 7   | ms     | 25 °C to 55 °C, All V <sub>DDD</sub> |
| SID178    | T <sub>BULKERASE</sub>  | Bulk erase time (128 KB)                                    | _    | _   | 35  | ms     | Guaranteed by design                 |
| SID180    | T <sub>DEVPROG</sub>    | Total device program time                                   | _    | _   | 25  | s      | Guaranteed by design                 |
| SID.MEM#6 | F <sub>END</sub>        | Flash endurance                                             | 100k | _   | _   | cycles | -                                    |
| SID182    | F <sub>RET1</sub>       | Flash retention, T <sub>A</sub> ≤ 55 °C,<br>100K P/E cycles | 20   | -   | _   | years  | _                                    |
| SID182A   | F <sub>RET2</sub>       | Flash retention, T <sub>A</sub> ≤ 85 °C,<br>10K P/E cycles  | 10   | -   | _   | years  | _                                    |

## **System Resources**

Power-on-Reset (POR) with Brownout

## Table 21. Imprecise Power On Reset (PRES)

| Spec ID | Parameter             | Description          | Min  | Тур | Max  | Unit | Details/Conditions |
|---------|-----------------------|----------------------|------|-----|------|------|--------------------|
| SID185  | V <sub>RISEIPOR</sub> | Rising trip voltage  | 0.80 | _   | 1.50 | V    | Guaranteed by      |
| SID186  | V <sub>FALLIPOR</sub> | Falling trip voltage | 0.70 | _   | 1.4  | ٧    | characterization   |

# Table 22. Precise Power On Reset (POR) (Guaranteed by Characterization)

| Spec ID | Parameter              | Description                                              | Min  | Тур | Max  | Unit | Details/Conditions                |
|---------|------------------------|----------------------------------------------------------|------|-----|------|------|-----------------------------------|
| SID190  | V <sub>FALLPPOR</sub>  | Brownout Detect (BOD) trip voltage in active/sleep modes | 1.48 | -   | 1.62 | V    | Guaranteed by<br>characterization |
| SID192  | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep mode                      | 1.1  | _   | 1.5  | V    | Characterization                  |

Document Number: 002-17682 Rev. \*M Page 26 of 43



## SWD Interface

Table 23. SWD Interface Specifications

| Spec ID   | Parameter    | Description                                           | Min      | Тур | Max      | Unit | Details/Conditions               |  |
|-----------|--------------|-------------------------------------------------------|----------|-----|----------|------|----------------------------------|--|
| SID.SWD#1 | F_SWDCLK1    | $3.3 \text{ V} \le \text{V}_{DDIO} \le 5.5 \text{ V}$ | ı        | -   | 14       | MHz  | SWDCLK ≤ 1/3 CPU clock frequency |  |
| SID.SWD#2 | F_SWDCLK2    | $2.7 \text{ V} \le \text{V}_{DDIO} \le 3.3 \text{ V}$ | -        | _   | 7        | MHz  | SWDCLK ≤ 1/3 CPU clock frequency |  |
| SID.SWD#3 | T_SWDI_SETUP | T = 1/f SWDCLK                                        | 0.25 × T | -   | _        | ns   |                                  |  |
| SID.SWD#4 | T_SWDI_HOLD  | T = 1/f SWDCLK                                        | 0.25 × T | -   | _        | ns   | Guaranteed by                    |  |
| SID.SWD#5 | T_SWDO_VALID | T = 1/f SWDCLK                                        | _        | -   | 0.50 × T | ns   | characterization                 |  |
| SID.SWD#6 | T_SWDO_HOLD  | T = 1/f SWDCLK                                        | 1        | _   | _        | ns   |                                  |  |

Internal Main Oscillator

## Table 24. IMO AC Specifications

(Guaranteed by Design)

| Spec ID     | Parameter               | Description                             | Min | Тур | Max | Unit | Details/Conditions                                                                                                       |
|-------------|-------------------------|-----------------------------------------|-----|-----|-----|------|--------------------------------------------------------------------------------------------------------------------------|
| SID.CLK#13  | F <sub>IMOTOL</sub>     | Frequency variation at 48 MHz (trimmed) | _   | -   | ±2  | %    | $2.7 \text{ V} \le \text{V}_{\text{DDD}} < 5.5 \text{ V}.$<br>$-25 \text{ °C} \le \text{T}_{\text{A}} \le 85 \text{ °C}$ |
| SID.CLK#13A | F <sub>IMOTOLVCCD</sub> | Frequency variation at 48 MHz (trimmed) | _   | -   | ±4  | %    | All conditions                                                                                                           |
| SID226      | T <sub>STARTIMO</sub>   | IMO start-up time                       | _   | _   | 7   | μs   | -                                                                                                                        |
| SID.CLK#1   | F <sub>IMO</sub>        | IMO frequency                           | 1   | 48  | _   | MHz  | _                                                                                                                        |

Internal Low-speed Oscillator

# Table 25. ILO AC Specifications

| Spec ID   | Parameter              | Description                   | Min | Тур | Max | Unit | Details/Conditions |
|-----------|------------------------|-------------------------------|-----|-----|-----|------|--------------------|
| SID234    | T <sub>STARTILO1</sub> | I <sub>LO</sub> start-up time | -   | ı   | 2   | ms   | Guaranteed by      |
| SID238    | T <sub>ILODUTY</sub>   | I <sub>LO</sub> duty cycle    | 40  | 50  | 60  | %    | characterization   |
| SID.CLK#5 | F <sub>ILO</sub>       | I <sub>LO</sub> frequency     | 20  | 40  | 80  | kHz  | _                  |

## Table 26. PD DC Specifications

| Spec ID          | Parameter  | Description                                                                | Min   | Тур | Max   | Unit | Details/Conditions   |
|------------------|------------|----------------------------------------------------------------------------|-------|-----|-------|------|----------------------|
| SID.DC.cc_shvt.1 | vSwing     | Transmitter Output High Voltage                                            | 1.05  | _   | 1.2   | V    | _                    |
| SID.DC.cc_shvt.2 | vSwing_low | Transmitter Output Low Voltage                                             |       | _   | 0.075 | V    | _                    |
| SID.DC.cc_shvt.3 | zDriver    | Transmitter output impedance                                               | 33    | _   | 75    | Ω    | _                    |
| SID.DC.cc_shvt.4 | zBmcRx     | Receiver Input Impedance                                                   | 10    | _   |       | МΩ   | Guaranteed by design |
| SID.DC.cc_shvt.5 | ldac_std   | Source current for USB standard advertisement                              | 64    | -   | 96    | μA   | -                    |
| SID.DC.cc_shvt.6 | ldac_1p5a  | Source current for 1.5A at 5 V advertisement                               | 165.6 | -   | 194.4 | μA   | -                    |
| SID.DC.cc_shvt.7 | ldac_3a    | Source current for 3A at 5 V advertisement                                 | 303.6 | -   | 356.4 | μA   | -                    |
| SID.DC.cc_shvt.8 | Rd         | Pull down termination resistance when acting as UFP (upstream facing port) | 4.59  | _   | 5.61  | kΩ   | -                    |

Document Number: 002-17682 Rev. \*M Page 27 of 43



 Table 26. PD DC Specifications (continued)

| Spec ID           | Parameter        | Description                                                                                         | Min  | Тур | Max  | Unit | Details/Conditions |
|-------------------|------------------|-----------------------------------------------------------------------------------------------------|------|-----|------|------|--------------------|
| SID.DC.cc_shvt.9  | Rd_db            | Pull down termination resistance<br>when acting as UFP, with dead<br>battery (upstream facing port) | 4.08 | -   | 6.12 | kΩ   | -                  |
| SID.DC.cc_shvt.10 | zOPEN            | CC impedance to ground when disabled                                                                | 108  | -   |      | kΩ   | -                  |
| SID.DC.cc_shvt.11 | DFP_default_0p2  | CC voltages on DFP side-Standard USB                                                                | 0.15 | -   | 0.25 | V    | -                  |
| SID.DC.cc_shvt.12 | DFP_1.5A_0p4     | CC voltages on DFP side-1.5A                                                                        | 0.35 | -   | 0.45 | V    | -                  |
| SID.DC.cc_shvt.13 | DFP_3A_0p8       | CC voltages on DFP side-3A                                                                          | 0.75 | -   | 0.85 | V    | _                  |
| SID.DC.cc_shvt.14 | DFP_3A_2p6       | CC voltages on DFP side-3A                                                                          | 2.45 | -   | 2.75 | V    | _                  |
| SID.DC.cc_shvt.15 | UFP_default_0p66 | CC voltages on UFP side-Standard USB                                                                | 0.61 | _   | 0.7  | V    | -                  |
| SID.DC.cc_shvt.16 | UFP_1.5A_1p23    | CC voltages on UFP side-1.5A                                                                        | 1.16 | -   | 1.31 | V    | -                  |
| SID.DC.cc_shvt.17 | Vattach_ds       | Deep sleep attach threshold                                                                         | 0.3  | -   | 0.6  | %    | -                  |
| SID.DC.cc_shvt.18 | Rattach_ds       | Deep sleep pull-up resistor                                                                         | 10   | -   | 50   | kΩ   | -                  |
| SID.DC.cc_shvt.30 | FS_0p53          | Voltage threshold for Fast Swap<br>Detect                                                           | 0.49 | -   | 0.58 | V    | _                  |

# Analog to Digital Converter

# Table 27. ADC DC Specifications

| Spec ID   | Parameter  | Description                | Min          | Тур | Max                 | Unit | Details/Conditions                                      |
|-----------|------------|----------------------------|--------------|-----|---------------------|------|---------------------------------------------------------|
| SID.ADC.1 | Resolution | ADC resolution             | _            | 8   | _                   | Bits | _                                                       |
| SID.ADC.2 | INL        | Integral non-linearity     | -1.5         | -   | 1.5                 | LSB  | _                                                       |
| SID.ADC.3 | DNL        | Differential non-linearity | -2.5         | -   | 2.5                 | LSB  | _                                                       |
| SID.ADC.4 | Gain Error | Gain error                 | -1.5         | -   | 1.5                 | LSB  | _                                                       |
| SID.ADC.5 | VREF_ADC1  | Reference voltage of ADC   | $V_{DDDmin}$ | _   | $V_{\text{DDDmax}}$ |      | Reference voltage<br>generated from<br>V <sub>DDD</sub> |
| SID.ADC.6 | VREF_ADC2  | Reference voltage of ADC   | 1.96         | 2.0 | 2.04                | V    | Reference voltage<br>generate from<br>bandgap           |



## Charger Detect

**Table 28. Charger Detect Specifications** 

| Spec ID      | Parameter | Description                                | Min   | Тур | Max   | Unit | Details/Conditions |
|--------------|-----------|--------------------------------------------|-------|-----|-------|------|--------------------|
| DC.CHGDET.1  | VDAT_REF  | Data detect voltage in charger detect mode | 250   | -   | 400   | mV   | _                  |
| DC.CHGDET.2  | VDM_SRC   | Dn voltage source in charger detect mode   | 500   | -   | 700   | mV   | _                  |
| DC.CHGDET.3  | VDP_SRC   | Dp voltage source in charger detect mode   | 500   | -   | 700   | mV   | _                  |
| DC.CHGDET.4  | IDM_SINK  | Dn sink current in charger detect mode     | 25    | -   | 175   | μΑ   | _                  |
| DC.CHGDET.5  | IDP_SINK  | Dp sing current in charger detect mode     | 25    | -   | 175   | μΑ   | _                  |
| DC.CHGDET.6  | IDP_SRC   | Data contact detect current source         | 7     | _   | 13    | μA   | _                  |
| DC.CHGDET.27 | RDP_UP    | Qualcomm pull-up termination on Dp/Dn      | 0.9   | -   | 1.575 | kΩ   | _                  |
| DC.CHGDET.32 | RDM_UP    | Dp/Dn pull-up resistance                   | 0.9   | _   | 1.575 | kΩ   | _                  |
| DC.CHGDET.28 | RDP_DWN   | Qualcomm pull-down termination on Dp/Dn    | 14.25 | -   | 24.8  | kΩ   | _                  |
| DC.CHGDET.31 | RDM_DWN   | Dp/Dn pull-down resistance                 | 14.25 | _   | 24.8  | kΩ   | _                  |
| DC.CHGDET.29 | RDAT_LKG  | Data line leakage on Dp/Dn                 | 300   | _   | 500   | kΩ   | _                  |
| DC.CHGDET.34 | VSETH     | Logic Threshold                            | 1.26  | _   | 1.54  | V    | _                  |

# Table 29. V<sub>BUS</sub> Regulator AC Specifications

| Spec ID         | Parameter          | Description                                                     | Min | Тур | Max | Unit | Details/Conditions                                                                                                                     |
|-----------------|--------------------|-----------------------------------------------------------------|-----|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------|
| SID.AC.20VREG.1 | T <sub>START</sub> | Total start up time for the regulator supply outputs            | 1   | -   | 120 | μs   | Apply V <sub>BUS</sub> and measure start time on V <sub>DDD</sub> pin.                                                                 |
| SID.AC.20VREG.2 | T <sub>STOP</sub>  | Regulator power down time from vreg_en = 0 to regulator disable | ı   | _   | 1   | μs   | Time from assertion of<br>an internal disable<br>signal to for load current<br>on V <sub>DDD</sub> to decrease<br>from 30 mA to 10 µA. |

# Table 30. $V_{\rm SYS}$ Switch Specifications

| Spec ID         | Parameter | Description                                                    | Min | Тур | Max | Unit | Details/Conditions                                                  |
|-----------------|-----------|----------------------------------------------------------------|-----|-----|-----|------|---------------------------------------------------------------------|
| SID.DC.VDDDSW.1 |           | Resistance from supply input to output supply V <sub>DDD</sub> | _   | -   | 1.5 | Ω    | Measured with a load current of 5 mA to 10 mA on V <sub>DDD</sub> . |

Document Number: 002-17682 Rev. \*M Page 29 of 43



# Table 31. CSA DC Specifications

| Spec ID       | Parameter        | Description                                                                                         | Min        | Тур | Max  | Unit | Details/Conditions |
|---------------|------------------|-----------------------------------------------------------------------------------------------------|------------|-----|------|------|--------------------|
| SID.DC.CSA.21 | Out_E_Trim_15_DS | Cumulative output Error for Av = 15,<br>after trim, using Deep sleep<br>(beta-multiplier) reference | <b>-</b> 7 | -   | 7    | %    |                    |
| SID.DC.CSA.22 |                  | Cumulative output Error for Av = 15, after trim, using bandgap reference                            | -4.5       | _   | 4.5  | %    | _                  |
| SID.DC.CSA.23 |                  | Cumulative output Error for Av = 100, after trim, using Deep sleep (beta-multiplier) reference      | -24.5      | _   | 24.5 | %    | -                  |

# Table 32. UV/OV Specifications

| Spec ID      | Parameter            | Description                                                                    | Min | Тур | Max | Unit | Details/Conditions |
|--------------|----------------------|--------------------------------------------------------------------------------|-----|-----|-----|------|--------------------|
| SID.UVOV.1   | V <sub>THUVOV1</sub> | Voltage threshold accuracy in active mode using bandgap reference              | -   | ±3  | _   | %    | -                  |
| SID.UVOV.2   | V <sub>THUVOV2</sub> | Voltage threshold accuracy in Deep<br>Sleep mode using Deep Sleep<br>reference | _   | ±5  | _   | %    | -                  |
| SID.COMP_ACC | COMP_ACC             | Comparator input offset at 4s                                                  | -15 | _   | 15  | mV   | _                  |

## **Table 33. PFET Gate Driver DC Specifications**

| Spec ID       | Parameter | Description                       | Min | Тур | Max | Unit | Details/Conditions |
|---------------|-----------|-----------------------------------|-----|-----|-----|------|--------------------|
| SID.DC.PGDO.1 | $R_{pd}$  | Resistance when "pull_dn" enabled | _   | -   | 5   | kΩ   | _                  |

# **Table 34. PFET Gate Driver AC Specifications**

| Spec ID       | Parameter                | Description                   | Min | Тур | Max | Unit | Details/Conditions   |
|---------------|--------------------------|-------------------------------|-----|-----|-----|------|----------------------|
| SID.AC.PGDO.2 | T <sub>r_discharge</sub> | Discharge Rate of output note | -   | _   | 5   | V/µs | Guaranteed by design |

## SBU

# Table 35. SBU Switch DC Specifications

| Spec ID         | Parameter     | Description                                                      | Min  | Тур | Max      | Unit | Details/Conditions |
|-----------------|---------------|------------------------------------------------------------------|------|-----|----------|------|--------------------|
| SID.DC.20sbu.1  | Ron1          | On resistances for Aux switch at 3.3 V input                     | -    | 4   | 7        | Ω    | _                  |
| SID.DC.20sbu.2  | Ron2          | On resistances for Aux switch at 1 V input                       | -    | 3   | 5        | Ω    | _                  |
| SID.DC.20sbu.4  | lleak1        | Pin leakage current for SBU1, SBU2                               | -4.5 | _   | 4.5      | μA   | _                  |
| SID.DC.20sbu.5  | lleak2        | Pin leakage current for LSTX, LSRX, AUX_P, AUX_N                 | -1   | _   | 1        | μA   | _                  |
| SID.DC.20sbu.6  | Rpu_aux_1     | Pull-up resistance on AUX_P/N                                    | 80   | _   | 320      | ΚΩ   | _                  |
| SID.DC.20sbu.7  | Rpu_aux_2     | Pull-up resistance on AUX_P/N                                    | 0.8  | _   | 1.4      | МΩ   | _                  |
| SID.DC.20sbu.8  | Rpd_aux_1     | Pull-down resistance on AUX_P/N                                  | 80   | _   | 120      | ΚΩ   | _                  |
| SID.DC.20sbu.9  | Rpd_aux_2     | Pull-down resistance on AUX_P/N                                  | 0.3  | _   | 1.2      | МΩ   | _                  |
| SID.DC.20sbu.10 | Rpd_aux_3     | Pull-down resistance on AUX_P/N                                  | 250  | _   | 611      | ΚΩ   | _                  |
| SID.DC.20sbu.11 | Rpd_aux_4     | Pull-down resistance on AUX_P/N                                  | 0.3  | _   | 6.11     | МΩ   | _                  |
| SID.DC.20sbu.16 | OVP_threshold | Over-voltage protection detection threshold above $V_{\rm DDIO}$ | 200  | _   | 120<br>0 | mV   | _                  |

Document Number: 002-17682 Rev. \*M Page 30 of 43



Table 35. SBU Switch DC Specifications (continued)

| Spec ID         | Parameter       | Description                                                                | Min | Тур | Max | Unit | Details/Conditions   |
|-----------------|-----------------|----------------------------------------------------------------------------|-----|-----|-----|------|----------------------|
| SID.DC.20sbu.17 | lsx_ron_3p3     | On resistances of LSTX/LSRX to SBU1/2 switch at 3.3 V input                | -   | 8.5 | 17  | Ω    | -                    |
| SID.DC.20sbu.18 | lsx_ron_1       | On resistances of LSTX/LSRX to SBU1/2 switch at 1 V input                  | _   | 5.5 | 11  | Ω    | -                    |
| SID.DC.20sbu.19 | aux_ron_flat_fs | Switch On flat resistances of AUX_P/N to SBU1/2 switch (from 0 to 3.3 V)   | _   | -   | 2.5 | Ω    | Guaranteed by design |
| SID.DC.20sbu.20 | aux_ron_flat_hs | Switch On flat resistances of AUX_P/N to SBU1/2 switch (from 0 to 1 V)     | _   | -   | 0.5 | Ω    | Guaranteed by design |
| SID.DC.20sbu.21 | lsx_ron_flat_fs | Switch On flat resistances of LSTX/LSRX to SBU1/2 switch (from 0 to 3.3 V) | _   | _   | 5   | Ω    | Guaranteed by design |
| SID.DC.20sbu.22 | lsx_ron_flat_hs | Switch On flat resistances of LSTX/LSRX to SBU1/2 switch (from 0 to 1 V)   | _   | _   | 0.5 | Ω    | Guaranteed by design |

## Table 36. SBU Switch AC Specifications

| Spec ID        | Parameter          | Description                                                                             | Min             | Тур | Max | Unit | Details/Conditions   |
|----------------|--------------------|-----------------------------------------------------------------------------------------|-----------------|-----|-----|------|----------------------|
| SID.AC.20sbu.1 | Con                | Switch ON capacitance                                                                   | -               | _   | 120 | pF   | _                    |
| SID.AC.20sbu.2 | Coff               | Switch OFF capacitance - Connector side                                                 | _               | 1   | 80  | pF   | _                    |
| SID.AC.20sbu.3 | Off_isolation      | Switch isolation at F = 1 MHz                                                           | -50             | _   |     | dB   | _                    |
| SID.AC.20sbu.4 | T <sub>ON</sub>    | SBU Switch turn-on time                                                                 | _               | _   | 200 | μs   | _                    |
| SID.AC.20sbu.5 | T <sub>OFF</sub>   | SBU Switch turn-off time                                                                | _               | _   | 400 | μs   | Guaranteed by design |
| SID.AC.20sbu.6 | Off_isolation_tran | Coupling on sbu1,2 terminated to 50 ohm, switch-OFF, Rail-to-rail toggling on LSTX/LSRX | -60             | -   | 60  | mV   | Guaranteed by design |
| SID.AC.20sbu.7 | X_talk_AC          | Cross talk of Switch at F=1 MHz<br>SBU1/2 to SBU2/1                                     | -50             | 1   | 1   | dB   | Guaranteed by design |
| SID.AC.20sbu.8 | X_talk_tran        | Check voltage coupling on SBU2(1) when Data is transferred from LSTX (RX) to SBU1 (2)   | <del>-7</del> 0 | _   | 70  | mV   | Guaranteed by design |

Table 37. DP/DM Switch DC Specifications

| Spec ID        | Parameter   | Description                                             | Min | Тур | Max | Unit | Details/Conditions   |
|----------------|-------------|---------------------------------------------------------|-----|-----|-----|------|----------------------|
| SID.DC.dpdm.1  | Ron_HS      | DPDM On resistance for SYS lines (0 to 0.5 V) - HS mode | _   | _   | 8   | Ω    | _                    |
| SID.DC.dpdm.2  | Ron_FS      | DPDM On resistance for SYS lines (0 to 3.3 V) - FS mode | _   | _   | 12  | Ω    | _                    |
| SID.DC.dpdm.5  | Con_FS      | Switch On capacitance at FS at 6 MHz                    | -   | _   | 50  | pF   | Guaranteed by design |
| SID.DC.dpdm.6  | Con_HS      | Switch on capacitance at HS at 240 MHz                  | _   | -   | 10  | pF   | _                    |
| SID.DC.dpdm.9  | lleak_pin   | pin leakage at DP/DM connector side and host side       | _   | -   | 1   | μΑ   | _                    |
| SID.DC.dpdm.10 | RON_UART    | DPDM On resistance for UART lines (0 to 3.3 V)          | -   | I   | 17  | Ω    | _                    |
| SID.DC.dpdm.11 | RON_FLAT_HS | DPDM On Flat resistance in HS mode (0 to 0.4 V)         | -   | -   | 0.5 | Ω    | Guaranteed by design |



## Table 37. DP/DM Switch DC Specifications (continued)

| Spec ID        | Parameter         | Description                                     | Min | Тур | Max | Unit | Details/Conditions   |
|----------------|-------------------|-------------------------------------------------|-----|-----|-----|------|----------------------|
| SID.DC.dpdm.12 |                   | DPDM On flat resistance in FS mode (0 to 3.3 V) | -   | -   | 4   | Ω    | Guaranteed by design |
| SID.DC.dpdm.13 | RON_FLAT_UA<br>RT | DPDM UART On flat resistance (0 to 3.3 V)       | -   | -   | 4   | Ω    | Guaranteed by design |

# Table 38. DP/DM Switch AC Specifications

| Spec ID        | Parameter             | Description                                                                       | Min | Тур | Max | Unit | Details/Conditions             |
|----------------|-----------------------|-----------------------------------------------------------------------------------|-----|-----|-----|------|--------------------------------|
| SID.AC.dpdm.5  | T <sub>ON</sub>       | DP/DM Switch turn-on time                                                         | -   | -   | 200 | μs   | _                              |
| SID.AC.dpdm.6  | T <sub>OFF</sub>      | DP/DM Switch turn-off time                                                        | _   | _   | 0.4 | μs   | Guaranteed by design           |
| SID.AC.dpdm.7  | T <sub>ON_VPUMP</sub> | DP/DM charge pump startup time                                                    | _   | -   | 200 | μs   | Guaranteed by characterization |
| SID.AC.dpdm.8  | Off_isolation_HS      | Switch-off isolation for HS                                                       | -20 | -   | -   | db   | Guaranteed by design           |
| SID.AC.dpdm.9  | Off_isolation_FS      | Switch-off isolation for FS                                                       | -50 | -   | -   | db   | Guaranteed by design           |
| SID.AC.dpdm.10 | X_talk                | Cross talk of Switch From FS to HS at F = 12 MHz                                  | -50 | _   | _   | db   | Guaranteed by design           |
| SID.AC.dpdm.11 | uart_coupling         | peak to peak coupling of UART signal to DP lines. (UART swinging from 0 to 3.3 V) | _   | -   | 20  | mV   | Guaranteed by design           |

## Table 39. VCONN Switch DC Specifications

| Spec ID           | Parameter        | Description                                                                                                                                               | Min | Тур | Max  | Unit | Details/Conditions   |
|-------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|----------------------|
| SID.DC.20VCONN.1  | Ron              | Switch ON resistance at V5V = 5 V with 215-mA load current                                                                                                | -   | 1.4 | 2    | Ω    | _                    |
| SID.DC.20VCONN.9  | I <sub>OCP</sub> | Overcurrent detection range for CC1/CC2                                                                                                                   | 440 | -   | 600  | mA   | _                    |
| SID.DC.20VCONN.10 | OVP_threshold    | Overvoltage protection detection threshold above V <sub>DDD</sub> or V5V whichever is higher                                                              | 200 | -   | 1200 | mV   | -                    |
| SID.DC.20VCONN.11 | OVP_hysteresis   | Overvoltage protection detection hysteresis                                                                                                               | 50  | -   | 200  | mV   | Guaranteed by design |
| SID.DC.20VCONN.12 | OCP_hysteresis   | Overcurrent detection hysteresis                                                                                                                          | 20  | _   | 60   | mA   | _                    |
| SID.DC.20vconn.14 | OVP_threshold_on | Overvoltage protection detection threshold above V5V of CC1/2, with CC1 or CC2 switch enabled. Same threshold triggers reverse current protection circuit | 200 | -   | 700  | mV   | _                    |

Document Number: 002-17682 Rev. \*M Page 32 of 43



# Table 40. VCONN Switch AC Specifications

| Spec ID          | Parameter        | Description                | Min | Тур | Max | Unit | Details/Conditions   |
|------------------|------------------|----------------------------|-----|-----|-----|------|----------------------|
| SID.AC.20VCONN.1 | T <sub>ON</sub>  | VCONN switch turn-on time  | _   | _   | 200 | μs   | _                    |
| SID.AC.20VCONN.2 | T <sub>OFF</sub> | VCONN switch turn-off time | _   | _   | 3   | μs   | Guaranteed by design |

# Table 41. $V_{BUS}$ Discharge Specifications

| Spec ID         | Parameter | Description             | Min  | Тур | Max  | Unit | Details/Conditions |
|-----------------|-----------|-------------------------|------|-----|------|------|--------------------|
| SID.VBUS.DISC.1 | Ron1      | 20-V NMOS ON resistance | 1500 | _   | 3000 | Ω    | _                  |
| SID.VBUS.DISC.2 | Ron2      | 20-V NMOS ON resistance | 750  | _   | 1500 | Ω    | _                  |
| SID.VBUS.DISC.3 | Ron3      | 20-V NMOS ON resistance | 500  | _   | 1000 | Ω    | _                  |
| SID.VBUS.DISC.4 | Ron4      | 20-V NMOS ON resistance | 375  | _   | 750  | Ω    | _                  |
| SID.VBUS.DISC.5 | Ron5      | 20-V NMOS ON resistance | 300  | -   | 600  | Ω    | _                  |

Document Number: 002-17682 Rev. \*M Page 33 of 43



## **Ordering Information**

Table 42 lists the EZ-PD CCG5 part numbers and features.

Table 42. EZ-PD CCG5 Ordering Information

| Part Number                      | Application           | Type-C Ports | Dead Battery<br>Termination | Termination<br>Resistor                                                                             | Role  | Package     |
|----------------------------------|-----------------------|--------------|-----------------------------|-----------------------------------------------------------------------------------------------------|-------|-------------|
| CYPD5125-40LQXIT <sup>[14]</sup> | Notebooks, Desktops   | 1            | Yes                         | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup> , R <sub>D-DB</sub> <sup>[13]</sup> | DRP   | 40-pin QFN  |
| CYPD5225-96BZXI                  | Notebooks, Desktops   | 2            | Yes                         | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup> , R <sub>D-DB</sub> <sup>[13]</sup> | DRP   | 96-ball BGA |
| CYPD5225-96BZXIT                 | Trotebooks, Desktops  | _            | 103                         | TYP, TYD, TYD-DB                                                                                    | Ditti | 30-ball BO/ |
| CYPD5235-96BZXI                  | Dock, Upstream port   | 2            | No                          | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup>                                     | DRP   | 96-ball BGA |
| CYPD5235-96BZXIT                 | Dock, Opsilean port   |              | NO                          | 1\p, 1\p                                                                                            | DIXI  | 90-ball bgA |
| CYPD5236-96BZXI                  | Dock, Downstream port | 2            | No                          | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup>                                     | DRP   | 96-ball BGA |
| CYPD5236-96BZXIT                 | Dock, Downstream port | 2            | NO                          | 1Xp, 1XD                                                                                            | DIXI  | 30-Dali DGA |

## **Ordering Code Definitions**



- 11. Termination resistor denoting a downstream facing port.
  12. Termination resistor denoting an accessory or upstream facing port.
  13. Termination resistor denoting dead-battery termination.
- 14. NRND (Not Recommended for New Designs). Refer to the CCG5C Datasheet for pin to pin compatible replacement part.



# **Packaging**

**Table 43. Package Characteristics** 

| Parameter       | Description                           | Conditions | Min | Тур | Max  | Unit |
|-----------------|---------------------------------------|------------|-----|-----|------|------|
| T <sub>A</sub>  | Operating ambient temperature         | Industrial | -40 | 25  | 85   | °C   |
| TJ              | Operating junction temperature        | Industrial | -40 | 25  | 100  | °C   |
| $T_{JA}$        | Package θ <sub>JA</sub> (96-ball BGA) | -          | _   | _   | 56   | °C/W |
| T <sub>JC</sub> | Package θ <sub>JC</sub> (96-ball BGA) | -          | _   | _   | 18.5 | °C/W |
| T <sub>JA</sub> | Package θ <sub>JA</sub> (40-pin QFN)  | -          | _   | _   | 19.3 | °C/W |
| $T_{JC}$        | Package θ <sub>JC</sub> (40-pin QFN)  | -          | -   | -   | 13.6 | °C/W |

**Table 44. Solder Reflow Peak Temperature** 

| Package     | Maximum Peak Temperature | Maximum Time within 5 °C of Peak<br>Temperature |
|-------------|--------------------------|-------------------------------------------------|
| 96-ball BGA | 260 °C                   | 30 seconds                                      |
| 40-pin QFN  | 260 °C                   | 30 seconds                                      |

Table 45. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2

| Package     | MSL   |
|-------------|-------|
| 96-ball BGA | MSL 3 |
| 40-pin QFN  | MSL 3 |

Figure 12. 40-Pin QFN (6 × 6 × 0.6 mm), LR40A/LQ40A 4.6 × 4.6 E-PAD (Sawn) Package Outline, 001-80659



#### NOTES:

- 1. MATCH AREA IS SOLDERABLE EXPOSED PAD
- 2. REFERENCE JEDEC # MO-248
- 3. PACKAGE WEIGHT: 68 ±2 mg
- 4. ALL DIMENSIONS ARE IN MILLIMETERS

001-80659 \*A





Figure 13. 96-Ball BGA (6 × 6 × 1.0 mm), Package Outline, 002-10631



| OVANDOL | DIMENSIONS     |          |      |  |
|---------|----------------|----------|------|--|
| SYMBOL  | MIN.           | NOM.     | MAX. |  |
| Α       | -              |          |      |  |
| A1      | 0.16           | -        | -    |  |
| D       |                | 6.00 BSC |      |  |
| E       |                | 6.00 BSC |      |  |
| D1      | 5.00 BSC       |          |      |  |
| E1      | 5.00 BSC       |          |      |  |
| MD      | 11             |          |      |  |
| ME      | 11             |          |      |  |
| N       |                | 96       |      |  |
| Ø b     | 0.25 0.30 0.35 |          |      |  |
| eD      | 0.50 BSC       |          |      |  |
| еE      | 0.50 BSC       |          |      |  |
| SD      | 0.00           |          |      |  |
| SE      |                | 0.00     |      |  |

## NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. SOLDER BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020.

SIDE VIEW

- 3. "e" REPRESENTS THE SOLDER BALL GRID PITCH.
- 4. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.

  SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

  N IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME.
- DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.
- 6. "SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW "SD" OR "SE" = 0.
  - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW "SD" = eD/2 AND "SE" = eE/2.
- A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK METALIZED MARK, INDENTATION OR OTHER MEANS.
- 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED SOLDER BALLS.
- 9. JEDEC SPECIFICATION NO. REF. : MO-225. 002-10631 \*A



# **Acronyms**

Table 46. Acronyms Used in this Document

| Acronym                  | Description                                                                                                   |
|--------------------------|---------------------------------------------------------------------------------------------------------------|
| ADC                      | analog-to-digital converter                                                                                   |
| API                      | application programming interface                                                                             |
| Arm <sup>®</sup>         | advanced RISC machine, a CPU architecture                                                                     |
| CC                       | configuration channel                                                                                         |
| BOD                      | Brown out Detect                                                                                              |
| CPU                      | central processing unit                                                                                       |
| CRC                      | cyclic redundancy check, an error-checking protocol                                                           |
| CS                       | current sense                                                                                                 |
| DFP                      | downstream facing port                                                                                        |
| DIO                      | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                               |
| DRP                      | dual role port                                                                                                |
| EEPROM                   | electrically erasable programmable read-only memory                                                           |
| EMCA                     | a USB cable that includes an IC that reports cable characteristics (e.g., current rating) to the Type-C ports |
| EMI                      | electromagnetic interference                                                                                  |
| ESD                      | electrostatic discharge                                                                                       |
| FPB                      | flash patch and breakpoint                                                                                    |
| FS                       | full-speed                                                                                                    |
| GPIO                     | general-purpose input/output                                                                                  |
| IC                       | integrated circuit                                                                                            |
| IDE                      | integrated development environment                                                                            |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol                                                           |
| ILO                      | internal low-speed oscillator, see also IMO                                                                   |
| IMO                      | internal main oscillator, see also ILO                                                                        |
| I/O                      | input/output, see also GPIO                                                                                   |
| LVD                      | low-voltage detect                                                                                            |
| LVTTL                    | low-voltage transistor-transistor logic                                                                       |
| MCU                      | microcontroller unit                                                                                          |
| NC                       | no connect                                                                                                    |
| NMI                      | nonmaskable interrupt                                                                                         |
| NVIC                     | nested vectored interrupt controller                                                                          |

Table 46. Acronyms Used in this Document (continued)

| Acronym           | Description                                                                                                        |
|-------------------|--------------------------------------------------------------------------------------------------------------------|
| opamp             | operational amplifier                                                                                              |
| OCP               | overcurrent protection                                                                                             |
| OVP               | overvoltage protection                                                                                             |
| PCB               | printed circuit board                                                                                              |
| PD                | power delivery                                                                                                     |
| PGA               | programmable gain amplifier                                                                                        |
| PHY               | physical layer                                                                                                     |
| POR               | power-on reset                                                                                                     |
| PRES              | precise power-on reset                                                                                             |
| PSoC <sup>®</sup> | Programmable System-on-Chip™                                                                                       |
| PWM               | pulse-width modulator                                                                                              |
| RAM               | random-access memory                                                                                               |
| RISC              | reduced-instruction-set computing                                                                                  |
| RMS               | root-mean-square                                                                                                   |
| RTC               | real-time clock                                                                                                    |
| RX                | receive                                                                                                            |
| SAR               | successive approximation register                                                                                  |
| SCL               | I <sup>2</sup> C serial clock                                                                                      |
| SDA               | I <sup>2</sup> C serial data                                                                                       |
| S/H               | sample and hold                                                                                                    |
| SPI               | Serial Peripheral Interface, a communications protocol                                                             |
| SRAM              | static random access memory                                                                                        |
| SWD               | serial wire debug, a test protocol                                                                                 |
| TX                | transmit                                                                                                           |
| Type-C            | a new standard with a slimmer USB connector and<br>a reversible cable, capable of sourcing up to 100 W<br>of power |
| UART              | Universal Asynchronous Transmitter Receiver, a communications protocol                                             |
| USB               | Universal Serial Bus                                                                                               |
| USBIO             | USB input/output, CCG5 pins used to connect to a USB port                                                          |
| XRES              | external reset I/O pin                                                                                             |

Document Number: 002-17682 Rev. \*M Page 37 of 43



# **Document Conventions**

## **Units of Measure**

Table 47. Units of Measure

| Symbol | Unit of Measure        |
|--------|------------------------|
| °C     | degrees Celsius        |
| Hz     | hertz                  |
| KB     | 1024 bytes             |
| kHz    | kilohertz              |
| kΩ     | kilo ohm               |
| Mbps   | megabits per second    |
| MHz    | megahertz              |
| ΜΩ     | mega-ohm               |
| Msps   | megasamples per second |
| μΑ     | microampere            |
| μF     | microfarad             |
| μs     | microsecond            |
| μV     | microvolt              |

Table 47. Units of Measure (continued)

| Symbol | Unit of Measure    |  |  |  |
|--------|--------------------|--|--|--|
| μW     | microwatt          |  |  |  |
| mA     | milliampere        |  |  |  |
| ms     | millisecond        |  |  |  |
| mV     | millivolt          |  |  |  |
| nA     | nanoampere         |  |  |  |
| ns     | nanosecond         |  |  |  |
| Ω      | ohm                |  |  |  |
| pF     | picofarad          |  |  |  |
| ppm    | parts per million  |  |  |  |
| ps     | picosecond         |  |  |  |
| s      | second             |  |  |  |
| sps    | samples per second |  |  |  |
| V      | volt               |  |  |  |

Document Number: 002-17682 Rev. \*M Page 38 of 43



## References and Links To Applications Collaterals

#### Knowledge Base Articles

- Key Differences Among EZ-PD™ CCG1, CCG2, CCG3 and CCG5 - KBA210740
- Programming EZ-PD™ CCG2, EZ-PD™ CCG3 and EZ-PD™ CCG5 Using PSoC® Programmer and MiniProg3 KBA96477
- CCGX Frequently Asked Questions (FAQs) KBA97244
- Handling Precautions for CY4501 CCG1 DVK KBA210560
- Cypress EZ-PD™ CCGx Hardware KBA204102
- Difference between USB Type-C and USB-PD KBA204033
- CCGx Programming Methods KBA97271
- Getting started with Cypress USB Type-C Products -KBA04071
- Type-C to DisplayPort Cable Electrical Requirements
- Dead Battery Charging Implementation in USB Type-C Solutions - KBA97273
- Termination Resistors Required for the USB Type-C Connector - KBA97180
- VBUS Bypass Capacitor Recommendation for Type-C Cable and Type-C to Legacy Cable/Adapter Assemblies KBA97270
- Need for Regulator and Auxiliary Switch in Type-C to DisplayPort (DP) Cable Solution KBA97274
- Need for a USB Billboard Device in Type-C Solutions KBA97146
- CCG1 Devices in Type-C to Legacy Cable/Adapter Assemblies - KBA97145
- Cypress USB Type-C Controller Supported Solutions KBA97179
- Termination Resistors for Type-C to Legacy Ports KBA97272
- Handling Instructions for CY4502 CCG2 Development Kit KBA97916
- Thunderbolt™ Cable Application Using CCG3 Devices -KBA210976
- Power Adapter Application Using CCG3 Devices KBA210975
- Methods to Upgrade Firmware on CCG3 Devices KBA210974
- Device Flash Memory Size and Advantages KBA210973
- Applications of EZ-PD<sup>™</sup> CCG4 KBA210739

#### Application Notes

- AN96527 Designing USB Type-C Products Using Cypress's CCG1 Controllers
- AN95615 Designing USB 3.1 Type-C Cables Using EZ-PD™ CCG2

- AN95599 Hardware Design Guidelines for EZ-PD™ CCG2
- AN210403 Hardware Design Guidelines for Dual Role Port Applications Using EZ-PD™ USB Type-C Controllers
- AN210771 Getting Started with EZ-PD™ CCG4

#### Reference Designs

- EZ-PD™ CCG2 Electronically Marked Cable Assembly (EMCA) Paddle Card Reference Design
- EZ-PD™ CCG2 USB Type-C to DisplayPort Cable Solution
- CCG1 USB Type-C to DisplayPort Cable Solution
- CCG1 USB Type-C to HDMI/DVI/VGA Adapter Solution
- EZ-PD™ CCG2 USB Type-C to HDMI Adapter Solution
- CCG1 Electronically Marked Cable Assembly (EMCA) Paddle Card Reference Design
- CCG1 USB Type-C to Legacy USB Device Cable Paddle Card Reference Schematics
- EZ-USB GX3 USB Type-C to Gigabit Ethernet Dongle
- EZ-PD™ CCG2 USB Type-C Monitor/Dock Solution
- CCG2 20W Power Adapter Reference Design
- CCG2 18W Power Adapter Reference Design
- EZ-USB GX3 USB Type-A to Gigabit Ethernet Reference Design Kit

#### Kits

- CY4501 CCG1 Development Kit
- CY4502 EZ-PD™ CCG2 Development Kit
- CY4531 EZ-PD CCG3 Evaluation Kit
- CY4541 EZ-PD™ CCG4 Evaluation Kit

#### Datasheets

- CCG1 Datasheet: USB Type-C Port Controller with Power Delivery
- CYPD1120 Datasheet: USB Power Delivery Alternate Mode Controller on Type-C
- CCG2: USB Type-C Port Controller Datasheet
- CCG3: USB Type-C Controller Datasheet

Document Number: 002-17682 Rev. \*M Page 39 of 43



# **Document History Page**

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 5528106 | SOBI               | 12/07/2016         | New datasheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *A       | 5606273 | SOBI               | 01/27/2017         | Updated EZ-PD™ CCG5, USB Type-C Port Controller and Features. Updated Logic Block Diagram. Updated USB-PD Subsystem (SS) and reordered the Functional Overview section. Updated GPIO. Updated 40-Pin QFN Pin Map (Top View) for CYPD5125-40LQXIT[5].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *B       | 5694572 | SOBI               | 06/03/2017         | Changed datasheet status to Preliminary.  Added Errata.  Added Table 4 through Table 7.  Added Table 9 through Table 41 in Device-Level Specifications.  Updated Logic Block Diagram, GPIO, and VBUS Discharge.  Updated Table 2, Table 3, Table 8, and Table 46.  Updated Figure 5 through Figure 9.  Updated Figure 13 (spec 002-10631 Rev. ** to *A) in Packaging.  Updated compliance with USB spec in Sales, Solutions, and Legal Information Updated template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *C       | 5885413 | VGT                | 09/27/2017         | Updated USB HS Mux and SBU Mux in Functional Overview.  Updated Flash in CPU and Memory Subsystem.  Updated Power System Overview.  Updated description of BGA pin P2.4 to support SCB4 I2C data.  Changed SID.PWR#1_A; VDDD from 3 V to 3.15 V for DFP application.  Changed SID.AC.dpdm.3; Trise_HS from 630 ps max to 300 ps min.  Changed SID.AC.dpdm.4, Tfall_HS from 630 ps max to 300 ps min.  Updated SID.PWR#23 - changed V <sub>SYS</sub> to V <sub>SYS_UFP</sub> and changed range to 2.7 to 5.5 V.  Added SID.PWR#23_A for DFP/DRP application.  Changed max value for SID.20VREG.8, V <sub>BUSLOADREG</sub> from 0.2 to 0.3.  Updated SID.ADC.2, SID.ADC.4 to ±1.5.  Updated SID.PWR#18 description to extend to SBU, DPDM mux pins.  Updated SID.PWR#2 - changed V <sub>DDD_MAX</sub> to V <sub>SYS_MAX</sub> .  Removed min value from SID.PWR#14, VDDIO_MAX.  Added min spec of -25mA for SID.PWR#19, Igpio_abs.  Removed ADC.AC spec.  Updated SID.DC.20vconn.11, OVP_hysteresis max.  Added SID.DC.20vconn.14, OVP_threshold_on.  Added SID.AC.dpdm.10, SID.AC.dpdm.11.  Changed min value of SID.AC.dpdm.11, BW_3dB_HS from 1000 to 700.  Changed max value of SID.DC.dpdm.12, SID.DC.dpdm.13 from 4 to 3.  Changed max value of SID.AC.dpdm.8, SID.AC.dpdm.9.  Added SID.AC.20sbu.6, SID.AC.20sbu.8, and SID.AC.20sbu.8. |



| Documer<br>Documer | Document Title: EZ-PD™ CCG5, USB Type-C Port Controller Document Number: 002-17682 |     |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|--------------------|------------------------------------------------------------------------------------|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| *C<br>(contd.)     | 5885413                                                                            | VGT | 09/27/2017 | Updated SID.DC.20sbu.12, SID.DC.20sbu.15, SID.DC.20sbu.6, SID.DC.20sbu.7, SID.DC.20sbu.7A, SID.DC.20sbu.8, SID.DC.20sbu.9, SID.DC.20sbu.10, SID.DC.20sbu.11, SID.DC.20sbu.3, and SID.DC.20sbu.3. Changed SBU pins ESD voltage to 750 V. Added new Table 28, new Table 29, Table 43 through Table 45. Updated Figure 5, Figure 8, Figure 9. Added Figure 7. Removed ADC AC specifications and CSA AC specifications (Table 28 and Table 32 from previous revision). Removed Errata.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| *D                 | 5943992                                                                            | VGT | 10/24/2017 | Added "Thunderbolt hosts and devices" in Applications. Updated Figure 1 to correctly depict "2 x ADC" for entire CCG5. Updated description of VDDD pin in Table 2 and Table 3. Updated the description for pin P2.4 in Table 3. Added "CYPD5235-96BZXI" and "CYPD5236-96BZXI" part numbers to the description of Table 3 and Figure 6. Updated V <sub>BUS_P1_MAX</sub> and V <sub>BUS_P2_MAX</sub> values to 24 in Table 8. Updated min value of ESD_HBM_SBU spec from 750 to 1100 V in Table 8. Added "Applicable for all pins except SBU pins" in description of "ESD_HBM" parameter in Table 8. Updated description of V <sub>GPIO_OVT_ABS</sub> in Table 8. Updated description of ESD_IEC_CON and ESD_IEC_AIR parameters in Table 8. Updated description of ESD_IEC_CON and ESD_IEC_AIR parameters in Table 8. Changed SID.PWR#13 min value from 1.7 to V <sub>DDD</sub> in Table 9. Updated min value of SID.PWR#23 to 2.75 in Table 9. Updated pin description, values, and details/conditions of parameters SID.PWR#1 and SID.PWR#1_A to better define V <sub>DDD</sub> supply in Table 9. Replace V <sub>DDD</sub> with V <sub>SYS</sub> in supply name and conditions for IDD parameters listed in Table 9. Updated Conditions for SID.CLK#4 to "All V <sub>DDD</sub> " in Table 10. Removed SID.PWR#20 in Table 10. Added Guaranteed by Design for SID178 and SID180 in Table 20. Added description for SID.MEM#8 in Table 20. Added description for SID.CLK#13 and SID.CLK#13A in Table 24. Added Guaranteed by Design for SID.DC.cc_shvt.4 in Table 26. Updated spec values in Table 32. Added Guaranteed by Design for SID.DC.cc_shvt.14 in Table 26. Updated spec values in Table 32. Added Guaranteed by Design for SID.DC.CpdDO.2 in Table 34. Added Guaranteed by Design for SID.DC.20sbu.19 through SID.DC.20sbu.22 and removed SID.AC.20sbu.3 in Table 35. Added Guaranteed by Design for SID.DC.dpdm.4 and added Guaranteed by Design for SID.DC.dpdm.4 and added Guaranteed by Design for SID.DC.dpdm.1 max value in Table 37. Removed SID.DC.dpdm.1, SID.AC.dpdm.1, SID.AC.dpdm.13 max value in Table 37. Removed SID.DC.dpdm.1, SID.AC.dpdm.2, SID.AC.dpdm.3, and SID.AC.dpdm.4 in Tabl |  |  |  |



| Documen<br>Documen | Document Title: EZ-PD™ CCG5, USB Type-C Port Controller Document Number: 002-17682 |         |            |                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|--------------------|------------------------------------------------------------------------------------|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| *D (cont.)         | 5943992                                                                            | VGT     | 10/24/2017 | Added Guaranteed by Design for SID.AC.dpdm.6, SID.AC.dpdm.7, SID.AC.dpdm.8, SID.AC.dpdm.9, SID.AC.dpdm.10, and SID.AC.dpdm.13 in Table 38.  Added Guaranteed by Design for SID.DC.20VCONN.11 in Table 39.  Removed SID.DC.20VCONN.13 in Table 39.  Added Guaranteed by Design for SID.AC.20VCONN.2 in Table 40.  Updated min value of V <sub>SYS</sub> to 2.75 throughout the document. |  |  |
| *E                 | 5968629                                                                            | VGT     | 11/16/2017 | Updated Figure 8. Added Figure 10 and Figure 11 and associated content.                                                                                                                                                                                                                                                                                                                 |  |  |
| *F                 | 6040630                                                                            | HPV     | 02/16/2018 | Removed VBUS Regulator DC Specifications.                                                                                                                                                                                                                                                                                                                                               |  |  |
| *G                 | 6111610                                                                            | VGT/AKK | 03/27/2018 | Updated pin name and description of P2.4 pin in Table 3. Updated Power System Overview. Updated pin name of pin K5 in Figure 6. Updated application diagrams in Figure 8, Figure 10, and Figure 11. Added SID.PWR#5. Added MPN CYPD5135-40LQXIT in Table 42.                                                                                                                            |  |  |
| *H                 | 6206852                                                                            | VGT     | 06/13/2018 | Added MPNs CYPD5225-96BZXIT, CYPD5235-96BZXIT and CYPD5236-96BZXIT in Table 42.                                                                                                                                                                                                                                                                                                         |  |  |
| *                  | 6212870                                                                            | HPV     | 06/26/2018 | Updated in Typ. value for I <sub>DD_DS1</sub> in Table 9.                                                                                                                                                                                                                                                                                                                               |  |  |
| *J                 | 6270910                                                                            | VGT     | 09/06/2018 | Updated Figure 8, Figure 9, Figure 10, and Figure 11. Updated Table 9. Updated min value for SID.DC.20VCONN.9 in Table 39. Updated Ordering Code Definitions.                                                                                                                                                                                                                           |  |  |
| *K                 | 6375937                                                                            | SUDH    | 11/27/2018 | Updated Electrical Specifications: Updated Device-Level Specifications: Updated I/O: Updated Table 11 (Added V <sub>OL_I2C_2</sub> , V <sub>OL_I2C_3</sub> , V <sub>OL1_20mA</sub> parameters and their details). Added Note 10 and referred the same note in max value of V <sub>OL_I2C_3</sub> parameter. Updated Ordering Information: Updated Table 42 (Updated part numbers).      |  |  |
| *L                 | 6460196                                                                            | SUDH    | 02/19/2019 | Updated Table 2 and Table 3: Updated VDDD Description ("VBUS powered - 3.15 V to 3.6 V" as "VBUS powered - 3.15 V to 3.65 V"). Updated Table 9: Updated VDDD Spec Limit to 3.65V. Updated USB HS Mux. Updated Copyright information.                                                                                                                                                    |  |  |
| *M                 | 6503433                                                                            | SUDH    | 03/28/2019 | Updated CYPD5125-40LQXI as Not Recommended for New Designs (NRND). Updated References and Links To Applications Collaterals.                                                                                                                                                                                                                                                            |  |  |



## Sales, Solutions, and Legal Information

## **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

cypress.com/touch

cypress.com/wireless

cypress.com/usb

### **Products**

Touch Sensing

**USB Controllers** 

Wireless Connectivity

Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot cypress.com/memory Memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic

## PSoC® Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

## **Cypress Developer Community**

Community | Projects | Video | Blogs | Training | Components

## **Technical Support**

cypress.com/support

Notice regarding compliance with Universal Serial Bus specification. Cypress offers firmware and hardware solutions that are certified to comply with the Universal Serial Bus specification, USB Type-C™ Cable and Connector Specification, and other specifications of USB Implementers Forum, Inc (USB-IF). You may use Cypress or third party software tools, including sample code, to modify refirmware for Cypress USB products. Modification of such firmware could cause the firmware/hardware combination to no longer comply with the relevant USB-IF specification. You are solely responsible ensuring the compliance of any modifications you make, and you must follow the compliance requirements of USB-IF before using any USB-IF trademarks or logos in connection with any modifications you make. In addition, if Cypress modifies firmware based on your specifications, then you are responsible for ensuring compliance with any desired standard or specifications as if you had made the modification. CYPRESS IS NOT RESPONSIBLE IN THE EVENT THAT YOU MODIFY OR HAVE MODIFIED A CERTIFIED CYPRESS PRODUCT AND SUCH MODIFIED PRODUCT NO LONGER COMPLIES WITH THE RELEVANT USB-IF SPECIFICATIONS.

© Cypress Semiconductor Corporation, 2016-2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In dedition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk D

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.