# AD96685/AD96687—SPECIFICATIONS ## **ELECTRICAL CHARACTERISTICS** (Positive Supply Voltage = 5.0 V; Negative Supply Voltage = -5.2 V, unless otherwise noted.) | | | | Industrial Temperature Range -25°C to +85°C | | | | | | | |------------------------------------------------------------|--------------|---------|---------------------------------------------|---------|----------|------|-----|----------|----------| | | | Test | | AD9668 | | | | /BP/BR | | | Parameter | Temp | Level | Min | Typ | Max | Min | Тур | Max | Unit | | INPUT CHARACTERISTICS | | | | | | | | | | | Input Offset Voltage | 25°C | I | | 1 | 2 | | 1 | 2 | mV | | | Full | VI | | | 3 | | | 3 | mV | | Input Offset Drift | Full | V | | 20 | 1.0 | | 20 | 10 | μV/°C | | Input Bias Current | 25°C<br>Full | I<br>VI | | 7 | 10<br>13 | | 7 | 10<br>13 | μA<br>μA | | Input Offset Current | 25°C | I I | | 0.1 | 1.0 | | 0.1 | 1.0 | μΑ | | input offset Current | Full | VI | | 0.1 | 1.2 | | 0.1 | 1.2 | μΑ | | Input Resistance | 25°C | V | | 200 | | | 200 | 1.2 | kΩ | | Input Capacitance | 25°C | V | | 2 | | | 2 | | pF | | Input Voltage Ranges <sup>2</sup> | Full | VI | -2.5 | | +5.0 | -2.5 | | +5.0 | V | | Common-Mode Rejection Ratio | Full | VI | 80 | 90 | | 80 | 90 | | dB | | ENABLE INPUT | | | | | | | | | | | Logic "1" Voltage | Full | VI | -1.1 | | | -1.1 | | | V | | Logic "0" Voltage | Full | VI | | | -1.5 | | | -1.5 | V | | Logic "1" Current | Full | VI | | | 40 | | | 40 | μΑ | | Logic "0" Current | Full | VI | | | 5 | | | 5 | μΑ | | DIGITAL OUTPUTS <sup>3</sup> | | | | | | | | | | | Logic "1" Voltage | Full | VI | -1.1 | | | -1.1 | | | V | | Logic "0" Voltage | Full | VI | | | -1.5 | | | -1.5 | V | | SWITCHING PERFORMANCES | | | | | | | | | | | Propagation Delays <sup>4</sup> | | | | | | | | | | | Input to Output HIGH | 25°C | IV | | 2.5 | 3.5 | | 2.5 | 3.5 | ns | | Input to Output LOW | 25°C | IV | | 2.5 | 3.5 | | 2.5 | 3.5 | ns | | Latch Enable to Output HIGH | 25°C | IV | | 2.5 | 3.5 | | 2.5 | 3.5 | ns | | Latch Enable to Output LOW | 25°C | IV | | 2.5 | 3.5 | | 2.5 | 3.5 | ns | | Dispersions <sup>5</sup> Latch Enable | 25°C | V | | 50 | | | 50 | | ps | | Minimum Pulsewidth | 25°C | IV | | 2.0 | 3.0 | | 2.0 | 3.0 | ns | | Minimum Setup Time | 25°C | IV | | 0.5 | 1.0 | | 0.5 | 1.0 | ns | | Minimum Hold Time | 25°C | IV | | 0.5 | 1.0 | | 0.5 | 1.0 | ns | | | | | | | *** | | | = *** | | | POWER SUPPLY <sup>6</sup> Positive Supply Current (+5.0 V) | Full | VI | | 8 | 9 | | 15 | 18 | mA | | Negative Supply Current (+5.0 V) | Full | VI | | 8<br>15 | 9<br>18 | | 31 | 18<br>36 | mA<br>mA | | Power Supply Rejection Ratio <sup>7</sup> | Full | VI | 60 | 70 | 10 | 60 | 70 | 50 | dB | | Tower Supply Rejection Ratio | 1 un | V 1 | | 10 | | 00 | 70 | | ив | Figure 1. System Timing Diagram NOTES $^1R_S=100~\Omega$ . $^2Input~Voltage~Range~can~be~extended~to~3.3~V~if~V_S=-6.0~V$ . $^3Outputs~terminated~through~50~\Omega~to~2.0~V$ . <sup>&</sup>lt;sup>4</sup>Propagation delays measured with 100 mV pulse (10 mV overdrive) to 50% transition point of the output. <sup>5</sup>Change in propagation delay from 100 mV to 1 V input overdrive. $<sup>^6</sup>$ Supply voltages should remain stable within $\pm 5\%$ for normal operation. $^7$ Measured at $\pm 5\%$ of +V $_S$ and -V $_S$ . Specifications subject to change without notice. ### ABSOLUTE MAXIMUM RATINGS1 | Positive Supply Voltage (+V <sub>S</sub> ) 6.5 V | |--------------------------------------------------| | Negative Supply Voltage (-V <sub>S</sub> )6.5 V | | Input Voltage Range <sup>2</sup> | | Differential Input Voltage 5.5 V | | Latch Enable Voltage $-V_S$ to 0 V | | Output Current 30 mA | | Operating Temperature Range <sup>3</sup> | | AD96685BR/AD96687BQ/BR/BP25°C to +85°C | | Storage Temperature Range55°C to +150°C | | Junction Temperature | | Lead Soldering Temperature (10 sec) 300°C | #### NOTES <sup>1</sup>Absolute maximum ratings are limiting values, may be applied individually, and beyond which serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. $\begin{array}{lll} \text{AD96685 SOIC} & q_{JA} = 170^{\circ}\text{C/W}; \ q_{JC} = 60^{\circ}\text{C/W} \\ \text{AD96687 Ceramic} & q_{JA} = 115^{\circ}\text{C/W}; \ q_{JC} = 57^{\circ}\text{C/W} \\ \text{AD96687 SOIC} & q_{JA} = 92^{\circ}\text{C/W}; \ q_{JC} = 47^{\circ}\text{C/W} \\ \text{AD96687 PLCC} & q_{JA} = 81^{\circ}\text{C/W}; \ q_{JC} = 45^{\circ}\text{C/W} \end{array}$ ### **EXPLANATION OF TEST LEVELS** Test Level - I 100% production tested. - II 100% production tested at 25°C, and sample tested at specified temperatures. - III Sample tested only. - IV Parameter is guaranteed by design and characterization testing. - V Parameter is a typical value only. - VI All devices are 100% production tested at 25°C; 100% production tested at temperature extremes for extended temperature devices; sample tested at temperature extremes for commercial/industrial devices. #### **FUNCTIONAL DESCRIPTION** | Pin Name | Description | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | +V <sub>S</sub> | Positive supply terminal, nominally 5.0 V. | | NONINVERTING INPUT | Noninverting analog input of the differential input stage. The NONINVERTING INPUT must be driven in conjunction with the INVERTING INPUT. | | INVERTING INPUT | Inverting analog input of the differential input stage. The INVERTING INPUT must be driven in conjunction with the NONINVERTING INPUT. | | LATCH ENABLE | In the "compare" mode (logic HIGH), the output will track changes at the input of the comparator. In the "latch" mode (logic LOW), the output will reflect the input state just prior to the comparator being placed in the "latch" mode. <u>LATCH ENABLE</u> must be driven in conjunction with LATCH ENABLE for the AD96687. | | LATCH ENABLE | In the "compare" mode (logic LOW), the output will track changes at the input of the comparator. In the "latch" mode (logic HIGH), the output will reflect the input state just prior to the comparator being placed in the "latch" mode. LATCH ENABLE must be driven in conjunction with LATCH ENABLE for the AD96687. | | $-V_S$ | Negative supply terminal, nominally –5.2 V. | | Q | One of two complementary outputs. Q will be at logic HIGH if the analog voltage at the NONINVERTING INPUT is greater than the analog voltage at the INVERTING INPUT (provided the comparator is in the "compare" mode). See LATCH ENABLE and LATCH ENABLE (AD96687 only) for additional information. | | $\overline{\mathbb{Q}}$ | One of two complementary outputs. $\overline{Q}$ will be at logic LOW if the analog voltage at the NONINVERTING INPUT is greater than the analog voltage at the INVERTING INPUT (provided the comparator is in the "compare" mode). See LATCH ENABLE and LATCH ENABLE (AD96687 only) for additional information. | | GROUND 1 | One of two grounds, but primarily associated with the digital ground. Both grounds should be connected together near the comparator. | | GROUND 2 | One of two grounds, but primarily associated with the analog ground. Both grounds should be connected together near the comparator. | REV. D -3- <sup>&</sup>lt;sup>2</sup>Under no circumstances should the input voltages exceed the supply voltages. <sup>&</sup>lt;sup>3</sup>Typical thermal impedances . . . ### AD96685/AD96687 #### PIN CONFIGURATIONS ### **ORDERING GUIDE** | Model | Type | Temperature<br>Range | Description | Package<br>Options | |----------------|--------|----------------------|-------------------------|--------------------| | AD96685BR | Single | -25°C to +85°C | 16-Pin SOIC, Industrial | R-16A | | AD96687BP | Dual | -25°C to +85°C | 20-Pin PLCC, Industrial | P-20A | | AD96687BQ | Dual | -25°C to +85°C | 16-Pin DIP, Industrial | O-16 | | AD96687BR | Dual | -25°C to +85°C | 16-Pin SOIC, Industrial | R-16A | | AD96687BR-REEL | Dual | -25°C to +85°C | 16-Pin SOIC, Industrial | R-16A | #### **CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD96685/AD96687 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ## Typical Performance Characteristics—AD96685/AD96687 #### APPLICATIONS INFORMATION The AD96685/AD96687 comparators are very high speed devices. Consequently, high speed design techniques must be employed to achieve the best performance. The most critical aspect of any AD96685/AD96687 design is the use of a low impedance ground plane. Another area of particular importance is power supply decoupling. Normally, both power supply connections should be separately decoupled to ground through 0.1 $\mu F$ ceramic and 0.001 $\mu F$ mica capacitors. The basic design of comparator circuits makes the negative supply somewhat more sensitive to variations. As a result, more attention should be placed on ensuring a "clean" negative supply. The LATCH ENABLE input is active LOW (latched). If the latching function is not used, the LATCH ENABLE input should be grounded (ground is an ECL logic HIGH). The LATCH ENABLE input of the AD96687 should be tied to -2.0 V or left "floating," to disable the latching function. An alternate use of the LATCH ENABLE input is as a hysteresis control input. By varying the voltage at the LATCH ENABLE input for the AD96685 and the differential voltage between both latch inputs for the AD96687, small variations in the hysteresis can be achieved. Occasionally, one of the two comparator stages within the AD96687 will not be used. The inputs of the unused comparator should not be allowed to "float." The high internal gain may cause the output to oscillate (possibly affecting the other comparator which is being used) unless the output is forced into a fixed state. This is easily accomplished by ensuring that the two inputs are at least one diode drop apart, while also grounding the LATCH ENABLE input. The best performance will be achieved with the use of proper ECL terminations. The open-emitter outputs of the AD96685/ AD96687 are designed to be terminated through 50 $\Omega$ resistors to –2.0 V, or any other equivalent ECL termination. If high speed ECL signals must be routed more than a few centimeters, MicroStrip or StripLine techniques may be required to ensure proper transition times and prevent output ringing. The AD96685/AD96687 have been specifically designed to reduce propagation delay dispersion over an input overdrive range of 100 mV to 1 V. Propagation delay dispersion is the change in propagation delay which results from a change in the degree of overdrive (how far the switching point is exceeded by the input). The overall result is a higher degree of timing accuracy since the AD96685/AD96687 are far less sensitive to input variations than most comparator designs. REV. D –5– ### AD96685/AD96687 # **Typical Applications** Figure 2. High Speed Sampling Circuit Figure 3. High Speed Window Comparator #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). #### 16-Lead Ceramic DIP 16-Lead SOIC 0.005 (0.13) MIN 0.098 (2.49) MAX 0.394 (10.00) 0.385 (9.78) R R R R 0.310 (7.87) PIN 1 0.158 (4.00) 0.150 (3.80) 0.220 (5.59) 0.244 (6.20) 0.320 (8.13) 0.228 (5.80) 0.290 (7.37) 0.840 (21.34) MAX 🔫 0.060 (1.52) 1 0.050 (1.27) 0.069 BSC 0.053 0.015 (0.38) 0.205 (5.20) 0.200 (5.08) MAX L 0.069 (1.75) 0.181 (4.60) 0.150 (3.81) MIN 0.015 (0.38) 0.053 (1.35) 0.125 (3.18) 0.008 (0.20) 1.18) WILL WILL SEATING 0.023 (0.58) 0.100 0.070 (1.78) PLANE 0.014 (0.36) (2.54) 0.030 (0.76) BSC 0.018 (0.46) SEATING PLANE 0.310 (7.87) 0.010 (0.25) 0.045 (1.15) 0.015 (0.38) 0.220 (5.58) 0.004 (0.10) 0.014 (0.36) 0.007 (0.18) 0.025 (0.50) #### 20-Lead PLCC ## **Revision History** | Location | | | | | |-----------------------------------------------|--|--|--|--| | Data Sheet changed from REV. C to REV. D. | | | | | | Edits to FEATURES | | | | | | Edits to GENERAL DESCRIPTION | | | | | | Edits to ELECTRICAL CHARACTERISTICS | | | | | | Edits to ABSOLUTE MAXIMUM RATINGS | | | | | | Edits to ORDERING GUIDE | | | | | | Deleted DIE LAYOUT AND MECHANICAL INFORMATION | | | | | | Edits to OUTLINE DIMENSIONS | | | | | REV. D -7-