# TABLE OF CONTENTS | <u>Se</u> | <u>ection</u> | <u>Page</u> | |-----------|--------------------------------------------------|-------------| | 1. | Electrical Specifications | 5 | | 2. | Schematics | 25 | | 3. | Bill of Materials | 30 | | 4. | Overview | 34 | | 5. | FXS Features | 34 | | | 5.1. DC Feed Characteristics | 34 | | | 5.2. Linefeed Operating States | 34 | | | 5.3. Line Voltage and Current Monitoring | | | | 5.4. Power Monitoring and Power Fault Detection | 35 | | | 5.5. Thermal Overload Shutdown | 35 | | | 5.6. Loop Closure Detection | 36 | | | 5.7. Ground Key Detection | 36 | | | 5.8. Ringing Generation | 36 | | | 5.9. Polarity Reversal | 36 | | | 5.10. Two-Wire Impedance Synthesis | 36 | | | 5.11. Transhybrid Balance Filter | 36 | | | 5.12. Tone Generators | | | | 5.13. DTMF Detection | 37 | | | 5.14. Pulse Metering (Si32170/1 Only) | 37 | | | 5.15. DC-DC Controller | | | | 5.16. Wideband Audio | 37 | | | 5.17. In-Circuit and Metallic Loop Testing (MLT) | 37 | | 6. | FXO Features | | | | 6.1. Isolation Barrier | 39 | | | 6.2. Power Management | 39 | | | 6.3. In-Circuit Testing | | | | 6.4. Transmit/Receive Full-Scale Level | 39 | | | 6.5. Line Voltage Measurement | 39 | | | 6.6. Loop Current Measurement | 39 | | | 6.7. Parallel Handset Detection | 39 | | | 6.8. DC Termination | 39 | | | 6.9. AC Termination | | | | 6.10. Ring Detection | 40 | | | 6.11. Ring Validation | 41 | | | 6.12. Ringer Impedance and Threshold | | | | 6.13. Pulse Dialing and Spark Quenching | | | | 6.14. Receive Overload Detection | | | | 6.15. On-Hook Line Monitor | | | | 6.16. Transhybrid Balance | | | 7. | System Interfaces | | | | 7.1. SPI Control Interface | | # Si3217x/3291x | 7.2. PCM Interface and Companding | |---------------------------------------------------| | 8. Pin Descriptions: Si3217x | | 9. Pin Descriptions: Si3291x | | 10. Ordering Guide | | 11. Product Identification50 | | 12. Package Outline | | 12.1. 42-Pin QFN/LGA | | 12.2. 42-Pin QFN/NBA | | 13. PCB Land Pattern Si3217x QFN (LGA or NBA)53 | | 13.1. QFN PCB Design54 | | 13.2. QFN Solder Mask Design55 | | 13.3. QFN Stencil Design | | 13.4. QFN Card Assembly | | 14. Package Outline: 16-Pin SOIC | | 15. PCB Land Pattern Si3291x SOIC | | 16. Top Markings | | 16.1. Si3217x LGA Package Top Marking | | 16.2. Si3217x LGA Package Top Marking Explanation | | 16.3. Si3217x NBA Package Top Marking | | 16.4. Si3217x NBA Top Marking Explanation | | 16.5. Si32919 Top Mark | | 16.6. Si3291x Top Mark Explanation | | Document Change List | | Contact Information | # 1. Electrical Specifications Table 1. Recommended Operating Conditions<sup>1</sup> | Parameter | Symbol | Test Condition | Min* | Тур | Max* | Unit | |-------------------------------------------|-----------------------------------------------------------|----------------|------|------|------|------| | Ambient Temperature | T <sub>A</sub> | F-grade | 0 | 25 | 70 | °C | | | | G-grade | -40 | 25 | 85 | °C | | Silicon Junction Temperature,<br>QFN-42 | T <sub>JHV</sub> | Linefeed Die | _ | _ | 145 | °C | | Supply Voltage, Si3217x | $V_{\mathrm{DDD}}, V_{\mathrm{DDA}}, \ V_{\mathrm{DDHV}}$ | | 3.13 | 3.3 | 3.47 | V | | Battery Voltage, Si32171/6/8 <sup>2</sup> | V <sub>BAT</sub> | | -110 | -95 | -15 | V | | Battery Voltage, Si32170/7/9 <sup>2</sup> | V <sub>BAT</sub> | | -136 | -130 | -15 | V | #### Notes: - **1.** All minimum and maximum specifications apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise stated. - 2. Operation at minimum voltage dependent upon loop conditions and dc-dc converter configuration. Table 2. Power Supply Characteristics for Si3217x $(V_{DD} = 3.3 \text{ V}, T_A = 0 \text{ to } 70 \text{ }^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|-----|------| | Supply Currents: | I <sub>DD</sub> | | _ | 9.7 | _ | mA | | Reset | I <sub>VBAT</sub> | $V_T$ and $V_R$ = Hi-Z , RST = 0 | _ | 0.0 | | mA | | Supply Currents: | I <sub>DD</sub> | $V_T$ and $V_R$ = Hi-Z, FXO disabled | _ | 13.2 | _ | mA | | High Impedance, Open | I <sub>VBAT</sub> | | _ | 0.47 | _ | mA | | | V <sub>TR</sub> = –48 V, FXO disabled, Automatic Power Save Mode enabled | | 11.2 | | mA | | | | I <sub>VBAT</sub> | | _ | 0.44 | _ | mA | | Supply Currents:<br>Forward/Reverse, On-hook | 1 55 111 | | 27.2 | | mA | | | · | I <sub>VBAT</sub> | disabled | _ | 1.4 | _ | mA | | Supply Currents:<br>Tip/Ring Open, On-hook | I <sub>DD</sub> | $V_T$ or $V_R = -48 \text{ V}$ , $V_R$ or $V_T = \text{Hi-Z}$ , | | 12.5 | | mA | | | I <sub>VBAT</sub> | FXO disabled, Automatic<br>Power Save Mode enabled | _ | 0.4 | _ | mA | | Supply Currents:<br>Tip/Ring Open, On-hook | I <sub>DD</sub> | $V_T$ or $V_R = -48 \text{ V}$ ,<br>$V_R$ or $V_T = \text{Hi-Z}$ ,<br>FXO disabled, Automatic | _ | 26.3 | _ | mA | | | I <sub>VBAT</sub> | Power Save Mode disabled | | 0.95 | _ | mA | #### Notes: - 1. $I_{\text{LOOP}}$ is the dc current in the subscriber loop during the off-hook state. - **2.** $I_{DD} = I_{DDD} + I_{DDA} + I_{DDC}$ . - 3. Refer to AN340 for power supply consumption of the recommended applications circuit, including dc-dc converter. # Si3217x/3291x Table 2. Power Supply Characteristics for Si3217x (Continued) $(V_{DD} = 3.3 \text{ V}, T_A = 0 \text{ to } 70 \text{ }^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|-------------------|------------------------------------------------------------------------|-----|------|-----|------| | Supply Currents:<br>Forward/Reverse OHT, | I <sub>DD</sub> | V <sub>TR</sub> =48 V, FXO disabled | _ | 40.6 | _ | mA | | On-hook | I <sub>VBAT</sub> | | _ | 2.3 | _ | mA | | Supply Currents:<br>Forward/Reverse Active, | I <sub>DD</sub> | I <sub>LOOP</sub> = 20 mA R <sub>LOAD</sub> = 200 Ω,<br>FXO disabled | _ | 44.2 | | mA | | Off-hook | I <sub>VBAT</sub> | | _ | 22.0 | _ | mA | | Supply Currents:<br>Ringing | I <sub>DD</sub> | V <sub>TR</sub> =55V <sub>RMS</sub> + 0 VDC, balanced,<br>FXO disabled | _ | 28 | _ | mA | | | I <sub>VBAT</sub> | sinusoidal, f = 20 Hz, $R_{LOAD}$ = 5 REN = 1400 $\Omega$ | _ | 38.2 | _ | mA | | System Side FXO Supply Current | I <sub>DD</sub> | FXO enabled | _ | 10.0 | _ | mA | | System Side FXO Supply Current | I <sub>DD</sub> | FXO enabled, FXO in Sleep Mode | _ | 6.3 | _ | mA | | System Side FXO Supply Current | I <sub>DD</sub> | FXO enabled, FXO in Full Power<br>Down Mode | _ | 0.1 | _ | mA | | System Side FXO Supply<br>Current | I <sub>DD</sub> | FXO disabled | _ | _ | 0 | mA | #### Notes: - 1. $I_{LOOP}$ is the dc current in the subscriber loop during the off-hook state. - I<sub>DD</sub> = I<sub>DDD</sub> + I<sub>DDA</sub> + I<sub>DDC</sub>. Refer to AN340 for power supply consumption of the recommended applications circuit, including dc-dc converter. #### Table 3. AC Characteristics for FXS $(V_{DD} = 3.13 \text{ to } 3.47 \text{ V}, T_A = 0 \text{ to } 70 \text{ °C})$ | Parameter | Test Condition | Min | Тур | Max | Unit | | | | | | |----------------------|----------------|-----------|-----|-----|----------|--|--|--|--|--| | TX/RX Performance | | | | | | | | | | | | Overload Level | | 2.5 | _ | _ | $V_{PK}$ | | | | | | | Overload Compression | 2-Wire – PCM | Figure 15 | _ | _ | | | | | | | #### Notes: - 1. The input signal level should be 0 dBm0 for frequencies greater than 100 Hz. For 100 Hz and below, the level should be -10 dBm0. The output signal magnitude at any other frequency is smaller than the maximum value specified. - 2. Analog signal measured as V<sub>TIP</sub> V<sub>RING</sub>. Assumes ideal line impedance matching. - 3. The quantization errors inherent in the µ/A-law companding process can generate slightly worse gain tracking performance in the signal range of 3 to -37 dB for signal frequencies that are integer divisors of the 8 kHz PCM sampling rate. - **4.** $V_{DDD}$ , $V_{DDA}$ , $V_{DDHV}$ = 3.3 V, $V_{BAT}$ = –52 V, no fuse resistors; $R_L$ = 600 Ω, $Z_S$ = 600 Ω synthesized using RS register coefficients. - 5. The level of any unwanted tones within the bandwidth of 0 to 4 kHz does not exceed -55 dBm. - **6.** 0 dBm 0 is equal to 0 dBm into 600 $\Omega$ . ### Table 3. AC Characteristics for FXS (Continued) $(V_{DD} = 3.13 \text{ to } 3.47 \text{ V}, T_A = 0 \text{ to } 70 ^{\circ}\text{C})$ | Parameter | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------|-----------|-----------|------| | Single Frequency Distortion <sup>1</sup> | 2-Wire – PCM or PCM – 2-Wire:<br>200 Hz to 3.4 kHz | +35 | 40 | _ | dB | | | PCM – 2-Wire – PCM:<br>200 Hz – 3.4 kHz,<br>16-bit Linear mode | _ | _ | -63 | dB | | Signal-to-(Noise + Distortion)<br>Ratio <sup>2</sup> | 200 Hz to 3.4 kHz<br>D/A or A/D 8-bit<br>Active off-hook, and OHT, any Z <sub>T</sub> | Figure 14 | _ | _ | | | Audio Tone Generator Signal-to-<br>Distortion Ratio <sup>2</sup> | 0 dBm0, Active off-hook, and OHT, any Z <sub>T</sub> | 46 | 1 | _ | dB | | Intermodulation Distortion | | _ | _ | -41 | dB | | Gain Accuracy <sup>2</sup> | 2-Wire to PCM or PCM to 2-Wire<br>1014 Hz, Any gain setting | -0.2 | _ | 0.2 | dB | | Attenuation Distortion vs.<br>Frequency | 0 dBm 0 <sup>6</sup> | S | ee Figure | 16 and 17 | | | Group Delay vs. Frequency | | S | ee Figure | 18 and 19 | | | Gain Tracking <sup>3</sup> | 1014 Hz sine wave,<br>reference level –10 dBm<br>Signal level: | _ | _ | _ | _ | | | 3 dB to -37 dB | _ | _ | 0.25 | dB | | | -37 dB to -50 dB | _ | _ | 0.5 | dB | | | -50 dB to -60 dB | _ | _ | 1.0 | dB | | Round-Trip Group Delay | 1014 Hz, Within same time-slot | _ | 450 | 500 | μs | | 2-Wire Return Loss <sup>4</sup> | 200 Hz to 3.4 kHz | 26 | 30 | _ | dB | | Transhybrid Balance <sup>4</sup> | 300 Hz to 3.4 kHz | 26 | 30 | _ | dB | | Notes: | • | | | | | #### Notes: - 1. The input signal level should be 0 dBm0 for frequencies greater than 100 Hz. For 100 Hz and below, the level should be –10 dBm0. The output signal magnitude at any other frequency is smaller than the maximum value specified. - 2. Analog signal measured as $V_{TIP} V_{RING}$ . Assumes ideal line impedance matching. - 3. The quantization errors inherent in the $\mu$ /A-law companding process can generate slightly worse gain tracking performance in the signal range of 3 to -37 dB for signal frequencies that are integer divisors of the 8 kHz PCM sampling rate. - **4.** $V_{DDD}$ , $V_{DDA}$ , $V_{DDHV}$ = 3.3 V, $V_{BAT}$ = -52 V, no fuse resistors; $R_L$ = 600 $\Omega$ , $Z_S$ = 600 $\Omega$ synthesized using RS register coefficients. - 5. The level of any unwanted tones within the bandwidth of 0 to 4 kHz does not exceed -55 dBm. - **6.** 0 dBm 0 is equal to 0 dBm into 600 $\Omega$ . # Si3217x/3291x ### Table 3. AC Characteristics for FXS (Continued) $(V_{DD} = 3.13 \text{ to } 3.47 \text{ V}, T_A = 0 \text{ to } 70 ^{\circ}\text{C})$ | Parameter | Test Condition | Min | Тур | Max | Unit | | | | | | | |------------------------------------------------------|----------------------------------------|-------------|-----|-----|-------|--|--|--|--|--|--| | Noise Performance | | | | | | | | | | | | | Idle Channel Noise <sup>5</sup> | C-Message weighted | _ | 8 | 12 | dBrnC | | | | | | | | | Psophometric weighted | | -82 | -78 | dBmP | | | | | | | | PSRR from $V_{DDD}$ , $V_{DDA}$ , $V_{DDHV}$ @ 3.3 V | RX and TX, 200 Hz to 3.4 kHz | _ | 55 | _ | dB | | | | | | | | | Longitudinal Performance | | | • | | | | | | | | | Longitudinal to Metallic/PCM | 200 Hz to 1 kHz | 58 | 60 | _ | dB | | | | | | | | Balance (forward or reverse) | 1 kHz to 3.4 kHz | 53 | 58 | _ | dB | | | | | | | | Metallic/PCM to<br>Longitudinal Balance | 200 Hz to 3.4 kHz | 40 | _ | _ | dB | | | | | | | | Longitudinal Impedance | 200 Hz to 3.4 kHz at TIP or RING | _ | 50 | _ | Ω | | | | | | | | Longitudinal Current Capability | Active off-hook 60 Hz<br>Reg 73 = 0x0B | <del></del> | 25 | _ | mA | | | | | | | #### Notes: - 1. The input signal level should be 0 dBm0 for frequencies greater than 100 Hz. For 100 Hz and below, the level should be –10 dBm0. The output signal magnitude at any other frequency is smaller than the maximum value specified. - 2. Analog signal measured as $V_{TIP} V_{RING}$ . Assumes ideal line impedance matching. - 3. The quantization errors inherent in the $\mu$ /A-law companding process can generate slightly worse gain tracking performance in the signal range of 3 to -37 dB for signal frequencies that are integer divisors of the 8 kHz PCM sampling rate. - **4.** $V_{DDD}$ , $V_{DDA}$ , $V_{DDHV}$ = 3.3 V, $V_{BAT}$ = -52 V, no fuse resistors; $R_L$ = 600 $\Omega$ , $Z_S$ = 600 $\Omega$ synthesized using RS register coefficients. - 5. The level of any unwanted tones within the bandwidth of 0 to 4 kHz does not exceed -55 dBm. - **6.** 0 dBm 0 is equal to 0 dBm into 600 $\Omega$ . **Table 4. Linefeed Characteristics for FXS** (V<sub>DD</sub> = 3.13 to 3.47 V, $T_A$ = 0 to 70 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------|-----|-----|------|-----------------| | Maximum Loop Resistance | R <sub>LOOP</sub> | $R_{DC,MAX} = 430 \Omega$<br>$I_{LOOP} = 18 \text{ mA}, V_{BAT} = -52 \text{ V},$<br>$R_{PROT} = 0 \Omega$ | _ | _ | 2000 | Ω | | DC Feed Current | | Differential | _ | _ | 45 | mA | | | | Common Mode | | _ | 30 | mA | | | | Differential + Common Mode | _ | _ | 45 | mA | | DC Loop Current Accuracy | | I <sub>LIM</sub> = 18 mA | _ | _ | 10 | % | | DC Open Circuit Voltage<br>Accuracy | | Active Mode; $V_{OC}$ = 48 V, $V_{TIP} - V_{RING}$ | _ | _ | 4 | V | | DC Differential Output<br>Resistance | R <sub>DO</sub> | I <sub>LOOP</sub> < I <sub>LIM</sub> | 160 | | 640 | Ω | | DC On-Hook Voltage<br>Accuracy—Ground Start | V <sub>OHTO</sub> | I <sub>RING</sub> <i<sub>LIM; V<sub>RING</sub> wrt ground,<br/>V<sub>RING</sub> = –51 V</i<sub> | _ | _ | 4 | V | | DC Output<br>Resistance—Ground Start | R <sub>ROTO</sub> | I <sub>RING</sub> <i<sub>LIM; RING to ground</i<sub> | 160 | | 640 | Ω | | DC Output Resistance—<br>Ground Start | R <sub>TOTO</sub> | TIP to ground | 400 | | | kΩ | | Loop Closure Detect<br>Threshold Accuracy | | I <sub>THR</sub> = 13 mA | | | 10 | % | | Ground Key Detect<br>Threshold Accuracy | | I <sub>THR</sub> = 13 mA | _ | | 10 | % | | Ring Trip<br>Threshold Accuracy | | AC detection,<br>V <sub>RING</sub> = 70 Vpk, no offset,<br>I <sub>TH</sub> = 80mA | _ | _ | 4 | mA | | | | DC detection,<br>20 V dc offset, I <sub>TH</sub> = 13 mA | _ | | 1 | mA | | | | DC Detection,<br>48 V DC offset, $R_{loop} = 1500 \Omega$ | _ | | 3 | mA | | Ringing Amplitude* | V <sub>RINGING</sub> | Si32171/6/8 Open circuit,<br>V <sub>BAT</sub> = -110 V | 108 | _ | _ | V <sub>PK</sub> | | | | Si32170/7/9 Open circuit,<br>V <sub>BAT</sub> = -136 V | 132 | _ | _ | V <sub>PK</sub> | | Sinusoidal Ringing Total<br>Harmonic Distortion | R <sub>THD</sub> | Si32171/6/8 : 60 V <sub>RMS</sub> ,<br>15 V <sub>OFFSET</sub> , 0–5 REN | _ | 1 | _ | % | | | | Si32170/7/9 : 55 V <sub>RMS</sub> ,<br>48 V <sub>OFFSET</sub> , 0–5 REN | | | | | | Ringing Frequency Accuracy | | f = 16 Hz to 60 Hz | _ | _ | 1 | % | | Ringing Cadence Accuracy | | Accuracy of ON/OFF times | _ | _ | 50 | ms | | Loop Voltage Sense<br>Accuracy | | V <sub>TIP</sub> – V <sub>RING</sub> = 48 V | _ | 2 | 4 | % | # **Table 4. Linefeed Characteristics for FXS (Continued)** (V<sub>DD</sub> = 3.13 to 3.47 V, $T_A$ = 0 to 70 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | |-----------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--| | Loop Current<br>Sense Accuracy | | I <sub>LOOP</sub> = 18 mA | _ | 7 | 10 | % | | | | Power Alarm<br>Threshold Accuracy | | Power Threshold = 1.0 W<br>$V_{BAT}$ = -56 V, $I_{LDDD}$ = 40 mA,<br>$R_{LOAD}$ = 600 $\Omega$ | _ | 15 | _ | % | | | | Test Load Impedance | R <sub>TEST</sub> | HVIC_STATE_SPARE[23] = 1;<br>$ V_{T/R} \le 50 \text{ V}$ | 3.6 | 5.3 | 7.7 | kΩ | | | | Test Load Voltage | V <sub>TL</sub> | HVIC_STATE_SPARE[23] = 1 | ±5 | | ±50 | V | | | | *Note: Ringing amplitude is set for 108 or 128 V peak and measured at TIP-RING using no series protection resistance. | | | | | | | | | ## **Table 5. Monitor ADC Characteristics for FXS** $(V_{DD} = 3.13 \text{ to } 3.47 \text{ V}, T_A = 0 \text{ to } 70 \text{ }^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|--------|----------------|-----|-----|-----|------| | Differential Nonlinearity | DNLE | | _ | 1 | _ | LSB | | Integral Nonlinearity<br>(8-bit resolution) | INLE | | _ | 1 | _ | LSB | | Gain Error | | | _ | 5 | _ | % | ## **Table 6. Loop Characteristics for FXO** ( $V_D$ = 3.0 to 3.6 V, $T_A$ = 0 to 70 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | | | | |------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|--|--|--|--|--| | DC Termination Voltage | V <sub>TR</sub> | I <sub>L</sub> = 20 mA, ILIM = 0<br>DCV = 00, MINI = 11, DCR = 0 | _ | _ | 6.0 | V | | | | | | | DC Termination Voltage | V <sub>TR</sub> | I <sub>L</sub> = 120 mA, ILIM = 0<br>DCV = 00, MINI = 11, DCR = 0 | 9 | | | V | | | | | | | DC Termination Voltage | V <sub>TR</sub> | I <sub>L</sub> = 20 mA, ILIM = 0<br>DCV = 11, MINI = 00, DCR = 0 | _ | _ | 7.5 | V | | | | | | | DC Termination Voltage | V <sub>TR</sub> | I <sub>L</sub> = 120 mA, ILIM = 0<br>DCV = 11, MINI = 00, DCR = 0 | 9 | _ | _ | V | | | | | | | DC Termination Voltage | V <sub>TR</sub> | I <sub>L</sub> = 20 mA, ILIM = 1<br>DCV = 11, MINI = 00, DCR = 0 | _ | _ | 7.5 | V | | | | | | | DC Termination Voltage | V <sub>TR</sub> | I <sub>L</sub> = 60 mA, ILIM = 1<br>DCV = 11, MINI = 00, DCR = 0 | 40 | _ | _ | V | | | | | | | DC Termination Voltage | V <sub>TR</sub> | I <sub>L</sub> = 50 mA, ILIM = 1<br>DCV = 11, MINI = 00, DCR = 0 | _ | _ | 40 | V | | | | | | | On-Hook Leakage Current | I <sub>LK</sub> | V <sub>TR</sub> = -48 V | _ | _ | 5 | μA | | | | | | | Operating Loop Current | I <sub>LP</sub> | MINI = 00, ILIM = 0 | 10 | _ | 120 | mA | | | | | | | Operating Loop Current | I <sub>LP</sub> | MINI = 00, ILIM = 1 | 10 | _ | 60 | mA | | | | | | | *Note: The ring signal will not be | *Note: The ring signal will not be detected below the minimum. The ring signal will be detected above the maximum. | | | | | | | | | | | SHIPAN LAD ### **Table 6. Loop Characteristics for FXO (Continued)** $(V_D = 3.0 \text{ to } 3.6 \text{ V}, T_A = 0 \text{ to } 70 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|-----------------|-----------------------------------------------------|-------|------|-------|------------------| | DC Ring Current | | dc current flowing through ring detection circuitry | _ | 1.5 | 3 | μA | | Ring Detect Voltage <sup>*</sup> | V <sub>RD</sub> | RT2 = 0, RT = 0 | 13.5 | 15 | 16.5 | $V_{rms}$ | | Ring Detect Voltage <sup>*</sup> | V <sub>RD</sub> | RT2 = 0, RT = 1 | 19.35 | 21.5 | 23.65 | V <sub>rms</sub> | | Ring Detect Voltage <sup>*</sup> | V <sub>RD</sub> | RT2 = 1, RT = 1 | 40.5 | 45 | 49.5 | V <sub>rms</sub> | | Ring Frequency | F <sub>R</sub> | | 13 | _ | 68 | Hz | | Ringer Equivalence Number | REN | | _ | _ | 0.2 | | \*Note: The ring signal will not be detected below the minimum. The ring signal will be detected above the maximum. #### Table 7. AC Characteristics for FXO $(V_D = 3.0 \text{ to } 3.6 \text{ V}, T_A = 0 \text{ to } 70 \text{ °C}, Fs = 8000 \text{ Hz})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|-----------------|-----------------------------------------------------------------|-----|------|-----|-------------------| | Receive Frequency Response | | Low –3 dBFS Corner, FILT = 0 | _ | 5 | _ | Hz | | Receive Frequency Response | | Low –3 dBFS Corner, FILT = 1 | _ | 200 | _ | Hz | | Transmit Full-Scale Level <sup>1</sup> | V <sub>FS</sub> | FULL = 0 (0 dBm) | _ | 1.1 | _ | $V_{PEAK}$ | | | | FULL = 1 (+3.2 dBm) <sup>Note 2</sup> | _ | 1.58 | _ | $V_{PEAK}$ | | | | FULL2 = 1 (+6.0 dBm) <sup>Note 2</sup> | _ | 2.16 | _ | $V_{PEAK}$ | | Receive Full-Scale Level <sup>1,3</sup> | V <sub>FS</sub> | FULL = 0 (0 dBm) | _ | 1.1 | _ | V <sub>PEAK</sub> | | | | FULL = 1 (+3.2 dBm) <sup>Note 2</sup> | _ | 1.58 | _ | $V_{PEAK}$ | | | | FULL2 = 1 (+6.0 dBm) <sup>Note 2</sup> | _ | 2.16 | _ | $V_{PEAK}$ | | Dynamic Range <sup>4,5,6</sup> | DR | ILIM = 0, DCV = 11, MINI=00<br>DCR = 0, I <sub>L</sub> = 100 mA | _ | 80 | _ | dB | | Dynamic Range <sup>4,5,6</sup> | DR | ILIM = 0, DCV = 00, MINI=11<br>DCR = 0, I <sub>L</sub> = 20 mA | _ | 80 | _ | dB | | Dynamic Range <sup>4,5,6</sup> | DR | ILIM = 1, DCV = 11, MINI=00<br>DCR = 0, I <sub>L</sub> = 50 mA | _ | 80 | _ | dB | #### Notes: - 1. Measured at TIP and RING with 600 $\Omega$ termination at 1 kHz, as shown in Figure 1 on page 13. - 2. With FULL = 1, the transmit and receive full-scale level of +3.2 dBm can be achieved with a 600 $\Omega$ ac termination. While the transmit and receive level in dBm varies with reference impedance, the DAA will transmit and receive 1 dBV into all reference impedances. With FULL2 = 1, the transmit and receive full-scale level of +6.0 dBm can be achieved with a 600 $\Omega$ termination. In this mode, the DAA will transmit and receive +1.5 dBV into all reference impedances. - 3. Receive full-scale level produces –0.9 dBFS at DTX. - 4. DR = 20 x log (RMS V<sub>FS</sub>/RMS Vin) + 20 x log (RMS V<sub>in</sub>/RMS noise). The RMS noise measurement excludes harmonics. Here, V<sub>FS</sub> is the 0 dBm full-scale level per Note 1 above. - 5. Measurement is 300 to 3400 Hz. Applies to both transmit and receive paths. - **6.** Vin = 1 kHz, -3 dBFS. - 7. THD = $20 \times \log (RMS \text{ distortion/RMS signal})$ . - 8. DR<sub>CID</sub> = 20 x log (RMS V<sub>CID</sub>/RMS V<sub>IN</sub>) + 20 x log (RMS V<sub>IN</sub>/RMS noise). V<sub>CID</sub> is the 1.5 V full-scale level with the enhanced caller ID circuit. With the typical CID circuit, the V<sub>CID</sub> full-scale level is 6 V peak, and the DR<sub>CID</sub> decreases to 50 dB - 9. Refer to Tables 8-9 for relative gain accuracy characteristics (passband ripple). - 10. Analog hybrid only. Z<sub>ACIM</sub> controlled by ACIM in Register 30. # Si3217x/3291x #### Table 7. AC Characteristics for FXO (Continued) $(V_D = 3.0 \text{ to } 3.6 \text{ V}, T_A = 0 \text{ to } 70 \text{ °C}, Fs = 8000 \text{ Hz})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------|-------------------|-----------------------------------------------------------------|------|-----------------|-----|-------------------| | Transmit Total Harmonic Distor-<br>tion <sup>6,7</sup> | THD | ILIM = 0, DCV = 11, MINI=00<br>DCR = 0, I <sub>L</sub> = 100 mA | _ | -72 | _ | dB | | Transmit Total Harmonic Distortion <sup>6,7</sup> | THD | ILIM = 0, DCV = 00, MINI=11<br>DCR = 0, I <sub>L</sub> = 20 mA | _ | <del>-</del> 78 | _ | dB | | Receive Total Harmonic Distortion <sup>6,7</sup> | THD | ILIM = 0, DCV = 00, MINI=11<br>DCR = 0, I <sub>L</sub> = 20 mA | _ | <del>-</del> 78 | _ | dB | | Receive Total Harmonic Distortion <sup>6,7</sup> | THD | ILIM = 1,DCV = 11, MINI=00<br>DCR = 0, I <sub>L</sub> = 50 mA | _ | <del>-</del> 78 | _ | dB | | Dynamic Range (Caller ID mode) <sup>8</sup> | DR <sub>CID</sub> | VIN = 1 kHz, -13 dBFS | _ | 62 | _ | dB | | Caller ID Full-Scale Level <sup>8</sup> | V <sub>CID</sub> | | _ | 1.5 | _ | V <sub>PEAK</sub> | | Gain Accuracy <sup>6,9</sup> | | 2-W to DTX,<br>TXG2, RXG2, TXG3,<br>and RXG3 = 0000 | -0.5 | 0 | 0.5 | dB | | Transhybrid Balance <sup>10</sup> | | $300-3.4 \text{ kHz}, Z_{ACIM} = Z_{LINE}$ | 20 | _ | _ | dB | | Transhybrid Balance <sup>10</sup> | | 1 kHz, Z <sub>ACIM</sub> = Z <sub>LINE</sub> | _ | 30 | _ | dB | | Two-Wire Return Loss | | 300–3.4 kHz, all ac<br>terminations | 25 | _ | _ | dB | | Two-Wire Return Loss | | 1 kHz, all ac terminations | _ | 32 | _ | dB | #### Notes: - 1. Measured at TIP and RING with 600 $\Omega$ termination at 1 kHz, as shown in Figure 1 on page 13. - 2. With FULL = 1, the transmit and receive full-scale level of +3.2 dBm can be achieved with a 600 $\Omega$ ac termination. While the transmit and receive level in dBm varies with reference impedance, the DAA will transmit and receive 1 dBV into all reference impedances. With FULL2 = 1, the transmit and receive full-scale level of +6.0 dBm can be achieved with a 600 $\Omega$ termination. In this mode, the DAA will transmit and receive +1.5 dBV into all reference impedances. - 3. Receive full-scale level produces –0.9 dBFS at DTX. - **4.** DR = 20 x log (RMS V<sub>FS</sub>/RMS Vin) + 20 x log (RMS V<sub>in</sub>/RMS noise). The RMS noise measurement excludes harmonics. Here, V<sub>FS</sub> is the 0 dBm full-scale level per Note 1 above. - 5. Measurement is 300 to 3400 Hz. Applies to both transmit and receive paths. - **6.** Vin = 1 kHz, -3 dBFS. - 7. THD = $20 \times \log (RMS \text{ distortion/RMS signal})$ . - 8. DR<sub>CID</sub> = 20 x log (RMS V<sub>CID</sub>/RMS V<sub>IN</sub>) + 20 x log (RMS V<sub>IN</sub>/RMS noise). V<sub>CID</sub> is the 1.5 V full-scale level with the enhanced caller ID circuit. With the typical CID circuit, the V<sub>CID</sub> full-scale level is 6 V peak, and the DR<sub>CID</sub> decreases to 50 dB. - 9. Refer to Tables 8–9 for relative gain accuracy characteristics (passband ripple). - Analog hybrid only. Z<sub>ACIM</sub> controlled by ACIM in Register 30. Figure 1. Test Circuit for Loop Characteristics Table 8. Digital FIR Filter Characteristics for FXO—Transmit and Receive ( $V_D$ = 3.0 to 3.6 V, Sample Rate = 8 kHz, $T_A$ = 0 to 70 °C) | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------------|-----------------------|-----------------|-----------------|-----|------| | Passband (0.1 dB) | F <sub>(0.1 dB)</sub> | 0 | _ | 3.3 | kHz | | Passband (3 dB) | F <sub>(3 dB)</sub> | 0 | _ | 3.6 | kHz | | Passband Ripple Peak-to-Peak | | -0.1 | _ | 0.1 | dB | | Stopband | | _ | 4.4 | _ | kHz | | Stopband Attenuation | | -74 | _ | _ | dB | | Group Delay | t <sub>gd</sub> | _ | 12/Fs | _ | S | | Note: Typical FIR filter characteristics for F | s = 8000 Hz are s | hown in Figures | 2, 3, 4, and 5. | | 1 | Table 9. Digital IIR Filter Characteristics for FXO—Transmit and Receive ( $V_D$ = 3.0 to 3.6 V, Sample Rate = 8 kHz, $T_A$ = 0 to 70 °C) | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------|---------------------|------|--------|-----|------| | Passband (3 dB) | F <sub>(3 dB)</sub> | 0 | _ | 3.6 | kHz | | Passband Ripple Peak-to-Peak | | -0.2 | _ | 0.2 | dB | | Stopband | | _ | 4.4 | _ | kHz | | Stopband Attenuation | | -40 | _ | _ | dB | | Group Delay | t <sub>gd</sub> | _ | 1.6/Fs | _ | s | **Note:** Typical IIR filter characteristics for Fs = 8000 Hz are shown in Figures 6, 7, 8, and 9. Figures 10 and 11 show group delay versus input frequency. Figure 2. FIR Receive Filter Response Figure 4. FIR Transmit Filter Response Figure 3. FIR Receive Filter Passband Ripple Figure 5. FIR Transmit Filter Passband Ripple For Figures 1–5, all filter plots apply to a sample rate of Fs = 8 kHz. For Figures 6–9, all filter plots apply to a sample rate of Fs = 8 kHz. Rev. 1.4 14 Figure 6. IIR Receive Filter Response Figure 7. IIR Receive Filter Passband Ripple Input Frequency -- Hz Figure 8. IIR Transmit Filter Response Figure 9. IIR Transmit Filter Passband Ripple Figure 10. IIR Receive Group Delay Figure 11. IIR Transmit Group Delay ### Table 10. Digital I/O Characteristics $(V_{DD} = 3.13 \text{ to } 3.47 \text{ V}, T_A = 0 \text{ to } 70 \text{ }^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------|-----------------------|-----|-----------------------|------| | High Level Input Voltage | V <sub>IH</sub> | | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Low Level Input Voltage | V <sub>IL</sub> | | _ | _ | 0.3 x V <sub>DD</sub> | V | | High Level Output<br>Voltage* | V <sub>OH</sub> | DTX, SDO, SDITHRU,<br>GPIO1/STIPC, GPIO2/SRINGC:<br>I <sub>O</sub> = -4 mA | V <sub>DD</sub> – 0.6 | _ | _ | V | | | | C1A, C2A:<br>I <sub>O</sub> = -2 mA | | | | | | Low Level Output<br>Voltage* | V <sub>OL</sub> | DTX, SDO, INT,<br>SDITHRU,<br>GPIO1/STIPC, GPIO2/SRINGC:<br>I <sub>O</sub> = 4 mA | _ | _ | 0.4 | V | | | | C1A, C2A:<br>I <sub>O</sub> = 2 mA | | | | | | SDITHRU and RST Internal Pullup Current | | | 33 | 42 | 65 | μΑ | | Input Leakage Current | ΙL | | _ | _ | 10 | μΑ | | *Note: V <sub>IH</sub> /V <sub>IL</sub> , V <sub>OH</sub> /V <sub>OL</sub> do | not apply to | C1A/C2A. | | | | | # Table 11. Switching Characteristics—General Inputs<sup>1</sup> $(V_{DD} = 3.13 \text{ to } 3.47 \text{ V}, T_A = 0 \text{ to } 70 \text{ °C}, C_L = 20 \text{ pF})$ | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------|-----------------|---------|-----|-----|------| | Rise Time, RST | t <sub>r</sub> | _ | _ | 5 | ns | | RST Pulse Width, SPI Daisy Chain Mode <sup>3</sup> | t <sub>rl</sub> | 33/PCLK | _ | _ | μs | ### Notes: - 1. All timing (except Rise and Fall time) is referenced to the 50% level of the waveform. Input test levels are $V_{IH} = V_{DD} 0.4 \text{ V}$ , $V_{IL} = 0.4 \text{ V}$ . Rise and Fall times are referenced to the 20% and 80% levels of the waveform. - 2. The minimum $\overline{\text{RST}}$ pulse width assumes the SDITHRU pin is tied to ground via a pulldown resistor no greater than 10 k $\Omega$ per device. - 3. The minimum $\overline{RST}$ pulse width is 33/PCLK frequency (i.e. 33/8.192 MHz = 4 $\mu$ s). Table 12. Switching Characteristics—SPI ( $V_{DDA}$ = 3.13 to 3.47 V, $T_A$ = 0 to 70 °C, $C_L$ = 20 pF) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|------------------|-------------------------------|-----------------------------------|--------------------------|----------------------|------| | Cycle Time SCLK | t <sub>c</sub> | | 62 | _ | _ | ns | | Rise Time, SCLK | t <sub>r</sub> | | _ | _ | 25 | ns | | Fall Time, SCLK | t <sub>f</sub> | | _ | _ | 25 | ns | | Delay Time, SCLK Fall to SDO Active | t <sub>d1</sub> | | _ | _ | 20 | ns | | Delay Time, SCLK Fall to SDO<br>Transition | t <sub>d2</sub> | | _ | _ | 20 | ns | | Delay Time, CS Rise to SDO Tri-state | t <sub>d3</sub> | | _ | _ | 20 | ns | | Setup Time, CS to SCLK Fall | t <sub>su1</sub> | | 25 | _ | _ | ns | | Hold Time, CS to SCLK Rise | t <sub>h1</sub> | | 20 | _ | _ | ns | | Setup Time, SDI to SCLK Rise | t <sub>su2</sub> | | 25 | _ | _ | ns | | Hold Time, SDI to SCLK Rise | t <sub>h2</sub> | | 20 | _ | _ | ns | | Delay Time between Chip Selects | t <sub>cs</sub> | | 220 | _ | _ | ns | | SDI to SDITHRU Propagation Delay | t <sub>d4</sub> | | _ | 4 | 10 | ns | | Note: All timing is referenced to the 50% lev | el of the wa | veform. Input test levels are | V <sub>IH</sub> = V <sub>DD</sub> | D –0.4 V, V <sub>I</sub> | <sub>L</sub> = 0.4 V | • | Table 13. Switching Characteristics—PCM Highway Interface $(V_{DD} = 3.13 \text{ to } 3.47 \text{ V}, T_A = 0 \text{ to } 70 \text{ °C}, C_L = 20 \text{ pF})$ | Parameter | Symbol | Test<br>Conditions | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Units | |---------------------------------------------------------|----------------------------|--------------------|------------------|------------------------------------------------------------------|----------------------------|------------------------------------------------------| | PCLK Period (–40 to +85 °C) | t <sub>p(industrial)</sub> | | 122 | _ | 1953 | ns | | PCLK Period (0 to +70 °C) | t <sub>p(commercial)</sub> | | 122 | _ | 3906 | ns | | PCLK Jitter Tolerance for FXS | t <sub>jitter(FXS)</sub> | | _ | _ | 8 | ns <sub>RMS</sub> | | PCLK Jitter Tolerance for FXO | t <sub>jitter(FXO)</sub> | | _ | _ | 2 | ns | | Valid PCLK Inputs <sup>2</sup> | | | | 512<br>768<br>1.024<br>1.536<br>1.544<br>2.048<br>4.096<br>8.192 | -<br>-<br>-<br>-<br>-<br>- | kHz<br>kHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz | | FSYNC Period <sup>3</sup> | t <sub>fs</sub> | | _ | 125 | _ | μs | | PCLK Duty Cycle Tolerance | t <sub>dty</sub> | | 40 | 50 | 60 | % | | FSYNC Jitter Tolerance <sup>4</sup> | t <sub>jitter</sub> | | _ | _ | ±120 | ns | | Rise Time, PCLK | t <sub>r</sub> | | _ | _ | 25 | ns | | Fall Time, PCLK | t <sub>f</sub> | | _ | _ | 25 | ns | | Delay Time, PCLK Rise to DTX Active | t <sub>d1</sub> | | _ | _ | 20 | ns | | Delay Time, PCLK Rise to DTX<br>Transition | t <sub>d2</sub> | | _ | _ | 20 | ns | | Delay Time, PCLK Rise to DTX Tri-<br>state <sup>6</sup> | t <sub>d3</sub> | | _ | _ | 20 | ns | | Setup Time, FSYNC to PCLK Fall | t <sub>su1</sub> | | 25 | _ | _ | ns | | Hold Time, FSYNC to PCLK Fall | t <sub>h1</sub> | | 20 | _ | _ | ns | | Setup Time, DRX to PCLK Fall | t <sub>su2</sub> | | 25 | _ | _ | ns | | Hold Time, DRX to PCLK Fall | t <sub>h2</sub> | | 20 | _ | _ | ns | | FSYNC Pulse Width | t <sub>wfs</sub> | | t <sub>p</sub> | _ | 125 µs–t <sub>p</sub> | | ### Notes: - 1. All timing is referenced to the 50% level of the waveform. Input test levels are $V_{IH} V_{I/O} 0.4 \text{ V}$ , $V_{IL} = 0.4 \text{ V}$ . - 2. A constant PCLK and FSYNC are required. - **3.** FSYNC source is assumed to be 8 kHz under all operating conditions. - 4. FSYNC Jitter Tolerance relative to PCLK. - **5.** 256 kHz PCLK is only valid for 0 to 70 °C operation. - 6. Specification applies to PCLK fall to DTX tristate when that mode is selected. Table 14. Absolute Maximum Ratings and Thermal Information<sup>1</sup> | Parameter | Symbol | Test Condition | Value | Unit | |-------------------------------------------------------------------|----------------------------------------------------------|------------------------|--------------|------| | Storage Temperature Range | T <sub>STG</sub> | | -55 to 150 | °C | | Thermal Resistance, Typical <sup>2</sup> | $\theta_{JA}$ | | 53 | °C/W | | QFN-42 (LGA & NBA) | $\theta_{JB}$ | | 33 | | | | $\theta_{\sf JC}$ | | 39 | | | Continuous Power Dissipation <sup>3,4</sup><br>QFN-42 (LGA & NBA) | P <sub>D</sub> | T <sub>A</sub> = 85 °C | 0.75 | W | | Maximum Junction Temperature,<br>QFN-42 (Linefeed Die) | T <sub>JHV</sub> | Continuous | 145 | °C | | Maximum Junction Temperature<br>QFN-42 (Low Voltage Die) | T <sub>JLV</sub> | | 125 | °C | | Thermal Resistance, Typical <sup>2</sup><br>SOIC-16 | $\theta_{\sf JA}$ | | 85 | °C/W | | Continuous Power Dissipation <sup>3</sup><br>SOIC-16 | P <sub>D</sub> | T <sub>A</sub> = 85 °C | 0.47 | W | | Maximum Junction Temperature<br>SOIC-16 | TJ | | 125 | °C | | | Si32 | 217x | | | | Supply Voltage | V <sub>DDD,</sub> V <sub>DDA,</sub><br>V <sub>DDHV</sub> | | -0.5 to 4.0 | V | | Digital Input Voltage | V <sub>IND</sub> | | -0.3 to 3.6 | V | | Battery Supply Voltage <sup>5</sup> , Si32171/6/8 | V <sub>BAT</sub> | | +0.4 to –115 | V | | Battery Supply Voltage <sup>5</sup> , Si32170/7/9 | $V_{BAT}$ | | +0.4 to -140 | V | | Tip or Ring Voltage, Si32171/6/8 <sup>6</sup> | V <sub>TIP</sub> , V <sub>RING</sub> | | -130 | V | | Tip or Ring Voltage, Si32170/7/9 <sup>6</sup> | V <sub>TIP</sub> , V <sub>RING</sub> | | -140 | V | | TIP, RING Current | I <sub>TIP</sub> , I <sub>RING</sub> | | ±100 | mA | #### Notes: - 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. - 2. The thermal resistance of an exposed pad package is assured when the recommended printed circuit board layout guidelines are followed correctly. The specified performance requires that the exposed pad be soldered to an exposed copper surface of at least equal size and that multiple vias are added to enable heat transfer between the top-side copper surface and a large internal/bottom copper plane. - 3. Operation of the Si3217x or Si3291x above 125 °C junction temperature may degrade device reliability. - **4.** Si3217x linefeed is equipped with on-chip thermal limiting circuitry that shuts down the circuit when the junction temperature exceeds the thermal shutdown threshold. The thermal shutdown threshold should normally be set to 145 °C; when in the ringing state with cadence the thermal shutdown may be set to 200 °C. For optimal reliability long term operation of the Si3217x linefeed above 150 °C junction temperature should be avoided. - 5. The dv/dt of the voltage applied to the VBAT pins must be limited to 10 V/µs. - 6. Specification requires circuit for surge event as shown in typical application circuit. Figure 13. PCM Highway Interface Timing Diagram Figure 14. Transmit and Receive Path SNDR Figure 15. Overload Compression Performance Figure 16. Receive Path Frequency Response Figure 17. Transmit Path Frequency Response Figure 18. Transmit Group Delay Distortion Figure 19. Receive Group Delay Distortion # 2. Schematics Figure 20. Top Level Schematic Figure 21. DAA Figure 22. Flyback DC DC Option Figure 23. Buck Boost DC-DC Option igure 24. Protection # 3. Bill of Materials Table 15. Si3217x/Si3291x Bill of Materials (Excluding DC-DC) | Reference | Description | Mfr Part Number | Mfr | |------------------------------|----------------------------------------------------|--------------------|---------| | C1<br>(Not Installed) | CAP, 10uF, 6.3V, ±20%, X5R, 0603 | C0603X5R6R3-106M | Venkel | | D1<br>(Not Installed) | DIO, SINGLE, 250V, 200mA, SOT323 | BAS21HT1 | On Semi | | R105<br>(Not Installed) | RES, 590K, 1/10W, ±1%, ThickFilm, 0805 | CR0805-10W-5903F | Venkel | | C2 C4 C7 C100<br>C107 | CAP, 0.1uF, 10V, ±10%, X7R, 0402 | C0402X7R100-104K | Venkel | | C6 | CAP, 10uF, 6.3V, ±20%, X5R, 0603 | C0603X5R6R3-106M | Venkel | | C8 | CAP, 4.7nF, 16V, ±10%, X7R, 0402 | C0402X7R160-472K | Venkel | | C101 C102<br>C103 C104 | CAP, 0.01uF, 200V, ±10%, X7R, 0805 | C0805X7R201-103K | Venkel | | C105 | CAP, 0.1uF, 200V, ±20%, X7R, 1206 | C1206X7R201-104M | Venkel | | J1 | 1 Port SMT RJ11 | 5555077-2 | AMP | | R1 | RES, 15 Ohm, 1/10W, ±1%, ThickFilm, 0805 | CR0805-10W-15R0F | Venkel | | R2 | RES, 49.9K, 1/16W, ±0.5%, ThickFilm, 0603 | CR0603-16W-4992D | Venkel | | R17 | RES, 137K, 1/16W, ±1%, ThickFilm, 0402 | CR0402-16W-1373F | Venkel | | R19 | RES, 10K, 1/16W, ±5%, ThickFilm, 0402 | CR0402-16W-103J | Venkel | | R101 R102 | RES, 681K, 1/10W, ±1%, ThickFilm, 0805 | CR0805-10W-6813F | Venkel | | R103 R104 | RES, 1K, 1/10W, ±1%, ThickFilm, 0603 | CR0603-10W-1001F | Venkel | | R106 R107 | RES, 1.47M, 1/8W, ±1%, ThickFilm, 1206 | CR1206-8W-1474F | Venkel | | R108 R109 | RES, 110K, 1/16W, ±1%, ThickFilm, 0402 | CR0402-16W-1103F | Venkel | | R110 | RES, 0 Ohm, 2A, ThickFilm, 0805 | CR0805-10W-000 | Venkel | | U1 | Single SLIC Integrated HV Interface, wideband, DAA | Si32178/9-B-FM1 | SiLabs | | C108 | CAP, 0.01uF, 200V, ±10%, X7R, 0805 | C0805X7R201-103K | Venkel | | C150 | CAP, 0.1uF, 200V, ±20%, X7R, 1206 | C1206X7R201-104M | Venkel | | RT150 RT151 | PTC, Telecom PTC Resettable Fuses, SMT | MF-SM013/250-2 | Bourns | | R150 R151 | RES, 15 Ohm, 1/10W, ±1%, ThickFilm, 0805 | CR0805-10W-15R0F | Venkel | | U151 | SLIC Protector | TISP61089BDR | Bourns | | C230 C231<br>(Not Installed) | CAP, 120pF, 250V, ±10%, X7R, 0805 | C0805X7R251-121K | Venkel | | C232<br>(Not Installed) | CAP, 68pF, 250VRMS, ±10%, Y2, 1808 | GA342D1XGF680JY02L | MuRata | | R230 R232<br>(Not Installed) | RES, 15M, 1/8W, ±5%, ThickFilm, 0805 | CR0805-8W-156J | Venkel | Table 15. Si3217x/Si3291x Bill of Materials (Excluding DC-DC) (Continued) | C210 CAP, 0.01uF, 10V, ±20%, X7R, 0402 C0402X7R100-103M D201 D202 DIO, DUAL Series, 300V, 225mA, SOT23 MMBD3004S-7-F D FB201 FB202 FB203 FB204 FERRITE BEAD, 600 Ω @100MHZ BLM18AG601SN1 J2 1 Port SMT RJ11 5555077-2 Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, PNP, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 | Venkel Venkel Venkel Venkel Venkel Venkel Venkel Holy Stone Venkel Diodes Inc. | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | (Not Installed) C201 C202 CAP, 33pF, 250VRMS, ±5%, Y2, 1808 GA342D1XGF330JY02L C203 CAP, 3900pF, 250V, ±20%, X7R, 0805 C0805X7R251-392M C204 CAP, 1uF, 100V, ±10%, X7R, 1210 C1210X7R101-105K C205 C206 CAP, 0.1uF, 10V, ±10%, X7R, 0402 C0402X7R100-104K C207 CAP, 2.7nF, 50V, ±20%, X7R, 0603 C0603X7R500-272M C208 C209 CAP, 680pF, 250VRMS, ±10%, Y2, 1808 SCC1808X681K502T F C210 CAP, 0.01uF, 10V, ±20%, X7R, 0402 C0402X7R100-103M D D201 D202 DIO, DUAL Series, 300V, 225mA, SOT23 MMBD3004S-7-F D FB201 FB202 FERRITE BEAD, 600 Ω @100MHZ BLM18AG601SN1 FB203 FB204 J2 1 Port SMT RJ11 5555077-2 Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | MuRata Venkel Venkel Venkel Venkel Holy Stone Venkel | | C203 CAP, 3900pF, 250V, ±20%, X7R, 0805 C0805X7R251-392M C204 CAP, 1uF, 100V, ±10%, X7R, 1210 C1210X7R101-105K C205 C206 CAP, 0.1uF, 10V, ±10%, X7R, 0402 C0402X7R100-104K C207 CAP, 2.7nF, 50V, ±20%, X7R, 0603 C0603X7R500-272M C208 C209 CAP, 680pF, 250VRMS, ±10%, Y2, 1808 SCC1808X681K502T C210 CAP, 0.01uF, 10V, ±20%, X7R, 0402 C0402X7R100-103M D201 D202 DIO, DUAL Series, 300V, 225mA, SOT23 MMBD3004S-7-F D FB201 FB202<br>FB203 FB204 FERRITE BEAD, 600 Ω @100MHZ BLM18AG601SN1 J2 1 Port SMT RJ11 5555077-2 Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | Venkel Venkel Venkel Holy Stone Venkel | | C204 CAP, 1uF, 100V, ±10%, X7R, 1210 C1210X7R101-105K C205 C206 CAP, 0.1uF, 10V, ±10%, X7R, 0402 C0402X7R100-104K C207 CAP, 2.7nF, 50V, ±20%, X7R, 0603 C0603X7R500-272M C208 C209 CAP, 680pF, 250VRMS, ±10%, Y2, 1808 SCC1808X681K502T F C210 CAP, 0.01uF, 10V, ±20%, X7R, 0402 C0402X7R100-103M D201 D202 DIO, DUAL Series, 300V, 225mA, SOT23 MMBD3004S-7-F E FB201 FB202<br>FB203 FB204 FERRITE BEAD, 600 Ω @100MHZ BLM18AG601SN1 J2 1 Port SMT RJ11 5555077-2 Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, PNP, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | Venkel Venkel Holy Stone Venkel | | C205 C206 CAP, 0.1uF, 10V, ±10%, X7R, 0402 C0402X7R100-104K C207 CAP, 2.7nF, 50V, ±20%, X7R, 0603 C0603X7R500-272M C208 C209 CAP, 680pF, 250VRMS, ±10%, Y2, 1808 SCC1808X681K502T F C210 CAP, 0.01uF, 10V, ±20%, X7R, 0402 C0402X7R100-103M D201 D202 DIO, DUAL Series, 300V, 225mA, SOT23 MMBD3004S-7-F E FB201 FB202<br>FB203 FB204 FERRITE BEAD, 600 Ω @100MHZ BLM18AG601SN1 J2 1 Port SMT RJ11 5555077-2 Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, PNP, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | Venkel Venkel Holy Stone Venkel | | C207 CAP, 2.7nF, 50V, ±20%, X7R, 0603 C0603X7R500-272M C208 C209 CAP, 680pF, 250VRMS, ±10%, Y2, 1808 SCC1808X681K502T H C210 CAP, 0.01uF, 10V, ±20%, X7R, 0402 C0402X7R100-103M D201 D202 DIO, DUAL Series, 300V, 225mA, SOT23 MMBD3004S-7-F D FB201 FB202<br>FB203 FB204 FERRITE BEAD, 600 Ω @100MHZ BLM18AG601SN1 J2 1 Port SMT RJ11 5555077-2 Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, PNP, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | Venkel Holy Stone Venkel | | C208 C209 CAP, 680pF, 250VRMS, ±10%, Y2, 1808 SCC1808X681K502T H C210 CAP, 0.01uF, 10V, ±20%, X7R, 0402 C0402X7R100-103M D201 D202 DIO, DUAL Series, 300V, 225mA, SOT23 MMBD3004S-7-F D FB201 FB202 FERRITE BEAD, 600 Ω @100MHZ BLM18AG601SN1 J2 1 Port SMT RJ11 5555077-2 Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, PNP, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | Holy Stone<br>Venkel | | C210 CAP, 0.01uF, 10V, ±20%, X7R, 0402 C0402X7R100-103M D201 D202 DIO, DUAL Series, 300V, 225mA, SOT23 MMBD3004S-7-F E FB201 FB202 FB203 FB204 FERRITE BEAD, 600 Ω @100MHZ BLM18AG601SN1 J2 1 Port SMT RJ11 5555077-2 Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, PNP, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | Venkel | | D201 D202 DIO, DUAL Series, 300V, 225mA, SOT23 MMBD3004S-7-F D FB201 FB202 FB203 FB204 FERRITE BEAD, 600 Ω @100MHZ BLM18AG601SN1 J2 1 Port SMT RJ11 5555077-2 Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, PNP, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | | | FB201 FB202 FB203 FB204 FERRITE BEAD, 600 Ω @100MHZ BLM18AG601SN1 J2 1 Port SMT RJ11 5555077-2 Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, PNP, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | Diodes Inc | | FB203 FB204 J2 1 Port SMT RJ11 5555077-2 Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, PNP, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | Diodes inc. | | Q201 Q203 TRANSISTOR, NPN, High Voltage, SOT23 MMBTA42LT1 Q202 TRANSISTOR, PNP, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | MuRata | | Q202 TRANSISTOR, PNP, High Voltage, SOT23 MMBTA92LT1 Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | AMP | | Q204 Q205 TRANSISTOR, NPN, DRIVER, SOT23 MMBTA06LT1 RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | On Semi | | RV201 SIDACTOR BI 275V 250A DO-214AA P3100SBL R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | On Semi | | R201 RES, 1.07K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-1071F | On Semi | | | Littelfuse | | R202 RES, 150 Ohm, 1/16W, ±1%, ThickFilm, 0402 CR0402-16W-1500F | Venkel | | | Venkel | | R203 RES, 3.65K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-3651F | Venkel | | R204 RES, 2.49K, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-2491F | Venkel | | R205 R206 RES, 100K, 1/16W, ±5%, ThickFilm, 0402 CR0402-16W-104J | Venkel | | R207 R208 RES, 20M, 1/8W, ±5%, ThickFilm, 0805 CR0805-8W-206J | Venkel | | R209 RES, 1M, 1/16W, ±1%, ThickFilm, 0402 CR0402-16W-1004F | Venkel | | R210 RES, 536 Ohm, 1/4W, ±1%, ThickFilm, 1206 CR1206-4W-5360F | Venkel | | R211 RES, 73.2 Ohm, 1/2W, ±1%, ThickFilm, 2010 CR2010-2W-73R2F | Venkel | | R212 R213 RES, 56.2 Ohm, 1/16W, ±1%, ThickFilm, 0402 CR0402-16W-56R2F | Venkel | | U202 IC, Global DAA Line Side w/Voice features attaches to the Si3217x SLIC Si32919-A-FS | SiLabs | | Z201 DIO, ZENER, 43V, 500 mW, SOD123 BZT52C43-7-F | Diodes Inc. | Table 16. Si3217x Flyback DC-DC Bill of Materials | Reference | Description | Mfr Part Number | Mfr | |------------------------------|------------------------------------------------------------------------|---------------------------------------|---------------------------| | C124 C125<br>(Not Installed) | CAP, 0.1uF, 200V, ±20%, X7R, 1206 | C1206X7R201-104M | Venkel | | C128<br>(Not Installed) | CAP, 470pF, 50V, ±20%, X7R, 0402 | C0402X7R500-471M | Venkel | | C133<br>(Not Installed) | CAP, 68pF, 200V, ±5%, COG, 0805 | C0805C0G201-680J | Venkel | | C134<br>(Not Installed | CAP, 470pF, 100V, ±10%, X7R, 0603 | C0603X7R101-471K | Venkel | | D125<br>(Not Installed) | DIO, SWITCH, 200mA, 75V, SOD523 | BAS16XV2T1G | On Semi | | D126<br>(Not Installed) | DIO, ZENER, 75V, 200 mW, SOD323 | BZX384C75-V | Vishay | | R130<br>(Not Installed) | RES, 150 Ohm, 1/4W, ±1%, ThickFilm, 1206 | CR1206-4W-1500F | Venkel | | R139<br>(Not Installed) | RES, 15 Ohm, 1/4W, ±5%, ThickFilm, 1206 | CR1206-4W-150J | Venkel | | C121 C126 | CAP, 0.1uF, 25V, ±20%, X7R, 0603 | C0603X7R250-104M | Venkel | | C122 C123 | CAP, 0.1uF, 200V, ±20%, X7R, 1206 | C1206X7R201-104M | Venkel | | C127 | CAP, 470pF, 50V, ±20%, X7R, 0402 | C0402X7R500-471M | Venkel | | C130 | CAP, 68uF, 63V, ±20%, AL, 8X11.5MM,<br>Low Impedance | EEUFC1J680 | Panasonic | | D120 | DIO, FAST, 300V, 1A, SMA | ES1F | Fairchild | | Q120 | TRANSISTOR, MOSFET, N-CHNL,<br>2.0W Switching, SOT223 | ZXMN10A11G | Zetex | | Q121 | TRANSISTOR, PNP, SOT23 | MMBT3906-7-F | Diodes Inc. | | Q122 | TRANSISTOR, MOSFET, N-CHNL,<br>360mW Small signal, SOT23 | BSS138 | Zetex | | Q123 | TRANSISTOR, NPN, GP, SOT23 | MMBT3904 | Fairchild | | R100 | RES, 1.65M, 1/10W, ±1%, ThickFilm, 0805 | CR0805-10W-1654F | Venkel | | R121 | RES, 0.1 Ohm, 1/2W, ±1%, ThickFilm, 1210 | LCR1210-R100F | Venkel | | R122 | RES, 15 Ohm, 1/4W, ±5%, ThickFilm, 1206 | CR1206-4W-150J | Venkel | | R123 | RES, 220 Ohm, 1/16W, ±5%, ThickFilm, 0402 | CR0402-16W-221J | Venkel | | R124 R140 | RES, 0 Ohm, 1A, ThickFilm, 0402 | CR0402-16W-000 | Venkel | | R125 | RES, 681K, 1/10W, ±1%, ThickFilm, 0805 | CR0805-10W-6813F | Venkel | | R126 | RES, 68K, 1/16W, ±5%, ThickFilm, 0402 | CR0402-16W-683J | Venkel | | R141 R142 | RES, 0 Ohm, 1A, ThickFilm, 0402 | CR0402-16W-000 | Venkel | | T120 | TRANSFORMER, Flyback, 8.0uH Primary, 100nH<br>Leakage, 1:3, 1 Tap, SMT | UTB01890s<br>UTB01701s<br>XF0086-EP7S | UMEC<br>UMEC<br>XFMRS Inc | Table 17. Si3217x Buck Boost DC-DC Bill of Materials | Reference | Description | Mfr Part Number | Manufacturer | |------------------------|--------------------------------------------------------|------------------|----------------| | C122 | CAP, 0.1uF, 100V, ±20%, X7R, 0603 | C0603X7R101-104M | Venkel | | C120 C123 | CAP, 10uF, 100V, ±20%, AL, 5X11MM | ECA2AM100 | Panasonic | | C121 C125 | CAP, 0.1uF, 25V, ±20%, X7R, 0603 | C0603X7R250-104M | Venkel | | C126 | CAP, 0.01uF, 10V, ±20%, X7R, 0402 | C0402X7R100-103M | Venkel | | D120 | DIO, FAST, 200V, 1A SMA | ES1D | Diodes Inc. | | D121 | DIO, SWITCH, 75V, 300mA, SOT23 | BAS16-7-F | Diodes Inc. | | L120 | Power Inductor, Shielded | DR127-101-R | Cooper Bussman | | Q120 | TRANSISTOR, PNP, 140V,<br>MEDIUM POWER LOW SAT, SOT223 | ZXTP2014G | Zetex | | Q121 | TRANSISTOR, NPN, SOT23 | MMBT2222LT1 | On Semi | | R100 | RES, 1.65M, 1/10W, ±1%, ThickFilm, 0805 | CR0805-10W-1654F | Venkel | | R120 R126<br>R127 R128 | RES, 1.0 Ohm, 1/16W, ±1%, ThickFilm, 0402 | CR0402-16W-1R00F | Venkel | | R122 | RES, 15 Ohm, 1/10W, ±1%, ThickFilm, 0805 | CR0805-10W-15R0F | Venkel | | R124 | RES, 120 Ohm, 1/10W, ±1%, ThickFilm, 0603 | CR0603-10W-1200F | Venkel | | R125 | RES, 200 Ohm, 1/10W, ±1%, ThickFilm, 0603 | CR0603-10W-2000F | Venkel | | R129 R130 | RES, 47K, 1/16W, ±1%, ThickFilm, 0402 | CR0402-16W-4702F | Venkel | #### 4. Overview The Si3217x series provides all SLIC, codec, DTMF detection, and signal generation functions needed for one complete analog telephone interface. The Si3217x performs all battery, over-voltage, ringing, supervision, codec, hybrid, and test (BORSCHT) functions; it also supports extensive metallic loop testing capabilities. The Si3217x provides a standard voice-band (200 Hz–3.4 kHz) audio codec and, optionally, an audio codec with both wideband (50 Hz–7 kHz) and standard voice-band modes. The wideband mode provides an expanded audio band with a 16 kHz sample rate for enhanced audio quality while the standard voice-band mode provides standard telephony audio bandwidth. The Si3217x incorporates a programmable dc-dc converter controller that reacts to line conditions to provide the optimal battery voltage required for each line-state. Si3217x ICs are available with voltage ratings of –110 V or –135 V to support a wide range of ringing voltages; see "10. Ordering Guide," on page 48 for the voltage rating of each Si3217x version. Programmable on-hook voltage, programmable off-hook loop current, reverse battery operation, loop or ground start operation, and on-hook transmission are supported. Loop current and voltage are continuously monitored by an integrated monitoring ADC. The Si3217x supports balanced 5 REN ringing with or without a programmable dc offset. The available voltage offset, frequency, waveshape, and cadence options are designed to ring the widest variety of terminal devices and to reduce external controller requirements. A complete audio transmit and receive path is integrated, including ac impedance and hybrid gain. These features are software-programmable, allowing a single hardware design to meet global requirements. Select part numbers in the series also implement Silicon Laboratories' capacitive isolation technology to enable a seamless connection to Si3291x DAA ICs. Digital voice data transfer occurs over a standard PCM bus. Control data is transferred using a standard SPI. Si3217x ICs are available in a 42-pin QFN package. The Si3291x devices are available in a 16-pin SOIC. # 5. FXS Features #### 5.1. DC Feed Characteristics ProSLIC internal linefeed circuitry provides completely programmable dc feed characteristics. When in the active state, the ProSLIC operates in one of three dc linefeed operating regions: a constant-voltage region, a constant-current region, or a resistive region, as shown in Figure 25. The constant-voltage region has a low resistance, typically 160 $\Omega$ . The constant-current region approximates infinite resistance. Figure 25. Dual ProSLIC DC Feed Characteristics ## 5.2. Linefeed Operating States The linefeed interface includes eight different registerprogrammable operating states as listed in Table 18. The Open state is the default condition in the absence of any preloaded register settings. The device may also automatically enter the open state in the event of a linefeed fault condition. ## 5.3. Line Voltage and Current Monitoring The ProSLIC continuously monitors the TIP, RING, and battery voltages and currents via an on-chip ADC and stores the resulting values in individual RAM locations. Additionally, the loop voltage ( $V_{\text{TIP}}$ – $V_{\text{RING}}$ ), loop current, and longitudinal current values are calculated based on the TIP and RING measurements and are stored in unique register locations for further processing. The ADC updates all registers at a rate of 2 kHz or greater. SILICON LARS # 5.4. Power Monitoring and Power Fault Detection The Si3217x line monitoring functions are used to continuously protect against excessive power conditions. The Si3217x contains an on-chip, analog sensing diode that provides real-time temperature data and turns off the device when a preset threshold is exceeded. If the Si3217x detects a fault condition or overpower condition, it automatically sets that device to the open state and generates a "power alarm" interrupt. The interrupt can be masked, but masking the automatic transition to open is not recommended since it is used to protect the Si3217 HVIC under excessive power conditions. The various power alarms and linefeed faults supporting automatic intervention are described below. - 1. Total power exceeded. - Excessive foreign current or voltage on TIP and/or RING. - 3. Thermal shutdown event. #### 5.5. Thermal Overload Shutdown If the die temperature exceeds the maximum junction temperature threshold, TJmax, of 145 °C or 200 °C, the device has the ability to shut itself down to a low-power state without user intervention. The thermal shutdown circuit contains a sufficient amount of hysteresis and/or turn-on delay time so as to remain shut down during a power cross event, where 50 Hz or 60 Hz, 600 V, is connected to TIP and/or RING. **Table 18. Linefeed Operating States** | Linefeed State | Description | |----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Open | Output is high-impedance, and all line supervision functions are powered down. Audio is powered down. This is the default state after powerup or following a hardware reset. This state can also be used in the presence of line fault conditions and to generate open switch intervals (OSIs). This state is used in line diagnostics mode as a high impedance state during linefeed testing. A power fault condition may also force the device into the open state. | | Forward Active<br>Reverse Active | Linefeed circuitry and audio are active. In Forward Active state, the TIP lead is more positive than the RING lead; in Reverse Active state, the RING lead is more positive than the TIP lead. Loop closure and ground key detect circuitry are active. | | Forward OHT<br>Reverse OHT | Provides data transmission during an on-hook loop condition (e.g., transmitting caller ID data between ringing bursts). Linefeed circuitry and audio are active. In Forward OHT state, the TIP lead is more positive than the RING lead; in Reverse OHT state, the RING lead is more positive than the TIP lead. | | TIP Open | Provides an active linefeed on the RING lead and sets the TIP lead to high impedance (>400 k $\Omega$ ) for ground start operation in forward polarity. Loop closure and ground key detect circuitry are active. | | RING Open | Provides an active linefeed on the TIP lead and sets the RING lead to high impedance (>400 k $\Omega$ ) for ground start operation in reverse polarity. Loop closure and ground key detect circuitry are active. | | Ringing | Drives programmable ringing signal onto TIP and RING leads with or without dc offset. | | Line Diagnostics | The channel is put into diagnostic mode. In this mode, the channel has special diagnostic resources available. | ### 5.6. Loop Closure Detection The Si3217x provides a completely programmable loop closure detection mechanism. The loop closure detection scheme provides two unique thresholds to allow hysteresis, and also includes a programmable debounce filter to eliminate false detection. A loop closure detect status bit provides continuous status, and a maskable interrupt bit is also provided. ## 5.7. Ground Key Detection The Si3217x provides a ground key detect mechanism using a programmable architecture similar to the loop closure scheme. The ground key detect scheme provides two unique thresholds to allow hysteresis and also includes a programmable debounce filter to eliminate false detection. A ground key detect status bit provides continuous status, and a maskable interrupt bit is also provided. # 5.8. Ringing Generation The Si3217x provides the ability to generate a programmable sinusoidal or trapezoidal ringing waveform, with or without dc offset. The ringing frequency, wave shape, cadence, and offset are all register-programmable. Three ringing modes are supported: balanced, unbalanced, and low-power ringing (LPR). Figure 26 illustrates the fundamental differences between the three ringing modes. ## 5.9. Polarity Reversal The Si3217x supports polarity reversal for message waiting and various other signaling modes. The ramp rate can be programmed for a smooth or abrupt transition to accommodate different application requirements. ### 5.10. Two-Wire Impedance Synthesis The ac two-wire impedance synthesis is generated onchip using a DSP-based scheme to optimally match the output impedance of the Si3217x to the reference impedance. Most real or complex two-wire impedances can be generated with appropriate register coefficients. ## 5.11. Transhybrid Balance Filter The trans-hybrid balance function is implemented onchip using a DSP-based scheme to effectively cancel the reflected receive path signal from the transmit path. #### 5.12. Tone Generators The Si3217x includes two digital tone generators that allow a wide variety of single- or dual-tone frequency and amplitude combinations. Each tone generator has its own set of registers that hold the desired frequency, amplitude, and cadence to allow generation of DTMF and call progress tones for different requirements. The tones can be directed to either receive or transmit paths. Figure 26. Ringing Modes SILICON LARS #### 5.13. DTMF Detection In DTMF, two tones generate a DTMF digit. One tone is chosen from four possible row tones, and one tone is chosen from four possible column tones. The sum of these tones constitutes one of 16 possible DTMF digits. Select Si3217x ICs support DTMF detection as outlined in "10. Ordering Guide," on page 48. The DTMF detector can be utilized by the FXS or FXO interface. ## **5.14. Pulse Metering (Si32170/1 Only)** The pulse metering system for the Si32170/1 is designed to inject a 12 or 16 kHz billing tone into the audio path with maximum amplitude of 2.5 $V_{RMS}$ at TIP and RING into a 200 $\Omega$ ac load impedance. The tone is generated in the DSP via a table lookup that guarantees spectral purity by not allowing drift. The tone will ramp up until it reaches a host-programmed threshold, at which point it will maintain that level until instructed to ramp down, thus creating a trapezoidal envelope. The amplitude is controlled by an automatic gain control circuit (AGC). While the tone is ramping up, the AGC takes the feedback audio and applies it to a band pass filter, which is programmed for the 12 or 16 kHz frequency of interest. When the peak is detected, the ramp is stopped. See AN340 section 2.3.9 for additional details and considerations on Pulse Metering. #### 5.15. DC-DC Controller The Si3217x integrates a dc-dc controller that operates from a single positive dc input. The controller dynamically manages an external dc-dc converter circuit to generate the optimal battery voltage for each operating state. #### 5.16. Wideband Audio Select Si3217x ICs support a software-selectable wideband (50 Hz–7 kHz) and narrowband (200 Hz–3.4 kHz) audio codec. The wideband mode provides an expanded audio band at a 16-bit, 16 kHz sample rate for enhanced audio quality while maintaining standard telephony audio compatibility. Wideband audio samples are transmitted and received on the PCM interface using two consecutive 8 kHz frames. # 5.17. In-Circuit and Metallic Loop Testing (MLT) A rich set of features is provided for in-circuit testing of the FXS system and the connected telephone line (MLT): - Tone generators - Audio diagnostic filters - Digital and analog loop-back modes - Internal test load - Monitor ADC - DSP algorithms Using these facilities, it is possible to test the Si3217x's dc-dc converter, codec, line-feed, PCM bus interface, DSP, SPI bus interface, and call progress state-machine as well as testing the connected telephone line and external protection circuitry. The audio diagnostic filters on the FXS are intended to provide programmable filtering of the TX digital audio signal and calculate the peak and/or average signal power of the filters' outputs. The signal powers are then compared to programmable thresholds. The programmable filters can be used to band-pass filter a certain tone or notch out certain tones, so that the signal power measurements are frequency selective. This filtering is useful in a telephony system because it can measure harmonic distortion, intermodulation, noise, etc. The Si3217x incorporates an internal test load with a $5 \, k\Omega$ nominal value that can be connected across Tip/Ring (Figure 27). The audio diagnostics system and built-in test load can be used to test the FXS interface (Si3217x) itself without requiring an external load, a connected line, or any relays. This facility can be used for production and in-service testing of such things as: - Dial tone draw/break - Audio quality measurements - Pulse digit detection - DC feed - Ringtrip - Polarity reversal - Transmission loss # Si3217x/3291x MLT, e.g., GR-909, is facilitated by the built-in DSP, monitor ADC, and test load. They provide the ability to detect multiple fault conditions within the CPE as well as on the Tip/Ring pair (T-R). Thirteen different measured and/or calculated parameters are reported by the Monitor ADC. Host software for use in conjunction with the ProSLIC API is available from Silicon Labs. Typical MLT tests include: - Hazardous Potential Test This checks for ac voltage > 50 V<sub>RMS</sub> or dc voltage > 135 V between Tip and Ground (T-G) or Ring and Ground (R-G). - Foreign Electromotive Force Test Checks T-G or R-G for ac voltage > 10 V<sub>RMS</sub> or dc voltage > 6 V. Uses same threshold as for hazardous voltage test. - Resistive Faults Test Checks for dc resistance from T-R, T-G or R-G. Any measurement < 150 kΩ is considered a resistive fault. - Receiver-Off-Hook Test Distinguishes between a T-R resistive fault and an off-hook condition. - Ringers Test Measures the magnitude of the connected ring load (REN) across T-R. Results are > 0.175 REN and < 5 REN for a valid load</li> - AC Line Impedance (line length) T-R, T-G, and R-G. Generates a tone at several specific frequencies (audio band) and measures the reflected signal amplitude (complex spectrum) that comes back (with transhybrid balance filter disabled). The reflected signal is then used to calculate the line impedance based on certain assumptions of wire gauge, etc. - Line Capacitance T-R, T-G, R-G. Generates a linear ramp function with polarity reversal, and measures the time constant. Diagnostic information is available even in the presence of fault conditions that cause the system's protection devices (fuses, PTCs, etc.) to open. A high-impedance sensing path (pins SRINGC and STIPC) can be used to measure the conditions on Tip/Ring even when the FXS system is effectively disconnected from the line. No relay is required and this sensing path inherently meets Dielectric Withstand per GR-49 (> 1000 V). Figure 27. Si3217x Internal Test Load Circuit SILICON LARS ### 6. FXO Features #### 6.1. Isolation Barrier The Si32178/9 and Si3291x achieve an isolation barrier through low-cost, high-voltage capacitors in conjunction with Silicon Laboratories' patented signal processing techniques. The isolation barrier provides greater than 5 kV isolation. ### 6.2. Power Management The Si32178/9 FXO circuitry supports four power management modes: reset mode, normal mode, sleep mode and powerdown mode. When in reset mode, the Si32178/9 FXO is operational, except for the communication link to the line-side device (Si3291x). In normal mode, the chipset is fully operational. Sleep mode provides a low-power state that only supports ring detection, ring validation and wake-up-on-ring features. The powerdown mode puts the chipset in a nonfunctional state that requires the least power. Normal operation can be restored by issuing a reset. ### 6.3. In-Circuit Testing Six FXO loopback modes are available to support production line testing and end-user diagnostics. Four of the test modes require a line-side power source. #### 6.4. Transmit/Receive Full-Scale Level The Si32178/9 supports programmable maximum transmit and receive levels. The default signal level supported by the Si32178/9 is 0 dBm into a 600 $\Omega$ load. Two additional modes of operation offer increased transmit and receive level capability to enable use of the DAA in applications that require higher signal levels. The full-scale mode increases the full-scale signal level to +3.2 dBm into a 600 $\Omega$ load or 1 dBV into all reference impedances. The enhanced full-scale mode increases the full-scale signal level to +6.0 dBm into a $600 \Omega$ load or 1.5 dBV into all reference impedances. The full-scale and enhanced full-scale modes provide the ability to trade off TX power and TX distortion for a peak signal. By using the programmable digital gain registers in conjunction with the enhanced full-scale signal level mode, a specific power level (+3.2 dBm for example) can be achieved across all ac termination settings. ### 6.5. Line Voltage Measurement Line voltage can be measured in both on-hook and off-hook states with a resolution of 1V per bit and a range of -128 to 127V. Values between -3 to 3 V can, optionally, be forced to zero to mask measurements between -2 to 2 V, which may be unpredictable. Polarity reversal detection is triggered whenever the sign of the measured value changes between positive and negative states. ### 6.6. Loop Current Measurement Loop current sensing is available in the off-hook state. Loop currents are measurable down to the minimum operating loop current of the DAA, which is programmable to 10, 12, 14 or 16mA. Currents can be measured with a resolution of 1.1 or 3.3 mA over a range of 0 to 127 mA. If the loop current exceeds the programmed current limit of the device (160 mA or 60 mA), an over-current event is reported. ### 6.7. Parallel Handset Detection The integrated line sensing capabilities of the Si32178/9 can be used to detect a parallel handset going off-hook. When off-hook, a significant change in loop current signals a parallel phone off-hook or on-hook event. When on-hook, a significant drop in line-voltage signals a parallel phone off-hook event. #### 6.8. DC Termination The DAA has programmable settings for the dc impedance, current limiting, minimum operational loop current and TIP/RING voltage. The dc impedance of the DAA is normally represented with a 50 $\Omega$ slope as shown in Figure 28, but can be changed to an 800 $\Omega$ slope. This higher dc termination presents a higher resistance to the line as loop current increases. Figure 28. FCC Mode I/V Characteristics # Si3217x/3291x For applications requiring current limiting per the TBR21 standard, the ILIM bit may be set to select this mode. In this mode, the dc I/V curve is changed to a 2000 $\Omega$ slope above 40 mA, as shown in Figure 29. This allows the DAA to operate with a 50 V, 230 $\Omega$ feed, which is the maximum linefeed specified in the TBR21 standard. Figure 29. TBR21 Mode I/V Characteristics #### 6.9. AC Termination The Si32911 is optimized to support only CTR21/TBR21 and FCC-compliant countries. The Si32919 is a globally-compliant DAA solution. The following table highlights the available ac termination settings in each device: Table 19. AC Termination Settings for the Si3291x Line-Side Devices | Si32911 | Si32919 | AC Termination | |---------|---------|-----------------------------------------| | ✓ | ✓ | 600 Ω | | | ✓ | 900 Ω | | ✓ | ✓ | 270 Ω + (750 Ω 150 nF) | | | | 275 Ω + (780 Ω 150 nF) | | | ✓ | 220 Ω + (820 Ω 120 nF) | | | | 220 Ω + (820 Ω 115 nF) | | | ✓ | 370 $\Omega$ + (620 $\Omega$ 310 nF) | | | ✓ | 320 Ω + (1050 Ω 230 nF) | | | ✓ | 370 Ω + (820 Ω 110 nF) | | | ✓ | 270 Ω + (750 Ω 150 nF) | | | ✓ | 275 Ω + (780 Ω 115 nF) | | | ✓ | 120 Ω + (820 Ω 110 nF) | | | ✓ | 350 Ω + (1000 Ω 210 nF) | | | ✓ | 200 Ω + (680 Ω 100 nF) | | | ✓ | 600 Ω + 2.16 μF | | | ✓ | 900 Ω + 1 μF | | | ✓ | 900 Ω + 2.16 μF | | | ✓ | 600 Ω + 1 μF | | | ✓ | Global complex impedance | ### 6.10. Ring Detection The Si32178/9 supports either full- or half-wave ring detection. With full-wave ring detection, the designer can detect a polarity reversal of the ring signal. See "Transhybrid Balance" on page 41. The Si32919 supports three programmable ring thresholds: 15 V $\pm 10\%$ , 21 V $\pm 10\%$ , and 45 V $\pm 10\%$ . The Si32911 supports 15 V $\pm 10\%$ . ### 6.11. Ring Validation Ring validation prevents false triggering of a ring detection by validating the ring parameters. Invalid signals, such as a line-voltage change when a parallel handset goes off-hook, pulse dialing, or a high-voltage line test are ignored. Ring validation can be enabled during normal operation and in sleep mode when a valid external PCLK signal is supplied. The ring validation circuit calculates the time between alternating crossings of positive and negative ring thresholds for a programmed period of time to validate that the ring frequency is within tolerance. High and low frequency tolerances are also programmable. ## 6.12. Ringer Impedance and Threshold The ring detector on the Si3291x device is resistively coupled to the line. This coupling produces a high ringer impedance to the line of approximately 20 $M\Omega$ to meet the majority of country PTT specifications including FCC and TBR21. A synthesized ringer impedance can also be enabled to comply with maximum ringer impedance specifications of several countries including Poland, South Africa, and Slovenia. ### 6.13. Pulse Dialing and Spark Quenching Pulse dialing is accomplished by going off- and on-hook to generate make and break pulses. The nominal rate is 10 pulses per second. Some countries have strict specifications for pulse fidelity including make and break times, make resistance, and rise and fall times. In a traditional, solid-state dc holding circuit, there are a number of issues in meeting these requirements. The Si3217x dc holding circuit has active control of the on-and off-hook transients to maintain pulse dialing fidelity. Spark quenching requirements in countries, such as Italy, the Netherlands, South Africa, and Australia, deal with the on-hook transition during pulse dialing. The Si32919 supports three distinct on-hook speeds to pass spark quenching tests without additional BOM components. #### 6.14. Receive Overload Detection The Voice DAA chipset is capable of monitoring and reporting receive overload conditions on the line. Billing tones, parallel phone off-hook events, polarity reversals and other disturbances on the line may trigger multiple levels of overload detection. Certain events, such as billing tones, can be sufficiently large to disrupt the line-derived power supply of an Si3291x line side device. The Si3291x devices support a dynamically-enabled high-impedance mode to ensure that they maintain the off-hook line state during these events. #### 6.15. On-Hook Line Monitor The on-hook line monitor mode allows the Si32178/9 to receive line activity when in an on-hook state. This mode is typically used to detect caller ID data (see "6.16. Transhybrid Balance"). Caller ID data can be gained up or attenuated in the device. ### 6.16. Transhybrid Balance The Si32178/9 contains an on-chip analog hybrid that performs the 2- to 4-wire conversion and near-end echo cancellation. This hybrid circuit is adjusted for each ac termination setting selected to achieve a minimum transhybrid balance of 20 dB when the line impedance matches the selected ac termination. The Si3217x also offers a programmable digital hybrid stage for additional near-end echo cancellation. For each ac termination setting, the hybrid can be programmed with coefficients to increase cancellation of real-world line impedances. This digital filter can produce 10 dB or greater of near-end echo cancellation in addition to the trans-hybrid loss from the analog hybrid circuitry. # 7. System Interfaces ### 7.1. SPI Control Interface The controller interface to the Si3217x is a 4-wire interface modeled after microcontroller and serial peripheral devices. The interface consists of a clock (SCLK), chip select (CS), serial data input (SDI), and serial data output (SDO). In addition, the ProSLIC devices feature a serial data through output (SDITHRU) to support operation of up to 16 channels using a single chip select line. The FXS port and FXO port (if available and enabled) each occupy one SPI channel. The device operates with both 8-bit and 16-bit SPI controllers. ### 7.2. PCM Interface and Companding The Si3217x contains a flexible, programmable interface for the transmission and reception of digital PCM samples. PCM data transfer is controlled by the PCM clock (PCLK) and frame sync (FSYNC) inputs as well as the PCM Mode Select, PCM Transmit Start, and PCM Receive Start settings. The interface can be configured to support from 8 to 128 8-bit time slots in each 125 $\mu$ s frame, corresponding to a PCM clock (PCLK) frequency range of 256 kHz to 8.192 MHz. 1.544 MHz is also supported. The Si3217x supports both $\mu$ -255 Law ( $\mu$ -Law) and A-law companding formats in addition to 16-bit linear data mode with no companding. # 8. Pin Descriptions: Si3217x | Pin# | Pin Name | Description | |------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDDHV | IC Voltage Supply. | | 2 | SDI | Serial Port Data Input.<br>Serial port control data input. | | 3 | SDO | Serial Port Data Output. Serial port control data output. | | 4 | SCLK | Serial Port Bit Clock Input. Serial port clock input. Controls the serial data on SDO and latches the data on SDI. | | 5 | SDITHRU | SDI Passthrough. Cascaded SDI output signal for daisy-chain mode. | | 6 | <del>CS</del> | Chip Select Input. Active low. When inactive, SCLK and SDI are ignored and SDO is high impedance. When active, the serial port is operational. | | 7 | FSYNC | Frame Sync Clock Input. 8 kHz frame synchronization signal for the PCM bus. May be short or long pulse format. | | 8 | PCLK | PCM Bus Clock Input. Clock input for PCM bus timing. | | 9 | ĪNT | Interrupt Output. Maskable interrupt output. Open drain output for wire-ORed operation. | | 10 | C2A/NC | Si32178/9 only: Connects to one side of the isolation capacitor C1. Used to communicate with the FXO line-side device. For versions of Si3217x that do not support an FXO I/F or if the FXO line-side device is not populated this pin should be left unbiased. | # Si3217x/3291x | | | Description | |-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 C | 1A/NC | Si32178/9 only: Connects to one side of the isolation capacitor C2. Used to communicate with the FXO line-side device. For versions of Si3217x that do not support an FXO I/F or if the FXO line-side device is not populated this pin should be left unbiased. | | 12 | DTX | Transmit PCM Data Output. Output data to PCM bus. | | 13 | DRX | Transmit PCM Data Input. Input data from PCM bus. | | 14 С | OCFF | DC Feed-Forward/High Current General Purpose Output. Feed-forward drive of external bipolar transistors to improve dc-dc converter efficiency | | 15 S | SDCH | DC Monitor. DC-DC converter monitor input used to detect overcurrent situations in the converter | | 16 S | SDCL | DC Monitor. DC-DC converter monitor input used to detect overcurrent situations in the converter. | | 17 D0 | CDRV | DC Drive/Battery Switch. DC-DC converter control signal output which drives external bipolar transistor. | | 18 V | /DDD | IC Voltage Supply. Digital power supply for internal digital circuitry. | | 19 VD | DREG | Regulated Core Power Supply. | | 20 i | RST | Reset Input. Active low input. Hardware reset used to place all control registers in the default state. | | 21 S | SVDC | DC-DC Input Voltage Sensor. Serves V <sub>DC</sub> input to dc-dc converter. | | 22 S | VBAT | VBAT Sense. Analog current input used to sense voltage on dc-dc converter output voltage lead. | | 23 C. | APLB | Calibration Capacitor. | | 24 C | CAPP | SLIC Stabilization Capacitor. Capacitor used in low pass filter to stabilize SLIC feedback loops. | | 25 C | CAPM | SLIC Stabilization Capacitor. Capacitor used in low pass filter to stabilize SLIC feedback loops. | | 26 I | IREF | Current Reference Input. Connects to an external resistor used to provide a high accuracy reference current. | | 27 Q | QGND | Quiet Ground Reference Input. | | Pin # | Pin Name | Description | | |-------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|--| | 28 | VDDA | Analog Supply Voltage. | | | 20 | VDDA | Analog power supply for internal analog circuitry. | | | 29 | STIPDC | TIP DC Sense. | | | | | Analog current input used to sense voltage on the TIP lead. | | | 30 | STIPAC | TIP AC Sense Input. Analog ac input used to detect voltage on the TIP lead. | | | 31 | SRINGAC | RING AC Sense Input. Analog ac input used to detect voltage on the RING lead | | | 32 | SRINGDC | RING DC Sense Input. Analog current input used to sense voltage on the RING lead. | | | 33 | GPIO2<br>SRINGC | General Purpose I/O. RING Coarse Sense Input. Voltage sensing outside protection circuit. | | | 34 | GPIO1<br>STIPC | General Purpose I/O. TIP Coarse Sense Input. Voltage sensing outside protection circuit. | | | 35 | NC | No Connect. This pin should be left unbiased. | | | 36 | VBAT | Battery Voltage Supply. Connect to battery supply from dc-dc converter. | | | 37 | NC | No Connect. This pin should be left unbiased. | | | 38 | RING | RING Terminal. Connect to the RING lead of the subscriber loop. | | | 39 | NC | No Connect. This pin should be left unbiased. | | | 40 | TIP | TIP Terminal. Connect to the TIP lead of the subscriber loop. | | | 41 | NC | No Connect. This pin should be left unbiased. | | | 42 | NC | No Connect. This pin is internally connected to EPAD2 and should be left unbiased. | | | | EPAD1 | Exposed paddle. Connect to ground. | | | | EPAD2 | Exposed paddle. Connect to electrically-isolated low thermal impedance inner layer and/or backside thermal plane using multiple thermal vias. | | # 9. Pin Descriptions: Si3291x | Pin# | Pin Name | Description | |------|----------|---------------------------------------------------------------------------------------------------------------------------------------| | 1 | QE | Transistor Emitter. Connects to the emitter of Q3. | | 2 | DCT | DC Termination. Provides dc termination to the telephone network. | | 3 | RX | Receive Input. Serves as the receive side input from the telephone network. | | 4 | IB | Internal Bias. Provides a bias voltage to the device. | | 5 | C1B | Isolation Capacitor 1B. Connects to one side of isolation capacitor C1. Used to communicate with the system-side device (Si32178/9). | | 6 | C2B | Isolation Capacitor 2B. Connects to one side of isolation capacitor C2. Used to communicate with the system-side device (Si32178/9). | | 7 | VREG | Voltage Regulator. Connects to an external capacitor to provide bypassing for an internal power supply. | | 8 | RNG1 | Ring 1. Connects through a resistor to the TIP lead of the telephone line. Provides the ring and caller ID signals to the DAA. | | 9 | RNG2 | Ring 2. Connects through a resistor to the RING lead of the telephone line. Provides the ring and caller ID signals to the DAA. | | 10 | VREG2 | Voltage Regulator 2. Connects to an external capacitor to provide bypassing for an internal power supply. | | 11 | SC | SC Connection. Enables external transistor network. Should be tied through a 0 $\Omega$ resistor to I <sub>GND</sub> . | # Si3217x/3291x | Pin# | Pin Name | Description | |------|----------|---------------------------------------------------------------------| | 12 | QE2 | Transistor Emitter 2. Connects to the emitter of Q4. | | 13 | QB | Transistor Base. Connects to the base of transistor Q4. | | 14 | DCT3 | DC Termination 3. Provides dc termination to the telephone network. | | 15 | IGND | Isolated Ground. Connects to ground on the line-side interface. | | 16 | DCT2 | DC Termination 2. Provides dc termination to the telephone network. | # 10. Ordering Guide Table 20. Si3217x-3291x Ordering Guide<sup>1</sup> | P/N | Description | Package | Max V <sub>BAT</sub> | Temperature | |---------------|-------------------------------------------------------------------------|------------------|----------------------|--------------| | Si32170-B-FM1 | Narrowband FXS, PCM Interface, DTMF detection, pulse metering | LGA <sup>2</sup> | –136 V | 0 to 70 °C | | Si32170-B-GM1 | Narrowband FXS, PCM Interface, DTMF detection, pulse metering | LGA <sup>2</sup> | –136 V | –40 to 85 °C | | Si32171-B-FM1 | Narrowband FXS, PCM Interface, DTMF detection, pulse metering | LGA <sup>2</sup> | -110 V | 0 to 70 °C | | Si32171-B-GM1 | Narrowband FXS, PCM Interface, DTMF detection, pulse metering | LGA <sup>2</sup> | -110 V | –40 to 85 °C | | Si32176-B-FM1 | Wideband capable FXS, PCM Interface | LGA <sup>2</sup> | –110 V | 0 to 70 °C | | Si32176-B-GM1 | Wideband capable FXS, PCM Interface | LGA <sup>2</sup> | –110 V | –40 to 85 °C | | Si32177-B-FM1 | Wideband capable FXS, PCM Interface | LGA <sup>2</sup> | –136 V | 0 to 70 °C | | Si32177-B-GM1 | Wideband capable FXS, PCM Interface | LGA <sup>2</sup> | –136 V | –40 to 85 °C | | Si32178-B-FM1 | Wideband capable FXS with FXO support,<br>PCM Interface, DTMF detection | LGA <sup>2</sup> | -110 V | 0 to 70 °C | | Si32178-B-GM1 | Wideband capable FXS with FXO support, PCM Interface, DTMF detection | LGA <sup>2</sup> | -110 V | –40 to 85 °C | | Si32179-B-FM1 | Wideband capable FXS with FXO support, PCM Interface, DTMF detection | LGA <sup>2</sup> | –136 V | 0 to 70 °C | | Si32179-B-GM1 | Wideband capable FXS with FXO support,<br>PCM Interface, DTMF detection | LGA <sup>2</sup> | -136 V | –40 to 85 °C | | Si32171-B-FM | Narrowband FXS, PCM Interface, DTMF detection, pulse metering | NBA <sup>3</sup> | -110 V | 0 to 70 °C | | Si32171-B-GM | Narrowband FXS, PCM Interface, DTMF detection, pulse metering | NBA <sup>3</sup> | -110 V | –40 to 85 °C | | Si32176-B-FM | Wideband capable FXS, PCM Interface | NBA <sup>3</sup> | –110 V | 0 to 70 °C | | Si32176-B-GM | Wideband capable FXS, PCM Interface | NBA <sup>3</sup> | -110 V | –40 to 85 °C | | Si32177-B-FM | Wideband capable FXS, PCM Interface | NBA <sup>3</sup> | –136 V | 0 to 70 °C | | Si32177-B-GM | Wideband capable FXS, PCM Interface | NBA <sup>3</sup> | –136 V | –40 to 85 °C | | Si32178-B-FM | Wideband capable FXS with FXO support, PCM Interface, DTMF detection | NBA <sup>3</sup> | -110 V | 0 to 70 °C | | Si32178-B-GM | Wideband capable FXS with FXO support, PCM Interface, DTMF detection | NBA <sup>3</sup> | –110 V | –40 to 85 °C | ### Notes: - 1. Adding the suffix "R" to the part number (e.g. Si32176-B-FM1R) denotes tape and reel. - 2. LGA Land Grid Array. - 3. NBA No Ball Array. Not recommended for new designs. This package must be used only with high Tg PCB material (≥ 170 °C) when using Pb-free solder profiles. | FXO P/N | Region | Ringer<br>Thresholds | On-hook<br>Speeds | Temperature | |---------------------------------------------------------------------------------------------|-----------|----------------------|-------------------|--------------| | Si32911-A-FS | FCC/CTR21 | 1 | 2 | 0 to 70 °C | | Si32911-A-GS | FCC/CTR21 | 1 | 2 | –40 to 85 °C | | Si32919-A-FS | Global | 3 | 3 | 0 to 70 °C | | Si32919-A-GS | Global | 3 | 3 | –40 to 85 °C | | Note: Adding the suffix "R" to the part number (e.g., Si32919-A-FSR) denotes tape and reel. | | | | | Table 21. Si3217x Revision C Evaluation Kit Ordering Guide | Part Number | Description | V <sub>BAT</sub> Max | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | Si32171FBMB-EVB | Wideband capable FXS with DTMF detection and pulse metering, 110 V Flyback (MOSFET transformer based) dc-dc converter EVB | -110 V | | Si32176PB10SL0-EVB | Wideband FXS, 85 V PMOS buck-boost (PMOS FET and inductor based) dc-dc converter EVB for $V_{DC}$ in the range 3.3 to 5.5 V | –85 V | | Si32176PB10SL2-EVB | Wideband FXS, 110 V PMOS buck-boost (PMOS FET and inductor based) dc-dc converter EVB for V <sub>DC</sub> nominally 12 V. 1FXS/2FXS dual population board (2FXS version Si32260PB20SL2-EVB) | –110 V | | Si32176BBMB-EVB | Wideband FXS, 100 V buck-boost (BJT inductor based) dc-dc converter EVB | –100 V | | Si32177FBMB-EVB | Wideband FXS, 136 V flyback (MOSFET transformer based) dc-dc converter EVB | –136 V | ### 11. Product Identification The product identification number is a finished goods part number or is specified by a finished goods part number, such as a special customer part number. Example: # 12. Package Outline ### 12.1. 42-Pin QFN/LGA Figure 30 illustrates the package details for the Si3217x. Table 22 lists the values for the dimensions shown in the illustration. Figure 30. 42-Pin QFN/LGA Package Table 22. 42-Pin QFN/LGA Package Diagram Dimensions | Dimension | Min | Nom | Max | |-----------|------|----------|------| | A | 0.80 | 0.85 | 0.90 | | b | 0.20 | 0.25 | 0.30 | | D | | 5.00 BSC | | | D2 | 3.35 | 3.40 | 3.45 | | е | | 0.50 BSC | | | E | | 7.00 BSC | | | E2 | 5.35 | 5.40 | 5.45 | | E3 | 1.65 | 1.70 | 1.75 | | E4 | 3.15 | 3.20 | 3.25 | | L | 0.35 | 0.40 | 0.45 | | L1 | 0.05 | 0.10 | 0.15 | | aaa | _ | _ | 0.10 | | bbb | _ | _ | 0.10 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.10 | #### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. ### 12.2. 42-Pin QFN/NBA Figure 30 illustrates the package details for the Si3217x. Table 22 lists the values for the dimensions shown in the illustration. Figure 31. 42-Pin QFN/NBA Package | Table 23, 42-I | Pin QFN/NBA | Package Di | agram Dimensions | |----------------|-------------|------------|------------------| |----------------|-------------|------------|------------------| | Dimension | Min | Nom | Max | | |-----------|------|----------|------|--| | A | 0.60 | 0.65 | 0.70 | | | b | 0.20 | 0.25 | 0.30 | | | D | | 5.00 BSC | | | | D2 | 3.35 | 3.40 | 3.45 | | | е | | 0.50 BSC | | | | E | | 7.00 BSC | | | | E2 | 5.35 | 5.40 | 5.45 | | | E3 | 1.65 | 1.70 | 1.75 | | | E4 | 3.15 | 3.20 | 3.25 | | | L | 0.35 | 0.40 | 0.45 | | | L1 | 0.05 | 0.10 | 0.15 | | | aaa | _ | | 0.10 | | | bbb | _ | _ | 0.10 | | | ccc | _ | _ | 0.08 | | | ddd | _ | _ | 0.10 | | #### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. SILICON LARS # 13. PCB Land Pattern Si3217x QFN (LGA or NBA) Table 24. PCB Land Pattern | Dimension | mm | |-----------|------| | C1 | 4.60 | | C2 | 6.60 | | E | 0.50 | | X1 | 0.30 | | X2 | 3.45 | | Y1 | 0.45 | | Y2 | 1.75 | | Y3 | 3.25 | | Y4 | 5.45 | # Notes: #### General - 1. All dimensions shown are in millimeters (mm). - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - **3.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. ### 13.1. QFN PCB Design - 1. High-Tg PCB materials (Glass Transition Temperature ≥170 °C) are recommended for Pb-Free reflow profiles per standard industry practice. This is required for reliable board assembly when using the NBA package. - 2. PCB design must ensure sufficient thermal relief for high power operation of the device. See layout guidelines in application note AN340 for further details. - 3. A minimum of four vias are required under each E-Pad. Eight or more vias are recommended. - 4. Via diameter should be between 0.20 and 0.31 mm. - 5. Metal-to-Metal distance between outer edge of via diameter and closest edge of device perimeter pad must be ≥ 1.00 mm (dimension "X" below). - 6. Vias may be placed as desired within the non-hatched area of the E-Pads. Final via size and count is dependent on the choice of PCB materials and the total thermal relief provided by the internal Cu plane in the PCB. - 7. Vias should either be filled or tented on the top side of the board to prevent solder thieving under the device. ### 13.2. QFN Solder Mask Design All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. ### 13.3. QFN Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 4. A 1x2 array of 1.40 mm square openings on 1.7 mm pitch should be used for the top center pad and a 2x2 array of 1.35 mm square openings on 1.7 mm pitch should be used for the bottom center pad (as shown below). # 13.4. QFN Card Assembly - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020D specification for Small Body Components. # 14. Package Outline: 16-Pin SOIC Figure 32 illustrates the package details for the Si3291x. Table 25 lists the values for the dimensions shown in the illustration. Figure 32. 16-Pin Small Outline Integrated Circuit (SOIC) Package Table 25. 16-Pin SOIC Package Diagram Dimensions | Dimension | Min | Max | |-----------|--------|------| | A | _ | 1.75 | | A1 | 0.10 | 0.25 | | A2 | 1.25 | _ | | b | 0.31 | 0.51 | | С | 0.17 | 0.25 | | D | 9.90 [ | BSC | | E | 6.00 E | BSC | | E1 | 3.90 E | BSC | | е | 1.27 [ | BSC | | L | 0.40 | 1.27 | | L2 | 0.25 [ | BSC | | h | 0.25 | 0.50 | | θ | 0° | 8° | | aaa | 0.1 | 0 | | bbb | 0.2 | 0 | | ccc | 0.1 | 0 | | ddd | 0.2 | 5 | #### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MS-012, Variation AC. - **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 15. PCB Land Pattern Si3291x SOIC Table 26. PCB Land Pattern | Dimension | Feature | (mm) | |-----------|--------------------|------| | C1 | Pad Column Spacing | 5.40 | | E | Pad Row Pitch | 1.27 | | X1 | Pad Width | 0.60 | | Y1 | Pad Length | 1.55 | #### Notes: - **1.** This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X165-16N for Density Level B (Median Land Protrusion). - 2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05mm is assumed. Rev. 1.4 58 # 16. Top Markings # 16.1. Si3217x LGA Package Top Marking # 16.2. Si3217x LGA Package Top Marking Explanation | Line 1 Marking: | Device Part Number | e.g., 32178-FM1 | |-----------------|--------------------------------------------------|------------------------------------------------------------------------------------------------| | Line 2 Marking: | YY = Year<br>WW = Work Week | Assigned by the Assembly House. Corresponds to the year and work week of the assembly release. | | | TTTTTT = Mfg Code | Manufacturing Code from the Assembly Purchase Order form. | | Line 3 Marking: | Circle = 0.5 mm Diameter<br>Lower Left-Justified | Pin 1 Identifier | | | Circle = 1.3 mm Diameter<br>Center-Justified | "e4" Pb-Free Symbol | | | Country of Origin<br>ISO Code Abbreviation | e.g., KR | # 16.3. Si3217x NBA Package Top Marking # 16.4. Si3217x NBA Top Marking Explanation | Line 1 Marking: | Device Part Number | e.g., Si32178/9-FM | |-----------------|--------------------------------------------------|------------------------------------------------------------------------------------------------| | Line 2 Marking: | YY = Year<br>WW = Work Week | Assigned by the Assembly House. Corresponds to the year and work week of the assembly release. | | | TTTTTT = Mfg Code | Assembly Lot Manufacturing Code. | | Line 3 Marking: | Circle = 0.5 mm Diameter<br>Lower Left-Justified | Pin 1 Identifier | | | Circle = 1.3 mm Diameter<br>Center-Justified | "e4" Pb-Free Symbol | | | Country of Origin ISO Code Abbreviation | e.g., TW | # 16.5. Si32919 Top Mark # 16.6. Si3291x Top Mark Explanation | Line 1 Marking: | Customer Part Number | Si32919-A-FS | |-----------------|-----------------------------|------------------------------------------------------------------------------------------------| | Line 2 Marking: | Circle = 1.3 mm Diameter | "e3" Pb-Free Symbol | | | YY = Year<br>WW = Work Week | Assigned by the Assembly House. Corresponds to the year and work week of the assembly release. | | | TTTTTT = Mfg Code | Manufacturing Code | # **DOCUMENT CHANGE LIST** #### Revision 0.1 to Revision 0.11 - Corrected name of pin 34 on Si3217 pin assignment diagrams. - Corrected names and descriptions for Si3217 pins numbers 10, 11, 21, and 22. - Expanded descriptions for Si3217 pins numbers 35, 37,39, 41 and 42. - Changed EPAD names to match reference design schematics. - Removed footnote from Si3217 pin descriptions table. - Added C1A, C1B, C2A, C2B pin names to Functional Block Diagram. - Added entries for C1A, and C2A to Table 11, "DC Characteristics". - Harmonized IO polarities of for VOH and VOL test conditions for outputs in Table 11. - Deleted references to relay drivers in Table 11. - Corrected GPIO1/STIPC and GPIO2/SRINGC entries in Table 11. - Deleted INT entry for V<sub>OH</sub> in Table 11. - Added Si3291x to title. - Added image and pin assignment diagram for Si3291x to cover page. - Deleted VBAT = -135 V and VBAT = -130 V entries from Ringing Amplitude row of Table 5. - Clarified titles of Tables 4 through 8 to indicate FXS or FXO. - Corrected references in footnote 1 of Table 8. - Added Figures 1 through 11. - Added Tables 9 and 10. - Replaced Si32911/19 with Si3291x throughout. - Replaced Si3217 with Si3217x throughout. - Replaced Si3291 with Si3291x throughout. - Deleted G-Grade from Table 2 - Removed 3.3 V from title of Table 3. - Filled-in Typical supply currents in Table 3. - Added system-side FXO supply current rows to Table 3. - Added reference to AN340 to the Calibration Time row in Table 5. - Corrected footnote in Table 5. - Deleted Si32175-A-FM and Si32177-A-FM from Ordering Guide. - Added Section 9 Product Identification. #### Revision 0.11 to Revision 0.12 - Added description of maximum battery ratings to front page description. - Deleted operating temperature range in Table 1. - Changed TA from 70°C to 85°C for continuous power dissipation entries in Table 1. - Added -130V rated devices to Table 1. - Replaced TBD for SOIC-16 Continuous Power Dissipation. - Added Battery Voltage row for Si3217xH to Table 2. - Updated supply currents in Table 3. - Added Ringing Amplitude information for –130 V rated devices to Table 5. - Edited second and third paragraphs in the Overview Section with information about -130V rated ICs. - Updated the FXS table in the Ordering Guide. - Added G-grade devices under Product Identification. - Added part number information to Package Outline descriptions in sections 10 and 11. #### Revision 0.12 to Revision 1.0 - Renamed Si32176H to Si32177. - Updated descriptions of voltage ratings in the Description section on front page and the Overview section. - Updated Ordering Guide. - Updated V<sub>BAT</sub> entries in Table 1 and Table 2. - Added V<sub>TIP</sub> and V<sub>RING</sub> entries to Table 1. - Updated front page Description section. - Updated Table 14. - Updated Table 1, 2, 3, 4, 5, 10, and 13. - Added Typical Applications schematics. - Added Figure 20, 21, 22, and 19. - Updated section "4. Overview", "5.4. Power Monitoring and Power Fault Detection", "5.14. Pulse Metering (Si32170/1 Only)", "5.17. In-Circuit and Metallic Loop Testing (MLT)", "8. Pin Descriptions: Si3217x", "9. Pin Descriptions: Si3291x", and "14. Package Outline: 16-Pin SOIC". #### Revision 1.0 to Revision 1.1 - Removed ringing amplitude with 5 REN load from Table 4 because these values were specified with an invalid RDO of 100 $\Omega$ - Decreased maximum PCLK period to 1953 ns (was 3906 ns) in Table 13 and added PCLK jitter tolerance of ±8 ns - Updated schematics, BOMs and added buck-boost dc-dc converter schematics - Added package top mark drawings - Added PCB land patterns and soldering notes ### **Revision 1.1 to Revision 1.2** - Added LGA package information. - Corrected thermal resistance, θ<sub>JA</sub>, to 53°C/W and adjusted maximum continuous power dissipation, PD, to 0.75W. - Added definition of dBm0. - Added specification for RST (with overbar) internal pull up current (same as SDITHRU). - Added support for PCLK as low as 256kHz (3906ns period) for commercial temperature parts only (0°C to +70°C). - Changed PCLK jitter tolerance spec for FXS to 8nsRMS - Added PCLK jitter tolerance for FXO devices -2nsRMS - Corrected SDCL connection in top level schematic to make it clear that it is not connected directly to ground. #### Revision 1.2 to Revision 1.3 Added industrial temperature (-40 to 85 °C) options for the Si32178 and Si3219x devices. #### Revision 1.3 to Revision 1.4 - Added new part numbers Si32170 and Si32179 - Corrected formatting - $\blacksquare$ Added additional thermal resistance values $\theta_{JB}$ and $\theta_{JC}$ - Standardized test condition for supply currents measurement and values in Table 2 for Forward/ Reverse Active, Off-hook state to match data sheets of other current ProSLICs # Si3217x/3291x ## **CONTACT INFORMATION** Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Please visit the Silicon Labs Technical Support web page and register to submit a technical support request. The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories, Silicon Labs, and ProSLIC are trademarks of Silicon Laboratories Inc. Other products or brand names mentioned herein are trademarks or registered trademarks of their respective holders.