# **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage                               |
|----------------------------------------------|
| −55°C to 105°C ±20\                          |
| 105°C to 125°C ±16\                          |
| Differential Input Voltage ±40\              |
| Input Voltage (Equal to Supply Voltage) ±20\ |
| Output Short-Circuit Duration Indefinite     |
| Operating Temperature Range40°C to 85°C      |
| Storage Temperature Range65°C to 150°C       |
| Lead Temperature (Soldering, 10 sec) 300°C   |
|                                              |

# PACKAGE/ORDER INFORMATION



Consult factory for Industrial and Military grade parts.

# **ELECTRICAL CHARACTERISTICS** $v_S = \pm 15 V$ , $v_{CM} = 0 V$ , $T_A = 25 ^{\circ} C$ , unless otherwise noted.

| SYMBOL           | PARAMETER                                            | CONDITIONS (Note 1)                                     | MIN            | TYP                                  | MAX     | UNITS                    |
|------------------|------------------------------------------------------|---------------------------------------------------------|----------------|--------------------------------------|---------|--------------------------|
| V <sub>OS</sub>  | Input Offset Voltage                                 | V .5V                                                   |                | 0.60                                 | 2.0     | mV                       |
|                  |                                                      | $V_S = \pm 5V$                                          |                | 0.65                                 | 2.2     | mV                       |
| $I_{0S}$         | Input Offset Current                                 | Warmed Up (Note 2) T <sub>J</sub> = 25°C (Note 5)       |                | 2.5<br>0.7                           | 15<br>4 | pA                       |
|                  |                                                      | , ,                                                     |                |                                      |         | pA                       |
| I <sub>B</sub>   | Input Bias Current                                   | Warmed Up (Note 2)<br>T <sub>J</sub> = 25°C (Note 5)    |                | 4.0<br>1.5                           | 20<br>5 | pA<br>pA                 |
| e <sub>n</sub>   | Input Noise Voltage                                  | 0.1Hz to 10Hz                                           |                | 2.4                                  |         | μV <sub>P-P</sub>        |
|                  | Input Noise Voltage Density                          | f <sub>0</sub> = 10Hz<br>f <sub>0</sub> = 1000Hz        |                | 17<br>6                              | 8       | nV/√ <u>Hz</u><br>nV/√Hz |
| in               | Input Noise Current Density                          | f <sub>0</sub> = 10Hz, f <sub>0</sub> = 1kHz (Note 3)   |                | 1                                    |         | fA/√Hz                   |
| R <sub>IN</sub>  | Input Resistance<br>Differential Mode<br>Common Mode | V <sub>CM</sub> = -10V to 13V                           |                | 10 <sup>14</sup><br>10 <sup>13</sup> |         | Ω                        |
| C <sub>IN</sub>  | Input Capacitance                                    |                                                         |                | 1.5                                  |         | pF                       |
|                  |                                                      | $V_S = \pm 5V$                                          |                | 2.0                                  |         | pF                       |
| V <sub>CM</sub>  | Input Voltage Range (Note 4)                         |                                                         | 13.0<br>-10.5  | 13.5<br>-11.0                        |         | V                        |
| CMRR             | Common Mode Rejection Ratio                          | V <sub>CM</sub> = -10V to 13V                           | 82             | 95                                   |         | dB                       |
| PSRR             | Power Supply Rejection Ratio                         | $V_S = \pm 4.5 V \text{ to } \pm 20 V$                  | 83             | 98                                   |         | dB                       |
| A <sub>VOL</sub> | Large-Signal Voltage Gain                            | $V_0 = \pm 12V, R_L = 10k$<br>$V_0 = \pm 10V, R_L = 1k$ | 1000<br>500    | 4500<br>3000                         |         | V/mV<br>V/mV             |
| V <sub>OUT</sub> | Output Voltage Swing                                 | R <sub>L</sub> = 10k<br>R <sub>L</sub> = 1k             | ±13.0<br>±12.0 | ±13.8<br>±13.0                       |         | V                        |
| SR               | Slew Rate                                            | R <sub>L</sub> ≥ 2k (Note 6)                            | 2.4            | 4.2                                  |         | V/µs                     |
| GBW              | Gain-Bandwidth Product                               | f <sub>0</sub> = 100kHz                                 | 3.3            | 5.3                                  |         | MHz                      |
|                  | Channel Separation                                   | $f_0 = 10Hz, V_0 = \pm 10V, R_L = 1k$                   |                | 126                                  |         | dB                       |
| I <sub>S</sub>   | Supply Current per Amplifier                         |                                                         |                | 5.3                                  | 6.50    | mA                       |
|                  |                                                      | $V_S = \pm 5V$                                          |                | 5.3                                  | 6.45    | mA                       |
| $\Delta V_{0S}$  | Offset Voltage Match                                 |                                                         |                | 0.8                                  | 3.5     | mV                       |
| $\Delta l_B^+$   | Noninverting Bias Current Match                      | Warmed Up (Note 2)                                      |                | 3                                    | 20      | pA                       |
| ΔCMRR            | Common Mode Rejection Match                          | (Note 8)                                                | 78             | 94                                   |         | dB                       |
| ΔPSRR            | Power Supply Rejection Match                         | (Note 8)                                                | 80             | 95                                   |         | dB                       |

# $\textbf{ELECTRICAL CHARACTERISTICS} \quad \textbf{$\nu_S = \pm 15V$, $\nu_{CM} = 0V$, $0^{\circ}C \leq T_A \leq 70^{\circ}C$, (Note 9), unless otherwise noted. }$

| SYMBOL                              | PARAMETER                          | CONDITIONS (Note 1)                                     |   | MIN            | TYP            | MAX          | UNITS        |
|-------------------------------------|------------------------------------|---------------------------------------------------------|---|----------------|----------------|--------------|--------------|
| V <sub>OS</sub>                     | Input Offset Voltage               | V <sub>S</sub> = ±5V                                    | • |                | 0.7<br>0.8     | 3.2<br>3.4   | mV<br>mV     |
| $\frac{\Delta V_{OS}}{\Delta Temp}$ | Average Input Offset Voltage Drift | (Note 5)                                                | • |                | 20             | 50           | μV/°C        |
| I <sub>OS</sub>                     | Input Offset Current               |                                                         | • |                | 10             | 50           | pA           |
| I <sub>B</sub>                      | Input Bias Current                 |                                                         | • |                | 180            | 400          | pA           |
| V <sub>CM</sub>                     | Input Voltage Range                |                                                         | • | 12.9<br>-10.0  | 13.4<br>-10.8  |              | V            |
| CMRR                                | Common Mode Rejection Ratio        | $V_{CM} = -10V \text{ to } 12.9V$                       | • | 79             | 94             |              | dB           |
| PSRR                                | Power Supply Rejection Ratio       | $V_S = \pm 4.5 V \text{ to } \pm 20 V$                  | • | 81             | 97             |              | dB           |
| A <sub>VOL</sub>                    | Large-Signal Voltage Gain          | $V_0 = \pm 12V, R_L = 10k$<br>$V_0 = \pm 10V, R_L = 1k$ | • | 800<br>400     | 3400<br>2400   |              | V/mV<br>V/mV |
| V <sub>OUT</sub>                    | Output Voltage Swing               | R <sub>L</sub> = 10k<br>R <sub>L</sub> = 1k             | • | ±12.5<br>±11.5 | ±13.5<br>±12.7 |              | V            |
| SR                                  | Slew Rate                          | R <sub>L</sub> ≥ 2k (Note 6)                            | • | 1.9            | 4              |              | V/μs         |
| GBW                                 | Gain-Bandwidth Product             | f <sub>0</sub> = 100kHz                                 | • | 3              | 4.2            |              | MHz          |
| Is                                  | Supply Current per Amplifier       | V <sub>S</sub> = ±5V                                    | • |                | 5.3<br>5.3     | 6.55<br>6.50 | mA<br>mA     |
| $\Delta V_{0S}$                     | Offset Voltage Match               |                                                         | • |                | 1.5            | 5            | mV           |
| $\Delta l_B^+$                      | Noninverting Bias Current Match    |                                                         | • |                | 5.5            | 50           | pA           |
| ΔCMRR                               | Common Mode Rejection Match        | (Note 8)                                                | • | 74             | 93             |              | dB           |
| ΔPSRR                               | Power Supply Rejection Match       | (Note 8)                                                | • | 77             | 93             |              | dB           |

## $V_S=\pm 15 V,~V_{CM}=0 V,~-40^{\circ}C \leq T_A \leq 85^{\circ}C,$ (Note 7), unless otherwise noted.

| SYMBOL                              | PARAMETER                          | CONDITIONS (Note 1)                                     |   | MIN            | TYP            | MAX          | UNITS        |
|-------------------------------------|------------------------------------|---------------------------------------------------------|---|----------------|----------------|--------------|--------------|
| V <sub>0S</sub>                     | Input Offset Voltage               | V <sub>S</sub> = ±5V                                    | • |                | 0.8<br>0.9     | 3.8<br>4.0   | mV<br>mV     |
| $\frac{\Delta V_{OS}}{\Delta Temp}$ | Average Input Offset Voltage Drift |                                                         | • |                | 20             | 50           | μV/°C        |
| I <sub>OS</sub>                     | Input Offset Current               |                                                         | • |                | 30             | 200          | pA           |
| I <sub>B</sub>                      | Input Bias Current                 |                                                         | • |                | 320            | 1200         | pA           |
| V <sub>CM</sub>                     | Input Voltage Range                |                                                         | • | 12.6<br>-10.0  | 13.0<br>-10.5  |              | V<br>V       |
| CMRR                                | Common Mode Rejection Ratio        | $V_{CM} = -10V \text{ to } 12.6V$                       | • | 78             | 93             |              | dB           |
| PSRR                                | Power Supply Rejection Ratio       | $V_S = \pm 4.5 V \text{ to } \pm 20 V$                  | • | 79             | 96             |              | dB           |
| $A_{VOL}$                           | Large-Signal Voltage Gain          | $V_0 = \pm 12V, R_L = 10k$<br>$V_0 = \pm 10V, R_L = 1k$ | • | 750<br>300     | 3000<br>2000   |              | V/mV<br>V/mV |
| V <sub>OUT</sub>                    | Output Voltage Swing               | R <sub>L</sub> = 10k<br>R <sub>L</sub> = 1k             | • | ±12.5<br>±11.3 | ±12.5<br>±12.0 |              | V<br>V       |
| SR                                  | Slew Rate                          | $R_L \ge 2k$                                            | • | 1.8            | 3.8            |              | V/µs         |
| GBW                                 | Gain-Bandwidth Product             | f <sub>0</sub> = 100kHz                                 | • | 2.7            | 4              |              | MHz          |
| I <sub>S</sub>                      | Supply Current per Amplifier       | V <sub>S</sub> = ±5V                                    | • |                | 5.30<br>5.25   | 6.55<br>6.50 | mA<br>mA     |



# **ELECTRICAL CHARACTERISTICS** $V_S = \pm 15V$ , $V_{CM} = 0V$ , $-40^{\circ}C \le T_A \le 85^{\circ}C$ , (Note 7), unless otherwise noted.

| SYMBOL          | PARAMETER                       | CONDITIONS (Note 1) |   | MIN | TYP | MAX | UNITS |
|-----------------|---------------------------------|---------------------|---|-----|-----|-----|-------|
| $\Delta V_{0S}$ | Offset Voltage Match            |                     | • |     | 1.8 | 6   | mV    |
| $\Delta l_B^+$  | Noninverting Bias Current Match |                     | • |     | 10  | 180 | pA    |
| ΔCMRR           | Common Mode Rejection Match     | (Note 8)            | • | 73  | 93  |     | dB    |
| ΔPSRR           | Power Supply Rejection Match    | (Note 8)            | • | 75  | 92  |     | dB    |

The • denotes specifications which apply over the full operating temperature range.

**Note 1:** Typical parameters are defined as the 60% yield of parameter distributions of individual amplifiers, i.e., out of 100 LT1169s (200 op amps) typically 120 op amps will be better than the indicated specification.

**Note 2:**  $I_B$  and  $I_{OS}$  readings are extrapolated to a warmed-up temperature from 25°C measurements and 45°C characterization data.

Note 3: Current noise is calculated from the formula:

$$i_n = (2qI_B)^{1/2}$$

where  $q = 1.6 \times 10^{-19}$  coulomb. The noise of source resistors up to 200M swamps the contribution of current noise.

**Note 4:** Input voltage range functionality is assured by testing offset voltage at the input voltage range limits to a maximum of 2.8mV.

Note 5: This parameter is not 100% tested.

**Note 6:** Slew rate is measured in  $A_V = -1$ ; input signal is  $\pm 7.5V$ , output measured at  $\pm 2.5V$ .

**Note 7:** The LT1169 is designed, characterized and expected to meet these extended temperature limits, but is not tested at  $-40^{\circ}$ C and 85°C. Guaranteed I grade parts are available; consult factory.

Note 8:  $\triangle$ CMRR and  $\triangle$ PSRR are defined as follows:

- CMRR and PSRR are measured in μV/V on the individual amplifiers.
- (2) The difference is calculated between the matching sides in  $\mu V/V$ .
- (3) The result is converted to dB.

**Note 9:** The LT1169 is measured in an automated tester in less than one second after application of power. Depending on the package used, power dissipation, heat sinking, and air flow conditions, the fully warmed-up chip temperature can be 10°C to 50°C higher than the ambient temperature.

# TYPICAL PERFORMANCE CHARACTERISTICS

#### 0.1Hz to 10Hz Voltage Noise



# 1kHz Input Noise Voltage Distribution



#### Voltage Noise vs Frequency



## TYPICAL PERFORMANCE CHARACTERISTICS

#### **Voltage Noise vs Chip Temperature**



# Input Bias and Offset Currents vs Chip Temperature



# Input Bias and Offset Currents Over the Common Mode Range



Common Mode Limit vs Temperature



Common Mode Rejection Ratio vs Frequency



Power Supply Rejection Ratio vs Frequency



Voltage Gain vs Frequency



Voltage Gain vs Chip Temperature



Gain and Phase Shift vs Frequency



## TYPICAL PERFORMANCE CHARACTERISTICS

#### **Small-Signal Transient Response**



#### **Large-Signal Transient Response**



#### Supply Current vs Supply Voltage



# Output Voltage Swing vs Load Current



#### **Capacitive Load Handling**



#### Slew Rate and Gain-Bandwidth Product vs Temperature



# Distribution of Offset Voltage Drift with Temperature



#### Warm-Up Drift



#### **Channel Separation vs Frequency**





## TYPICAL PERFORMANCE CHARACTERISTICS





# THD and Noise vs Output Amplitude for Inverting Gain



#### THD and Noise vs Output Amplitude for Noninverting Gain



# CCIF IMD Test (Equal Amplitude Tones at 13kHz, 14kHz)\*



\* SEE LT1115 DATA SHEET FOR DEFINITION OF CCIF TESTING

# APPLICATIONS INFORMATION

#### LT1169 vs the Competition

With improved noise performance, the LT1169 dual in the plastic DIP directly replaces such JFET op amps as the OPA2111, OPA2604, OP215, and the AD822. The combination of low current and voltage noise of the LT1169 allows it to surpass most dual and single JFET op amps. The LT1169 can replace many of the lowest noise bipolar amps that are used in amplifying low level signals from high impedance transducers. The best bipolar op amps will eventually lose out to the LT1169 when transducer impedance increases due to higher current noise.

The extremely high input impedance  $(10^{13}\Omega)$  assures that the input bias current is almost constant over the entire common mode range. Figure 1 shows how the LT1169 stands up to the competition. Unlike the competition, as the input voltage is swept across the entire common mode range the input bias current of the LT1169 hardly changes. As a result the current noise does not degrade. This makes the LT1169 the best choice in applications where an amplifier has to buffer signals from a high impedance transducer.



# APPLICATIONS INFORMATION



Figure 1. Comparison of LT1169, OP215, and AD822 Input Bias Current vs Common Mode Range

#### **Amplifying Signals from High Impedance Transducers**

The low voltage and current noise offered by the LT1169 makes it useful in a wide range of applications, especially where high impedance, capacitive transducers are used such as hydrophones, precision accelerometers, and photodiodes. The total output noise in such a system is the gain times the RMS sum of the op amp's input referred voltage noise, the thermal noise of the transducer, and the op amp's input bias current noise times the transducer impedance. Figure 2 shows total input voltage noise versus source resistance. In a low source resistance (<5k) application the op amp voltage noise will dominate



Figure 2. Comparison of LT1169 and LT1124 Total Output 1kHz Voltage Noise vs Source Resistance

the total noise. This means the LT1169 is superior to most dual JFET op amps. Only the lowest noise bipolar op amps have the advantage at low source resistances. As the source resistance increases from 5k to 50k, the LT1169 will match the best bipolar op amps for noise performance, since the thermal noise of the transducer (4kTR) begins to dominate the total noise. A further increase in source resistance, above 50k, is where the op amp's current noise component (2ql<sub>R</sub>R<sup>2</sup>) will eventually dominate the total noise. At these high source resistances, the LT1169 will out perform the lowest noise bipolar op amps due to the inherently low current noise of FET input op amps. Clearly, the LT1169 will extend the range of high impedance transducers that can be used for high signalto-noise ratios. This makes the LT1169 the best choice for high impedance, capacitive transducers.

#### **Optimization Techniques for Charge Amplifiers**

The high input impedance JFET front end makes the LT1169 suitable in applications where very high charge sensitivity is required. Figure 3 illustrates the LT1169 in its inverting and noninverting modes of operation. A charge amplifier is shown in the inverting mode example; the gain depends on the principal of charge conservation at the input of the LT1169. The charge across the transducer capacitance  $C_S$  is transferred to the feedback capacitor  $C_F$  resulting in a change in voltage dV, which is equal to dQ/ $C_F$ . The gain therefore is 1 +  $C_F/C_S$ . For unity-gain, the  $C_F$  should equal the transducer capacitance plus the input capacitance of the LT1169 and  $R_F$  should equal  $R_S$ .

In the noninverting mode example, the transducer current is converted to a change in voltage by the transducer capacitance,  $C_S$ . This voltage is then buffered by the LT1169 with a gain of 1 + R1/R2. A DC path is provided by  $R_S$ , which is either the transducer impedance or an external resistor. Since  $R_S$  is usually several orders of magnitude greater than the parallel combination of R1 and R2,  $R_B$  is added to balance the DC offset caused by the noninverting input bias current and  $R_S$ . The input bias currents, although small at room temperature, can create significant errors over increasing temperature, especially with transducer resistances of up to  $1000M\Omega$  or more. The optimum value for  $R_B$  is determined by equating the thermal noise ( $4kTR_S$ ) to the current noise ( $2ql_B$ ) times  $R_S^2$ . Solving for  $R_S$  results in  $R_B = R_S = 2V_T/l_B$ . A parallel

## APPLICATIONS INFORMATION



Figure 3. Inverting and Noninverting Gain Configurations



Figure 4. Voltage Follower with Input Exceeding the Common Mode Range ( $V_S = \pm 5V$ )

capacitor  $C_B$ , is used to cancel the phase shift caused by the op amp input capacitance and  $R_B$ .

### **Reduced Power Supply Operation**

To take full advantage of a wide input common-mode range, the LT1169 was designed to eliminate phase reversal. Referring to the photographs in Figure 4, the LT1169 is shown operating in the follower mode ( $A_V = 1$ ) at  $\pm 5V$  supplies with the input swinging  $\pm 5.2V$ . The output of the LT1169 clips cleanly and recovers with no phase reversal, unlike the competition as shown by the last photograph. This has the benefit of preventing lockup in servo systems and minimizing distortion components. The effect of input and output overdrive on one amplifier has no effect on the other, as each amplifier is biased independently.

#### Advantages of Matched Dual Op Amps

In many applications the performance of a system depends on the matching between two operational amplifiers rather than the individual characteristics of the two op

amps. Two or three op amp instrumentation amplifiers, tracking voltage references and low drift active filters are some of the circuits requiring matching between two op amps.

The well-known triple op amp configuration in Figure 5 illustrates these concepts. Output offset is a function of the difference between the two halves of the LT1169. This error cancellation principle holds for a considerable number of input referred parameters in addition to offset voltage and bias current. Input bias current will be the average of the two noninverting input currents ( $I_B^+$ ). The difference between these two currents ( $\Delta I_B^+$ ) is the offset current of the instrumentation amplifier. Common-mode and power supply rejections will be dependent only on the match between the two amplifiers (assuming perfect resistor matching).

The concepts of common mode and power supply rejection ratio match ( $\Delta$ CMRR and  $\Delta$ PSRR) are best demonstrated with a numerical example:



## APPLICATIONS INFORMATION



Figure 5. Three Op Amp Instrumentation Amplifier

Assume CMRR<sub>A</sub> =  $50\mu$ V/V or 86dB, and CMRR<sub>B</sub> =  $39\mu$ V/V or 88dB, then  $\Delta$ CMRR =  $11\mu$ V/V or 99dB; if CMRR<sub>B</sub> =  $-39\mu$ V/V which is still 88dB, then  $\Delta$ CMRR =  $89\mu$ V/V or 81dB

By specifying and guaranteeing all of these matching parameters, the LT1169 can significantly improve the performance of matching-dependent circuits.

Typical performance of the instrumentation amplifier:

Input offset voltage = 0.8mV Input bias current = 4pA Input offset current = 3pA Input resistance =  $10^{13}\Omega$  Input noise =  $3.4\mu V_{P-P}$ 

#### **High Speed Operation**

The low noise performance of the LT1169 was achieved by enlarging the input JFET differential pair to maximize the first stage gain. Enlarging the JFET geometry also increases the parasitic gate capacitance, which if left unchecked, can result in increased overshoot and ringing. When the feedback around the op amp is resistive (R<sub>F</sub>), a pole will be created with R<sub>F</sub>, the source resistance and capacitance (R<sub>S</sub>,C<sub>S</sub>), and the amplifier input capacitance (C<sub>IN</sub> = 1.5pF). In closed-loop gain configurations with R<sub>S</sub> and R<sub>F</sub> in the M $\Omega$  range (Figure 6), this pole can create excess phase shift and even oscillation. A small capacitor (C<sub>F</sub>) in parallel with R<sub>F</sub> eliminates this problem. With R<sub>S</sub>(C<sub>S</sub> + C<sub>IN</sub>) = R<sub>F</sub>C<sub>F</sub>, the effect of the feedback pole is completely removed.



# TYPICAL APPLICATIONS

#### Unity-Gain Buffer with Extended Load Capacitance Drive Capability



OUTPUT SHORT CIRCUIT CURRENT ( $\sim$  30mA) WILL LIMIT THE RATE AT WHICH THE VOLTAGE CAN CHANGE ACROSS LARGE CAPACITORS (I =  $C\frac{dV}{dt}$ )

#### **Light Balance Detection Circuit**



 $PD_1$ ,  $PD_2$  = HAMAMATSU S1336-5BK WHEN EQUAL LIGHT ENTERS PHOTODIODES,  $V_{OUT}$  < 3mV.



## TYPICAL APPLICATIONS

#### Low Noise Hydrophone Amplifier with DC Servo

#### Accelerometer Amplifier with DC Servo



# PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted.



\*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.
MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm)



## TYPICAL APPLICATIONS

#### 10Hz Fourth Order Chebyshev Lowpass Filter (0.01dB Ripple)



 $\begin{aligned} & FOR \ V_{IN} = 10V_{P-P}, \ V_{OUT} = -121 dB \ AT \ f > 330 Hz \\ & = -6 dB \ AT \ f = 16.3 Hz \end{aligned}$ 

LOWER RESISTOR VALUES WILL RESULT IN LOWER THERMAL NOISE AND LARGER CAPACITORS

#### **Paralleling Amplifiers to Reduce Voltage Noise**



I T1169 • TA06

# **RELATED PARTS**

| PART NUMBER | DESCRIPTION                   | COMMENTS                                        |
|-------------|-------------------------------|-------------------------------------------------|
| LT1113      | Lowest Noise Dual JFET Op Amp | 4.5nV/√Hz Voltage Noise                         |
| LT1462      | Micro Power Dual JFET Op Amp  | 3.0pA I <sub>B</sub> , 45µA I <sub>SUPPLY</sub> |
| LT1464      | Low Power Dual JFET Op Amp    | 3.0pA (Max) Input Bias Current                  |