# **ESD Protection Diode**

# **Ultra-Low Capacitance**

The ESD7L Series is designed to protect voltage sensitive components from damage due to ESD in applications that require ultra low capacitance to preserve signal integrity. Excellent clamping capability, low leakage and fast response time are combined with an ultra low diode capacitance of 0.5 pF to provide best in class protection from IC damage due to ESD. The ultra small SOT-723 package is ideal for designs where board space is at a premium. The ESD7L Series can be used to protect two uni-directional lines or one bi-directional line. When used to protect one bi-directional line, the effective capacitance is 0.25 pF. Because of its low capacitance, it is well suited for protecting high frequency signal lines such as USB2.0 high speed and antenna line applications.

## **Specification Features:**

- Low Capacitance 0.5 pF Typical
- Low Clamping Voltage
- Small Body Outline Dimensions:
   0.047" x 0.047" (1.20 mm x 1.20 mm)
- Low Body Height: 0.020" (0.5 mm)
- Stand-off Voltage: 5 V
- Low Leakage
- Response Time is Typically < 1.0 ns
- IEC61000-4-2 Level 4 ESD Protection
- S Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- This is a Pb-Free Device

## **Mechanical Characteristics:**

**CASE:** Void-free, transfer-molded, thermosetting plastic

Epoxy Meets UL 94 V-0

**LEAD FINISH:** 100% Matte Sn (Tin) **MOUNTING POSITION:** Any

QUALIFIED MAX REFLOW TEMPERATURE: 260°C

Device Meets MSL 1 Requirements

# **MAXIMUM RATINGS**

| Rating                                                                 | Symbol           | Value       | Unit |
|------------------------------------------------------------------------|------------------|-------------|------|
| IEC 61000-4-2 (ESD) Contact                                            |                  | ±10         | kV   |
| Total Power Dissipation on FR-5 Board (Note 1) @ T <sub>A</sub> = 25°C | P <sub>D</sub>   | 150         | mW   |
| Storage Temperature Range                                              | T <sub>stg</sub> | -55 to +150 | °C   |
| Junction Temperature Range                                             | $T_J$            | -55 to +150 | °C   |
| Lead Solder Temperature – Maximum (10 Second Duration)                 | TL               | 260         | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1.  $FR-5 = 1.0 \times 0.75 \times 0.62$  in.



# ON Semiconductor®

#### www.onsemi.com

PIN 1. CATHODE 2. CATHODE 3. ANODE





SCALE 4:1

SOT-723 CASE 631AA

#### MARKING DIAGRAM



L6 = Specific Device Code

M = Date Code

## **ORDERING INFORMATION**

| Device        | Package              | Shipping <sup>†</sup> |
|---------------|----------------------|-----------------------|
| ESD7L5.0DT5G  | SOT-723<br>(Pb-Free) | 8000/Tape & Reel      |
| SESD7L5.0DT5G | SOT-723<br>(Pb-Free) | 8000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **DEVICE MARKING INFORMATION**

See specific marking information in the device marking column of the Electrical Characteristics tables starting on page 2 of this data sheet.

See Application Note AND8308/D for further description of survivability specs.

# **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| ( A 20 C dimest cancer made including |                                                    |  |  |  |  |
|---------------------------------------|----------------------------------------------------|--|--|--|--|
| Symbol                                | Parameter                                          |  |  |  |  |
| Ipp                                   | Maximum Reverse Peak Pulse Current                 |  |  |  |  |
| V <sub>C</sub>                        | Clamping Voltage @ I <sub>PP</sub>                 |  |  |  |  |
| V <sub>RWM</sub>                      | Working Peak Reverse Voltage                       |  |  |  |  |
| I <sub>R</sub>                        | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |  |  |  |  |
| V <sub>BR</sub>                       | Breakdown Voltage @ I <sub>T</sub>                 |  |  |  |  |
| I <sub>T</sub>                        | Test Current                                       |  |  |  |  |
| I <sub>F</sub>                        | Forward Current                                    |  |  |  |  |
| V <sub>F</sub>                        | Forward Voltage @ I <sub>F</sub>                   |  |  |  |  |
| P <sub>pk</sub>                       | Peak Power Dissipation                             |  |  |  |  |
| С                                     | Capacitance @ V <sub>R</sub> = 0 and f = 1.0 MHz   |  |  |  |  |



# **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted, $V_F = 1.1 \text{ V Max.}$ @ $I_F = 10 \text{ mA}$ for all types)

|              |                   | V <sub>RWM</sub> (V) | I <sub>R</sub> (μΑ)<br>@ V <sub>RWM</sub> | V <sub>BR</sub> (V)<br>@ I <sub>T</sub><br>(Note 2) | I <sub>T</sub> | C (p<br>uni-dire<br>(Not | ectional | C (p<br>bi-dire<br>(Not | ctional | V <sub>C</sub> (V)<br>@ I <sub>PP</sub> = 1 A<br>(Note 5) | V <sub>C</sub>                      |
|--------------|-------------------|----------------------|-------------------------------------------|-----------------------------------------------------|----------------|--------------------------|----------|-------------------------|---------|-----------------------------------------------------------|-------------------------------------|
| Device*      | Device<br>Marking | Max                  | Max                                       | Min                                                 | mA             | Тур                      | Max      | Тур                     | Max     | Max                                                       | Per<br>IEC61000-<br>4-2<br>(Note 6) |
| ESD7L5.0DT5G | L6                | 5.0                  | 1.0                                       | 5.4                                                 | 1.0            | 0.5                      | 0.9      | 0.25                    | 0.45    | 10.4                                                      | Figures 1<br>and 2                  |

<sup>\*</sup> Include S-prefix devices where applicable.

- 2.  $V_{BR}$  is measured with a pulse test current  $I_T$  at an ambient temperature of 25°C.
- 3. Uni–directional capacitance at f = 1 MHz, V<sub>R</sub> = 0 V, T<sub>A</sub> = 25°C (pin1 to pin 3; pin 2 to pin 3).
  4. Bi–directional capacitance at f = 1 MHz, V<sub>R</sub> = 0 V, T<sub>A</sub> = 25°C (pin1 to pin 2).
- 5. Surge current waveform per Figure 5.
- 6. Typical waveform. For test procedure see Figures 3 and 4 and Application Note AND8307/D.



Figure 1. ESD Clamping Voltage Screenshot Positive 8 kV contact per IEC 61000-4-2



Figure 2. ESD Clamping Voltage Screenshot Negative 8 kV contact per IEC 61000-4-2

## IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 3. IEC61000-4-2 Spec



Figure 4. Diagram of ESD Test Setup

The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

# **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000-4-2 waveform. Since the IEC61000-4-2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



Figure 5. 8 X 20 µs Pulse Waveform

#### PACKAGE DIMENSIONS

## SOT-723 CASE 631AA ISSUE D



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  - CONTROLLING DIMENSION: MILLIMETERS
- MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH, MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

|     | MILLIMETERS |      |      |  |  |  |
|-----|-------------|------|------|--|--|--|
| DIM | MIN         | NOM  | MAX  |  |  |  |
| Α   | 0.45        | 0.50 | 0.55 |  |  |  |
| b   | 0.15        | 0.21 | 0.27 |  |  |  |
| b1  | 0.25        | 0.31 | 0.37 |  |  |  |
| С   | 0.07        | 0.12 | 0.17 |  |  |  |
| D   | 1.15        | 1.20 | 1.25 |  |  |  |
| E   | 0.75        | 0.80 | 0.85 |  |  |  |
| е   | 0.40 BSC    |      |      |  |  |  |
| ΗE  | 1.15        | 1.20 | 1.25 |  |  |  |
| L   | 0.29 REF    |      |      |  |  |  |
| L2  | 0.15        | 0.20 | 0.25 |  |  |  |

# RECOMMENDED **SOLDERING FOOTPRINT\***



**DIMENSIONS: MILLIMETERS** 

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and 🕠 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability on semiconductor makes no warranty, representation of guarantee regarding the suitability of its products for any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

♦ ESD7L/D

Phone: 81-3-5817-1050