# 1. Description The Atmel® ATA6623C/ATA6625C is a fully integrated LIN transceiver, designed according to the LIN specification 2.0 and 2.1, with a low-drop voltage regulator (3.3V/5V/85mA). The combination of voltage regulator and bus transceiver makes it possible to develop simple, but powerful, slave nodes in LIN Bus systems. The Atmel ATA6623C/ATA6625C is designed to handle the low-speed data communication in vehicles (for example, in convenience electronics). Improved slope control at the LIN driver ensures secure data communication up to 20kBaud with an RC oscillator for the protocol handling. The bus output is designed to withstand high voltage. Sleep mode (voltage regulator switched off) and silent mode (communication off; $V_{CC}$ voltage on) guarantee minimized current consumption. Figure 1-1. Block Diagram # 2. Pin Configuration Figure 2-1. Pinning SO8 Table 2-1. Pin Description | Pin | Symbol | Function | |-----|--------|------------------------------------------| | 1 | VS | Battery supply | | 2 | EN | Enables normal mode if the input is high | | 3 | GND | Ground, heat sink | | 4 | LIN | LIN bus line input/output | | 5 | RXD | Receive data output | | 6 | TXD | Transmit data input | | 7 | NRES | Output undervoltage reset, low at reset | | 8 | VCC | Output voltage regulator 3.3V/5V/85mA | # 3. Functional Description # 3.1 Physical Layer Compatibility Since the LIN physical layer is independent from higher LIN layers (e.g., LIN protocol layer), all nodes with a LIN physical layer according to revision 2.x can be mixed with LIN physical layer nodes, which are according to older versions (i.e., LIN 1.0, LIN 1.1, LIN 1.2, LIN 1.3) without any restrictions. ## 3.2 Supply Pin (VS) LIN operating voltage is $V_S$ = 5V to 27V. An undervoltage detection is implemented to disable transmission if $V_S$ falls below 5V, in order to avoid false bus messages. After switching on $V_S$ , the IC starts with the fail-safe mode and the voltage regulator is switched on. The supply current in sleep mode is typically 10µA and 57µA in silent mode. ## 3.3 Ground Pin (GND) The IC does not affect the LIN Bus in the event of GND disconnection. It is able to handle a ground shift up to 11.5% of V<sub>S</sub>. ### 3.4 Voltage Regulator Output Pin (VCC) The internal 3.3V/5V voltage regulator is capable of driving loads up to 85mA, supplying the microcontroller and other ICs on the PCB and is protected against overload by means of current limitation and overtemperature shut-down. Furthermore, the output voltage is monitored and will cause a reset signal at the NRES output pin if it drops below a defined threshold $V_{thun}$ . ## 3.5 Undervoltage Reset Output (NRES) If the $V_{CC}$ voltage falls below the undervoltage detection threshold of $V_{thun}$ , NRES switches to low after tres\_f (Figure 6-1 on page 11). Even if $V_{CC}$ = 0V the NRES stays low, because it is internally driven from the $V_S$ voltage. If $V_S$ voltage ramps down, NRES stays low until $V_S$ < 1.5V and then becomes highly resistant. The implemented undervoltage delay keeps NRES low for t<sub>Reset</sub> = 4ms after V<sub>CC</sub> reaches its nominal value. ### 3.6 Bus Pin (LIN) A low-side driver with internal current limitation and thermal shutdown as well as an internal pull-up resistor according to LIN specification 2.x is implemented. The voltage range is from -27V to +40V. This pin exhibits no reverse current from the LIN bus to $V_S$ , even in the event of a GND shift or $V_{Batt}$ disconnection. The LIN receiver thresholds are compatible with the LIN protocol specification. The fall time (from recessive to dominant) and the rise time (from dominant to recessive) are slope controlled. ### 3.7 Input Pin (TXD) In normal mode the TXD pin is the microcontroller interface to control the state of the LIN output. TXD must be pulled to ground in order to drive the LIN bus low. If TXD is high or unconnected (internal pull-up resistor), the LIN output transistor is turned off and the bus is in the recessive state. ## 3.8 Dominant Time-out Function (TXD) The TXD input has an internal pull-up resistor. An internal timer prevents the bus line from being driven permanently in the dominant state. If TXD is forced to low longer than $t_{dom} > 6$ ms, the LIN bus driver is switched to the recessive state. To reactivate the LIN bus driver, switch TXD to high (> 10µs). ### 3.9 Output Pin (RXD) This output pin reports the state of the LIN-bus to the microcontroller. LIN high (recessive state) is reported by a high level at RXD; LIN low (dominant state) is reported by a low level at RXD. The output has an internal pull-up resistor with typically $5k\Omega$ to $V_{CC}$ . The AC characteristics are measured with an external load capacitor of 20pF. The output is short-circuit protected. In unpowered mode (that is, V<sub>S</sub> = 0V), RXD is switched off. ## 3.10 Enable Input Pin (EN) The Enable Input pin controls the operation mode of the device. If EN is high, the circuit is in normal mode, with transmission paths from TXD to LIN and from LIN to RXD both active. The VCC voltage regulator operates with 3.3V/5V/85mA output capability. If EN is switched to low while TXD is still high, the device is forced to silent mode. No data transmission is then possible, and the current consumption is reduced to $I_{VS}$ typ. 57µA. The VCC regulator has its full functionality. If EN is switched to low while TXD is low, the device is forced to sleep mode. No data transmission is possible, and the voltage regulator is switched off. ## 4. Modes of Operation Figure 4-1. Modes of Operation Table 4-1. Modes of Operation | Mode of Operation | Transceiver | V <sub>cc</sub> | RXD | LIN | |-------------------|-------------|-----------------|-------------------------------|---------------| | Fail safe | OFF | 3.3V/5V | High,<br>Except after wake-up | Recessive | | Normal | ON | 3.3V/5V | LIN depending | TXD depending | | Silent | OFF | 3.3V/5V | High | Recessive | | Sleep | OFF | 0V | 0V | Recessive | #### 4.1 Normal Mode This is the normal transmitting and receiving mode of the LIN Interface, in accordance with LIN specification 2.x. The $V_{CC}$ voltage regulator operates with a 3.3V/5V output voltage, with a low tolerance of $\pm 2\%$ and a maximum output current of 85mA. If an undervoltage condition occurs, NRES is switched to low and the IC changes its state to fail-safe mode. ### 4.2 Silent Mode A falling edge at EN while TXD is high switches the IC into silent mode. The TXD Signal has to be logic high during the mode select window (Figure 4-2 on page 6). The transmission path is disabled in silent mode. The overall supply current from $V_{Batt}$ is a combination of the $I_{VSsi}$ = 57 $\mu$ A plus the $V_{CC}$ regulator output current $I_{VCC}$ . In silent mode the internal slave termination between pin LIN and pin VS is disabled, and only a weak pull-up current (typically 10µA) between pin LIN and pin VS is present. The silent mode can be activated independently from the current level on pin LIN. If an undervoltage condition occurs, NRES is switched to low and the IC changes its state to fail-safe mode. A voltage less than the LIN Pre-wake detection $V_{LINL}$ at pin LIN activates the internal LIN receiver and switches on the internal slave termination between the LIN pin and the VS pin. A falling edge at the LIN pin followed by a dominant bus level maintained for a certain time period (> t<sub>bus</sub>) and the following rising edge at pin LIN (see Figure 4-3 on page 7) results in a remote wake-up request. The device switches from silent mode to fail-safe mode, and the remote wake-up request is indicated by a low level at pin RXD to interrupt the microcontroller (Figure 4-3 on page 7). EN high can be used to switch directly to normal mode. Figure 4-2. Switch to Silent Mode Bus wake-up filtering time tbus Fail-safe mode Normal mode Normal mode Normal mode VCC Silent mode 3.3V/5V Fail-safe mode 3.3V/5V Normal mode Undervoltage detection active Figure 4-3. LIN Wake-up Waveform Diagram from Silent Mode ΕN **NRES** EN High ### 4.3 Sleep Mode A falling edge at EN while TXD is low switches the IC into sleep mode. The TXD Signal has to be logic low during the mode select window (Figure 4-4 on page 8). To avoid influencing the LIN-pin during the switch to sleep mode, it is possible to switch the EN up to 3.2µs earlier to LOW than the TXD. Even if the two falling edges at TXD and EN occur at the same time, the LIN line will remain uninfluenced. In sleep mode the transmission path is disabled. The supply current $I_{VSsleep}$ from $V_{Batt}$ is typically 10µA. The $V_{CC}$ regulator is switched off, NRES and RXD are low. The internal slave termination between pin LIN and pin VS is disabled, only a weak pull-up current (typically 10µA) between pin LIN and pin VS is present. sleep mode can be activated independently from the current level on pin LIN. A voltage less than the LIN Pre-wake detection $V_{LINL}$ at pin LIN activates the internal LIN receiver and switches on the internal slave termination between the LIN pin and the VS pin. A falling edge at the LIN pin followed by a dominant bus level maintained for a certain time period ( $> t_{bus}$ ) and a following rising edge at pin LIN results in a remote wake-up request. The device switches from sleep mode to fail-safe mode. The V<sub>CC</sub> regulator is activated, and the remote wake-up request is indicated by a low level at the RXD pin to interrupt the microcontroller (Figure 4-5 on page 9). EN high can be used to switch directly from sleep to fail-safe mode. If EN is still high after VCC ramp up and undervoltage reset time, the IC switches to normal mode. Figure 4-4. Switch to Sleep Mode Figure 4-5. LIN Wake-up Diagram from Sleep Mode #### 4.4 Fail-safe Mode At system power-up the device automatically switches to fail-safe mode. The voltage regulator is switched on (see Figure 6-1 on page 11). The NRES output switches to low for $t_{res}$ = 4ms and gives a reset to the microcontroller. LIN communication is switched off. The IC stays in this mode until EN is switched to high, and changes then to the normal mode. A power down of $V_{Batt}$ ( $V_{S}$ < 3.7V) during silent or sleep mode switches the IC into the fail-safe mode after power up. A logic low at NRES switches the IC into fail-safe mode directly. ## 4.5 Unpowered Mode If you connect battery voltage to the application circuit, the voltage at the VS pin increases according to the block capacitor (see Figure 6-1 on page 11). After VS is higher than the VS undervoltage threshold $VS_{th}$ , the IC mode changes from unpowered mode to fail-safe mode. The VCC output voltage reaches its nominal value after $t_{VCC}$ . This time, $t_{VCC}$ , depends on the VCC capacitor and the load. NRES is low for the reset time delay $t_{\text{Reset}}$ ; no mode change is possible during this time. ## 5. Fail-safe Features - During a short-circuit at LIN to V<sub>Battery</sub>, the output limits the output current to I<sub>BUS\_lim</sub>. Due to the power dissipation, the chip temperature exceeds T<sub>LINoff</sub> and the LIN output is switched off. The chip cools down and after a hysteresis of T<sub>hys</sub>, switches the output on again. RXD stays on high because LIN is high. During LIN overtemperature switch-off, the V<sub>CC</sub> regulator is working independently. - During a short-circuit from LIN to GND the IC can be switched into sleep or silent mode. If the short-circuit disappears, the IC starts with a remote wake-up. - The reverse current is very low < 2μA at pin LIN during loss of V<sub>Batt</sub>. This is optimal behavior for bus systems where some slave nodes are supplied from battery or ignition. - During a short circuit at VCC, the output limits the output current to I<sub>VCClim</sub>. Because of undervoltage, NRES switches to low and sends a reset to the microcontroller. The IC switches into fail-safe mode. If the chip temperature exceeds the value T<sub>VCCoff</sub>, the V<sub>CC</sub> output switches off. The chip cools down and after a hysteresis of T<sub>hys</sub>, switches the output on again. Because of fail-safe mode, the V<sub>CC</sub> voltage will switch on again although EN is switched off from the microcontroller. The microcontroller can then start with normal operation. - Pin EN provides a pull-down resistor to force the transceiver into recessive mode if EN is disconnected. - Pin RXD is set floating if V<sub>Batt</sub> is disconnected. - Pin TXD provides a pull-up resistor to force the transceiver into recessive mode if TXD is disconnected. - If TXD is short-circuited to GND, it is possible to switch to sleep mode via ENABLE after t<sub>dom</sub> > 20ms. # 6. Voltage Regulator Figure 6-1. V<sub>CC</sub> Voltage Regulator: Ramp Up and Undervoltage The voltage regulator needs an external capacitor for compensation and to smooth the disturbances from the microcontroller. It is recommended to use an electrolythic capacitor with $C > 1.8\mu F$ and a ceramic capacitor with C = 100nF. The values of these capacitors can be varied by the customer, depending on the application. With this special SO8 package (fused lead frame to pin 3) an $R_{\text{thja}}$ of 80K/W is achieved. Therefore, it is recommended to connect pin 3 with a wide GND plate on the printed board to get a good heat sink. The main power dissipation of the IC is created from the $V_{CC}$ output current $I_{VCC}$ , which is needed for the application. Figure 6-2 shows the safe operating area of the Atmel® ATA6625C. Figure 6-2. Power Dissipation: Safe Operating Area: $V_{CC}$ Output Current versus Supply Voltage $V_S$ at Different Ambient Temperatures Due to $R_{thia}$ = 80K/W To program the microcontroller it may be necessary to supply the $V_{CC}$ output via an external power supply while the $V_{S}$ Pin of the system basis chip is disconnected. This will not affect the system basis chip. # 7. Absolute Maximum Ratings Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Supply voltage $V_S$ $V_S$ $-0.3$ $+40$ $V$ Pulse time $\leq 500 \text{ms}$ $T_a = 25^{\circ} \text{C}$ $V_S$ $+40$ $V$ Output current $I_{VCC} \leq 85 \text{mA}$ Pulse time $\leq 2 \text{min}$ $T_a = 25^{\circ} \text{C}$ $V_S$ $27$ $V$ Output current $I_{VCC} \leq 85 \text{mA}$ | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $T_{a} = 25^{\circ}C$ $V_{S}$ +40 $V$ Output current $I_{VCC} \le 85\text{mA}$ $Pulse time \le 2\text{min}$ $T_{a} = 25^{\circ}C$ $V_{S}$ $27$ $V$ Output current $I_{VCC} \le 85\text{mA}$ | | $T_a = 25^{\circ}\text{C}$ $V_S$ 27 V<br>Output current $I_{VCC} \le 85\text{mA}$ | | | | Logic pins (RxD, TxD, EN, NRES) -0.3 +5.5 V | | Output current NRES I <sub>NRES</sub> +2 mA | | LIN - DC voltage -27 +40 V | | V <sub>CC</sub> - DC voltage | | ESD according to IBEE LIN EMC Test specification 1.0 following IEC 61000-4-2 - Pin VS, LIN to GND ±6 KV | | ESD HBM following STM5.1 with 1.5k $\Omega$ /100pF | | HBM ESD ANSI/ESD-STM5.1 ±3 KV JESD22-A114 AEC-Q100 (002) | | CDM ESD STM 5.3.1 ±750 V | | Machine Model ESD ±200 V | | Junction temperature $T_j$ $-40$ +150 °C | | Storage temperature T <sub>s</sub> –55 +150 °C | # 8. Thermal Characteristics | Parameters | Symbol | Min. | Тур. | Max. | Unit | |---------------------------------------------------|-------------------|------|------|------|------| | Thermal resistance junction to ambient (free air) | R <sub>thja</sub> | | | 145 | K/W | | Special heat sink at GND (pin 3) on PCB | R <sub>thja</sub> | | 80 | | K/W | | Thermal shutdown of V <sub>CC</sub> regulator | $T_{VCCoff}$ | 150 | 160 | 170 | °C | | Thermal shutdown of LIN output | $T_{LINoff}$ | 150 | 160 | 170 | °C | | Thermal shutdown hysteresis | T <sub>hys</sub> | | 10 | | °C | # 9. Electrical Characteristics $5 \text{V} < \text{V}_{\text{S}} < 27 \text{V}, -40 ^{\circ}\text{C} < \text{T}_{\text{j}} < 150 ^{\circ}\text{C}; \text{ unless otherwise specified all values refer to GND pins.}$ | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |-----|---------------------------------------|-------------------------------------------------------------------------|-----|----------------------|------|------|------------------------|------|-------| | 1 | VS Pin | | | | | | | | | | 1.1 | Nominal DC voltage range | | VS | $V_S$ | 5 | 13.5 | 27 | V | Α | | 1.2 | Supply current in sleep | Sleep mode<br>$V_{LIN} > V_S - 0.5V$<br>$V_S < 14V (T_j = 25^{\circ}C)$ | VS | I <sub>VSsleep</sub> | 3 | 10 | 14 | μΑ | В | | 1.2 | mode | Sleep mode $V_{LIN} > V_S - 0.5V$ $V_S < 14V (T_j = 125^{\circ}C)$ | VS | I <sub>VSsleep</sub> | 5 | 11 | 16 | μΑ | Α | | 1.3 | Supply current in silent | Bus recessive $V_S < 14V (T_j = 25^{\circ}C)$ Without load at VCC | VS | $I_{ m VSsi}$ | 47 | 57 | 67 | μΑ | В | | 1.0 | mode | Bus recessive $V_S < 14V (T_j = 125^{\circ}C)$ Without load at VCC | VS | I <sub>VSsi</sub> | 56 | 66 | 76 | μΑ | А | | 1.4 | Supply current in normal mode | Bus recessive<br>V <sub>S</sub> < 14V<br>Without load at VCC | VS | I <sub>VSrec</sub> | 0.3 | | 0.8 | mA | Α | | 1.5 | Supply current in normal mode | Bus dominant $V_S < 14V$ $V_{CC}$ load current 50mA | VS | I <sub>VSdom</sub> | 50 | | 53 | mA | А | | 1.6 | Supply current in fail-safe mode | Bus recessive<br>V <sub>S</sub> < 14V<br>Without load at VCC | VS | I <sub>VSspeed</sub> | 200 | | 500 | μΑ | Α | | 1.7 | V <sub>S</sub> undervoltage threshold | | VS | $V_{Sth}$ | 3.7 | 4.4 | 5 | V | Α | | 1.8 | VS undervoltage threshold hysteresis | | VS | $V_{Sth\_hys}$ | | 0.2 | | V | Α | | 2 | RXD Output Pin | | | | | | | | | | 2.1 | Low level output sink current | Normal mode<br>$V_{LIN} = 0V$<br>$V_{RXD} = 0.4V$ | RXD | I <sub>RXD</sub> | 1.3 | 2.5 | 8 | mA | Α | | 2.2 | Low level output voltage | $I_{RXD} = 1mA$ | RXD | $V_{RXDL}$ | | | 0.4 | V | Α | | 2.3 | Internal resistor to $V_{\text{CC}}$ | | RXD | $R_{RXD}$ | 3 | 5 | 7 | kΩ | Α | | 3 | TXD Input Pin | | | | | | | | | | 3.1 | Low level voltage input | | TXD | $V_{TXDL}$ | -0.3 | | +0.8 | V | Α | | 3.2 | High level voltage input | | TXD | $V_{TXDH}$ | 2 | | V <sub>CC</sub> + 0.3V | V | Α | | 3.3 | Pull-up resistor | $V_{TXD} = 0V$ | TXD | $R_{TXD}$ | 125 | 250 | 400 | kΩ | Α | | 3.4 | High level leakage current | V <sub>TXD</sub> = VCC | TXD | I <sub>TXD</sub> | -3 | | +3 | μΑ | Α | | | | | | | | | | | | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|------------------|------|------------------------|-----------|-------| | 4 | EN Input Pin | | <u>'</u> | | | | | | | | 4.1 | Low level voltage input | | EN | $V_{ENL}$ | -0.3 | | +0.8 | V | Α | | 4.2 | High level voltage input | | EN | $V_{ENH}$ | 2 | | V <sub>CC</sub> + 0.3V | V | Α | | 4.3 | Pull-down resistor | V <sub>EN</sub> = VCC | EN | R <sub>EN</sub> | 50 | 125 | 200 | $k\Omega$ | Α | | 4.4 | Low level input current | V <sub>EN</sub> = 0V | EN | I <sub>EN</sub> | -3 | | +3 | μΑ | Α | | 5 | NRES Open Drain Outpu | t Pin | | | | | | | | | 5.1 | Low level output voltage | $V_S \ge 5.5V$ $I_{NRES} = 1 \text{mA}$ | NRES | $V_{NRESL}$ | | | 0.14 | V | Α | | 5.2 | Low level output low | 10k $\Omega$ to 5V<br>V <sub>CC</sub> = 0V | NRES | V <sub>NRESLL</sub> | | | 0.14 | V | Α | | 5.3 | Undervoltage reset time | $V_S \ge 5.5V$<br>$C_{NRES} = 20pF$ | NRES | $t_{Reset}$ | 2 | 4 | 6 | ms | Α | | 5.4 | Reset debounce time for falling edge | $V_S \ge 5.5V$<br>$C_{NRES} = 20pF$ | NRES | t <sub>res_f</sub> | 1.5 | | 10 | μs | Α | | 6 | VCC Voltage Regulator A | tmel ATA6623C | | | | | | | | | 6.1 | Output voltage VCC | 4V < V <sub>S</sub> < 18V<br>(0mA to 50mA) | VCC | VCC <sub>nor</sub> | 3.234 | | 3.366 | V | Α | | 0.1 | Output voltage VCC | 4.5V < V <sub>S</sub> < 18V<br>(0mA to 85mA) | VCC | $VCC_{nor}$ | 3.234 | | 3.366 | V | С | | 6.2 | Output voltage $V_{CC}$ at low $V_{S}$ | 3V < VS < 4V | VCC | VCC <sub>low</sub> | $V_S - V_{Drop}$ | | 3.366 | V | Α | | 6.3 | Regulator drop voltage | $VS > 3V$ , $I_{VCC} = -15mA$ | VCC | $V_{D1}$ | | | 200 | mV | Α | | 6.4 | Regulator drop voltage | $VS > 3V$ , $I_{VCC} = -50$ mA | VCC | $V_{D2}$ | | 500 | 700 | mV | Α | | 6.5 | Line regulation | 4V < VS < 18V | VCC | $VCC_{line}$ | | 0.1 | 0.2 | % | Α | | 6.6 | Load regulation | $5mA < I_{VCC} < 50mA$ | VCC | $VCC_{load}$ | | 0.1 | 0.5 | % | Α | | 6.7 | Power supply ripple rejection | 10Hz to 100kHz $C_{VCC}$ = 10 $\mu$ F $VS$ = 14V, $I_{VCC}$ = -15mA | VCC | | 50 | | | dB | D | | 6.8 | Output current limitation | VS > 4V | VCC | I <sub>VCClim</sub> | -240 | -160 | -85 | mA | Α | | 6.9 | External load capacity | $0.2\Omega$ < ESR < $5\Omega$ at 100kHz<br>for phase margin ≥ $60^{\circ}$<br>ESR < $0.2\Omega$ at 100kHz<br>for phase margin ≥ $30^{\circ}$ | VCC | $C_load$ | 1.8 | 10 | | μF | D | | 6.10 | VCC undervoltage threshold | Referred to VCC<br>VS > 4V | VCC | $V_{thunN}$ | 2.8 | | 3.2 | ٧ | Α | | 6.11 | Hysteresis of undervoltage threshold | Referred to VCC<br>VS > 4V | VCC | Vhys <sub>thun</sub> | | 150 | | mV | Α | | 6.12 | Ramp up time VS > 4V to VCC = 3.3V | $C_{VCC}$ = 2.2 $\mu$ F<br>$I_{load}$ = -5mA at VCC | VCC | t <sub>vcc</sub> | | 100 | 250 | μs | Α | $<sup>^{\</sup>star}$ ) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|----------------------|------------------|------|-----------|------|-------| | 7 | VCC Voltage Regulator A | Atmel ATA6625C | | | | | | | | | 7.1 | Output voltage VCC | 5.5V < V <sub>S</sub> < 18V<br>(0mA to 50mA) | VCC | VCC <sub>nor</sub> | 4.9 | | 5.1 | V | Α | | 7.1 | Output voltage voo | 6V < V <sub>S</sub> < 18V<br>(0mA to 85mA) | VCC | VCC <sub>nor</sub> | 4.9 | | 5.1 | V | С | | 7.2 | Output voltage $V_{CC}$ at low $V_{S}$ | 4V < VS < 5.5V | VCC | VCC <sub>low</sub> | $V_S - V_D$ | | 5.1 | V | Α | | 7.3 | Regulator drop voltage | $VS > 4V$ , $I_{VCC} = -20$ mA | VCC | $V_{D1}$ | | | 250 | mV | Α | | 7.4 | Regulator drop voltage | $VS > 4V$ , $I_{VCC} = -50mA$ | VCC | $V_{D2}$ | | 400 | 600 | mV | Α | | 7.5 | Regulator drop voltage | $VS > 3.3V$ , $I_{VCC} = -15mA$ | VCC | $V_{D3}$ | | | 200 | mV | Α | | 7.6 | Line regulation | 5.5V < VS < 18V | VCC | $VCC_{line}$ | | 0.1 | 0.2 | % | Α | | 7.7 | Load regulation | $5\text{mA} < I_{VCC} < 50\text{mA}$ | VCC | VCC <sub>load</sub> | | 0.1 | 0.5 | % | Α | | 7.8 | Power supply ripple rejection | 10Hz to 100kHz $C_{VCC}$ = 10 $\mu$ F VS = 14V, $I_{VCC}$ = -15mA | VCC | | 50 | | | dB | D | | 7.9 | Output current limitation | VS > 5.5V | VCC | I <sub>VCClim</sub> | -240 | -160 | -85 | mA | Α | | 7.10 | External load capacity | $0.2\Omega$ < ESR < $5\Omega$ at 100kHz for phase margin $\geq 60^{\circ}$ ESR < $0.2\Omega$ at 100kHz | VCC | $C_load$ | 1.8 | 10 | | μF | D | | 7.11 | VCC undervoltage threshold | for phase margin ≥ 30° Referred to VCC VS > 5.5V | VCC | $V_{thunN}$ | 4.2 | | 4.8 | V | Α | | 7.12 | Hysteresis of undervoltage threshold | Referred to VCC<br>VS > 5.5V | VCC | Vhys <sub>thun</sub> | | 250 | | mV | Α | | 7.13 | Ramp up time VS > 5.5V to VCC = 5V | $C_{VCC}$ = 2.2 $\mu$ F<br>I <sub>load</sub> = -5mA at VCC | VCC | $t_{VCC}$ | | 130 | 300 | μs | Α | | 8 | Load 3 (Medium): 6.8nF, | d Conditions:<br>, Load 2 (Large): 10nF, 500 $\Omega$ ,<br>660 $\Omega$ , Characterized on Samphe Timing Parameters for Prop | oles | . 100 | 10 | | at 10.4kB | it/s | | | 8.1 | Driver recessive output voltage | Load1/Load2 | LIN | $V_{BUSrec}$ | $0.9 \times V_S$ | | $V_S$ | V | Α | | 8.2 | Driver dominant voltage | $V_{VS}$ = 7V, $R_{load}$ = 500 $\Omega$ | LIN | $V_{LoSUP}$ | | | 1.2 | V | Α | | 8.3 | Driver dominant voltage | $V_{VS}$ = 18V, $R_{load}$ = 500 $\Omega$ | LIN | V_ <sub>HiSUP</sub> | | | 2 | V | Α | | 8.4 | Driver dominant voltage | $V_{VS}$ = 7V, $R_{load}$ = 1000 $\Omega$ | LIN | V_LoSUP_1k | 0.6 | | | V | Α | | 8.5 | Driver dominant voltage | $V_{VS} = 18V, R_{load} = 1000\Omega$ | LIN | V_HiSUP_1k | 0.8 | | | V | Α | | 8.6 | Pull–up resistor to V <sub>S</sub> | The serial diode is mandatory | LIN | R <sub>LIN</sub> | 20 | 30 | 60 | kΩ | Α | | 8.7 | Voltage drop at the serial diodes | In pull-up path with $R_{slave}$ $I_{SerDiode} = 10mA$ | LIN | $V_{SerDiode}$ | 0.4 | | 1.0 | V | D | | 8.8 | LIN current limitation V <sub>BUS</sub> = V <sub>Batt_max</sub> | | LIN | I <sub>BUS_lim</sub> | 40 | 120 | 200 | mA | Α | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|--------------------------|---------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------|------|-------| | 8.9 | Input leakage current at<br>the receiver including<br>pull-up resistor as<br>specified | Input Leakage current Driver off V <sub>BUS</sub> = 0V V <sub>Batt</sub> = 12V | LIN | I <sub>BUS_PAS_dom</sub> | <b>–</b> 1 | -0.35 | | mA | Α | | 8.10 | Leakage current LIN recessive | Driver off<br>$8V < V_{Batt} < 18V$<br>$8V < V_{BUS} < 18V$<br>$V_{BUS} \ge V_{Batt}$ | LIN | I <sub>BUS_PAS_rec</sub> | | 10 | 20 | μΑ | Α | | 8.11 | Leakage current when<br>control unit disconnected<br>from ground. Loss of<br>local ground must not<br>affect communication in<br>the residual network | $GND_{Device} = V_S$ $V_{Batt} = 12V$ $0V < V_{BUS} < 18V$ | LIN | I <sub>BUS_NO_gnd</sub> | -10 | +0.5 | +10 | μΑ | Α | | 8.12 | Leakage current at disconnected battery. Node has to sustain the current that can flow under this condition. Bus must remain operational under this condition. | V <sub>Batt</sub> disconnected<br>V <sub>SUP_Device</sub> = GND<br>0V < V <sub>BUS</sub> < 18V | LIN | I <sub>BUS_NO_bat</sub> | | 0.1 | 2 | μА | Α | | 8.13 | Capacitance on Pin LIN to GND | | LIN | $C_{LIN}$ | | | 20 | pF | D | | 9 | LIN Bus Receiver | | | | | | | | | | 9.1 | Center of receiver threshold | $V_{BUS\_CNT} = (V_{th\_dom} + V_{th\_rec})/2$ | LIN | $V_{BUS\_CNT}$ | $\begin{array}{c} 0.475 \times \\ V_S \end{array}$ | $^{0.5 imes}_{ extsf{S}}$ | $\begin{array}{c} 0.525 \times \\ \text{V}_{\text{S}} \end{array}$ | V | Α | | 9.2 | Receiver dominant state | $V_{EN} = 5V$ | LIN | $V_{BUSdom}$ | -27 | | $0.4 \times V_S$ | V | Α | | 9.3 | Receiver recessive state | $V_{EN} = 5V$ | LIN | $V_{\mathrm{BUSrec}}$ | $0.6 \times V_S$ | | 40 | V | Α | | 9.4 | Receiver input hysteresis | $V_{hys} = V_{th\_rec} - V_{th\_dom}$ | LIN | $V_{BUShys}$ | $\begin{array}{c} 0.028 \times \\ \text{V}_{\text{S}} \end{array}$ | 0.1 x V <sub>S</sub> | $0.175 \times V_S$ | V | Α | | 9.5 | Pre-wake detection LIN High level input voltage | | LIN | $V_{LINH}$ | $V_S - 2V$ | | V <sub>S</sub> + 0.3V | V | Α | | 9.6 | Pre-wake detection LIN Low level input voltage | Activates the LIN receiver | LIN | $V_{LINL}$ | -27 | | $V_S - 3.3V$ | V | Α | | 10 | Internal Timers | | | | | | | | | | 10.1 | Dominant time for wake–<br>up via LIN bus | V <sub>LIN</sub> = 0V | LIN | t <sub>bus</sub> | 30 | 90 | 150 | μs | Α | | 10.2 | Time delay for mode change from Fail-safe into normal mode via pin EN | V <sub>EN</sub> = 5V | EN | t <sub>norm</sub> | 5 | | 20 | μs | Α | | 10.3 | Time delay for mode<br>change from normal<br>mode to sleep mode via<br>pin EN | V <sub>EN</sub> = 0V | EN | t <sub>sleep</sub> | 2 | 7 | 15 | μs | Α | | 10.4 | TXD dominant time out time | V <sub>TXD</sub> = 0V | TXD | $t_{dom}$ | 6 | 13 | 20 | ms | Α | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter | - 3 | , , | | | | | | | | | |-------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------|-------|------|-------|------|-------| | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | | 10.5 | Time delay for mode change from silent mode into normal mode via EN | V <sub>EN</sub> = 5V | EN | t <sub>s_n</sub> | 5 | 15 | 40 | μs | Α | | 10.6 | Duty cycle 1 | $\begin{aligned} & \text{TH}_{\text{Rec(max)}} = 0.744 \times \text{V}_{\text{S}} \\ & \text{TH}_{\text{Dom(max)}} = 0.581 \times \text{V}_{\text{S}} \\ & \text{V}_{\text{S}} = 7.0 \text{V to } 18 \text{V} \\ & t_{\text{Bit}} = 50 \mu \text{s} \\ & \text{D1} = t_{\text{bus\_rec(min)}} / (2 \times t_{\text{Bit}}) \end{aligned}$ | LIN | D1 | 0.396 | | | | Α | | 10.7 | Duty cycle 2 | $\begin{aligned} & TH_{Rec(min)} = 0.422 \times V_S \\ & TH_{Dom(min)} = 0.284 \times V_S \\ & V_S = 7.6V \text{ to } 18V \\ & t_{Bit} = 50 \mu s \\ & D2 = t_{bus\_rec(max)} / (2 \times t_{Bit}) \end{aligned}$ | LIN | D2 | | | 0.581 | | Α | | 10.8 | Duty cycle 3 | $\begin{aligned} & \text{TH}_{\text{Rec(max)}} = 0.778 \times \text{V}_{\text{S}} \\ & \text{TH}_{\text{Dom(max)}} = 0.616 \times \text{V}_{\text{S}} \\ & \text{V}_{\text{S}} = 7.0 \text{V to } 18 \text{V} \\ & t_{\text{Bit}} = 96 \mu \text{s} \\ & \text{D3} = t_{\text{bus\_rec(min)}} / (2 \times t_{\text{Bit}}) \end{aligned}$ | LIN | D3 | 0.417 | | | | Α | | 10.9 | Duty cycle 4 | $\begin{aligned} & TH_{Rec(min)} = 0.389 \times V_S \\ & TH_{Dom(min)} = 0.251 \times V_S \\ & V_S = 7.6V \text{ to } 18V \\ & t_{Bit} = 96\mu s \\ & D4 = t_{bus\_rec(max)} / (2 \times t_{Bit}) \end{aligned}$ | LIN | D4 | | | 0.590 | | A | | 10.10 | Slope time falling and rising edge at LIN | V <sub>S</sub> = 7.0V to 18V | LIN | $t_{ ext{SLOPE\_fall}}$ $t_{ ext{SLOPE\_rise}}$ | 3.5 | | 22.5 | μs | Α | | 11 | Receiver Electrical AC Pa<br>LIN Receiver, RXD Load | arameters of the LIN Physical Conditions: C <sub>RXD</sub> = 20pF | Layer | | | | | | | | 11.1 | Propagation delay of receiver Figure 9-1 | $V_S = 7.0V \text{ to } 18V$<br>$t_{rx\_pd} = max(t_{rx\_pdr}, t_{rx\_pdf})$ | RXD | t <sub>rx_pd</sub> | | | 6 | μs | Α | | 11.2 | Symmetry of receiver propagation delay rising edge minus falling edge | $V_S = 7.0V$ to 18V<br>$t_{rx\_sym} = t_{rx\_pdr} - t_{rx\_pdf}$ | RXD | t <sub>rx_sym</sub> | -2 | | +2 | μs | Α | | | | | | | | | | | | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter Figure 9-1. Definition of Bus Timing Characteristics Figure 9-2. Application Circuit # 10. Ordering Information | Extended Type Number | Package | Remarks | |----------------------|---------|-----------------------------------------------------------| | ATA6623C-TAQY | SO8 | 3.3V LIN system basis chip, Pb-free, 4k, taped and reeled | | ATA6625C-TAQY | SO8 | 5V LIN system basis chip, Pb-free, 4k, taped and reeled | # 11. Package Information # 12. Revision History Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document. | document. | | |--------------------|---------------------------------------------------------------------------------------------------------------| | Revision No. | History | | 4957K-AUTO-02/13 | Section 10 "Ordering Information" on page 20 updated | | 4957J-AUTO-11/12 | Section 10 "Ordering Information" on page 20 updated | | | • Features on page 1 changed | | | <ul> <li>Section 1 "Description" on pages 1 to 2 changed</li> </ul> | | | • Table 2-1 "Pin Description" on page 2 changed | | 4057LALITO 00/44 | <ul> <li>Section 3 "Functional Description" on pages 3 to 4 changed</li> </ul> | | 4957I-AUTO-03/11 | <ul> <li>Section 4 "Modes of Operation" on pages 5 to 9 changed</li> </ul> | | | Section 6 "Voltage Regulator" on pages 11 to 12 changed | | | Section 7 "Absolute Maximum Ratings" on page 13 changed | | | Section 8 "Electrical Characteristics" on pages 14 to 16 changed | | | New Part numbers ATA6623C and ATA6625C added | | | Features on page 1 changed | | | Text under heading 3.3 on page 3 changed | | 405711 41170 05/40 | Text under heading 3.9 on page 4 changed | | 4957H-AUTO-05/10 | Abs.Max.Rat.Table -> Values in row "ESD HBM following" changed | | | • El.Char.Table -> rows changed: 5.1, 5.2, 6.5, 6.6, 6.7, 6.8, 7.6, 7.7, 7.8,7.9, 10.2 | | | • El.Char.Table -> row 8.13 added | | | Ord.Info.Table -> Part numbers ATA6623C and ATA6625C added | | | • Figures changed: 1-1, 4-2, 4-3, 4-4, 4-5, 6-2, 9-2 | | | • Sections changed: 3.1, 3.6, 3.8, 3.9, 3.10, 4.1, 4.2, 4.3, 5 | | 4057C ALITO 00/00 | Description Text changed | | 4957G-AUTO-09/09 | • Table 4-1 changed | | | Abs. Max. Ratings table changed | | | El. Characteristics table changed | | | "Pre-normal Mode" in "Fail-safe Mode" changed | | 4957F-AUTO-02/08 | Section 7 "Absolute Maximum Ratings" on page 13 changed | | | • Section 8 "Electrical Characteristics" numbers 10.5 to 10.10 on pages 17 to 18 changed | | 4957E-AUTO-10/07 | Section 9 "Ordering Information" on page 20 changed | | | Features changed | | | Block diagram changed | | | Application diagram changed | | 4057D ALITO 07/07 | • Text changed under the headings: 3.2, 3.3, 3.4, 3.6, 3.7, 3.8, 3.9, 4, 4.1, 4.2, 4.3, 4.4, 4.5, 5.5, 5.6, 6 | | 4957D-AUTO-07/07 | • Figure 4-2, 4-3, 4-4, 4-5, 8-2: changed | | | • Figure title 6-1: text changed | | | Abs. Max. Ratings: row "Output current NRES" added | | | • El. Char. table: values changed in the following rows: 1.3, 5.1, 5.3, 5.4, 6.9, 6.12, 7.9, 11.1 | | | | ### **Atmel Corporation** 1600 Technology Drive San Jose, CA 95110 USA **Tel:** (+1) (408) 441-0311 **Fax:** (+1) (408) 487-2600 www.atmel.com Atmel Asia Limited Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Roa Kwun Tong, Kowloon HONG KONG **Tel:** (+852) 2245-6100 **Fax:** (+852) 2722-1369 Atmel Munich GmbH Business Campus Parkring 4 D-85748 Garching b. Munich D-85748 Garching b. Munici GERMANY **Tel:** (+49) 89-31970-0 **Fax:** (+49) 89-3194621 Atmel Japan G.K. 16F Shin-Osaki Kangyo Building 1-6-4 Osaki Shinagawa-ku, Tokyo 141-0032 **JAPAN** **Tel:** (+81) (3) 6417-0300 **Fax:** (+81) (3) 6417-0370 © 2013 Atmel Corporation. All rights reserved. / Rev.: 4957K-AUTO-02/13 Atmel<sup>®</sup>, Atmel logo and combinations thereof, Enabling Unlimited Possibilities<sup>®</sup>, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others. Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.