

### **Pin Descriptions**

| Pin #   | Name            | Description                                                                                                                                                                                                                                                                                   |  |  |
|---------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1       | IN              | Supply Voltage. The AP6508 operates from a 4.5V to 21V input rail. C1 is needed to decouple the input rail. Use wide PCB trace to make the connection.                                                                                                                                        |  |  |
| 2,3,4,5 | SW              | Switch Output. Use wide PCB trace to make the connection.                                                                                                                                                                                                                                     |  |  |
| 6       | BST             | Bootstrap. A capacitor connected between SW and BS pins is required to form a floating supply across the high-side switch driver.                                                                                                                                                             |  |  |
| 7       | EN              | EN=1 to enable the chip. For automatic start-up, connect EN pin to VIN by proper EN resistor divider as Figure 1 shows.                                                                                                                                                                       |  |  |
| 8       | FB              | Feedback. An external resistor divider from the output to GND, tapped to the FB pin, sets the output voltage. To prevent current limit run away during a short circuit fault condition the frequency fold-back comparator lowers the oscillator frequency when the FB voltage is below 500mV. |  |  |
| 9       | PG              | Power Good                                                                                                                                                                                                                                                                                    |  |  |
| 10      | SS              | External Softstart                                                                                                                                                                                                                                                                            |  |  |
| 11      | V <sub>CC</sub> | BIAS Supply. Decouple with $0.\mu 1F - 0.22\mu F$ cap. And the capacitance should be no more than $0.22\mu F$                                                                                                                                                                                 |  |  |
| 12, 13  | GND             | System Ground. This pin is the reference ground for the regulated output voltage. For this reason care must be taken in its PCB layout. Suggested to be connected to GND with copper and vias.                                                                                                |  |  |
| 14      | AGND            | Analog Ground                                                                                                                                                                                                                                                                                 |  |  |
|         | Exposed PAD     | No internal connection. It is recommended to connect exposed pad to GND plane for optimal thermal performance                                                                                                                                                                                 |  |  |

### **Functional Block Diagram**





### Absolute Maximum Ratings (Note 2)

| Symbol                      | Parameter            | Rating      | Unit |  |  |
|-----------------------------|----------------------|-------------|------|--|--|
| V <sub>IN</sub>             | Supply Voltage       | 22          | V    |  |  |
| V <sub>SW</sub>             | Switch Node Voltage  | -0.3 to 23  | V    |  |  |
| V <sub>BS</sub>             | Bootstrap Voltage    | VSW + 6     | V    |  |  |
| V <sub>FB</sub>             | Feedback Voltage     | -0.3V to +6 | V    |  |  |
| V <sub>EN</sub>             | Enable/UVLO Voltage  | -0.3V to +6 | V    |  |  |
| V <sub>COMP</sub>           | Comp Voltage         | -0.3V to +6 | V    |  |  |
| T <sub>ST</sub>             | Storage Temperature  | -65 to +150 | °C   |  |  |
| ТJ                          | Junction Temperature | +150        | °C   |  |  |
| ΤL                          | Lead Temperature     | +260        | °C   |  |  |
| ESD Susceptibility (Note 3) |                      |             |      |  |  |
| HBM                         | Human Body Model     | 3           | kV   |  |  |
| MM                          | Machine Model        | 300         | V    |  |  |

### Thermal Resistance (Note 4)

| Symbol          | Param               | eter | Rating | Unit |
|-----------------|---------------------|------|--------|------|
| θ <sub>JA</sub> | Junction to Ambient |      | 52     | °C/W |
| θ <sub>JC</sub> | Junction to Case    |      | 11     | °C/W |
|                 |                     |      |        |      |

### Recommended Operating Conditions (Note 5)

| Symbol          | Parameter                           | Min | Max | Unit |
|-----------------|-------------------------------------|-----|-----|------|
| V <sub>IN</sub> | Supply Voltage                      | 4.5 | 21  | V    |
| T <sub>A</sub>  | Operating Ambient Temperature Range | -40 | +85 | °C   |

Notes: 2. Stresses greater than the 'Absolute Maximum Ratings' specified above, may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions exceeding those indicated in this specification is not implied. Device reliability may be affected by exposure to absolute maximum rating conditions for extended periods of time.

3. Semiconductor devices are ESD sensitive and may be damaged by exposure to ESD events. Suitable ESD precautions should be taken when handling and transporting these device.

4. Test condition for SO-8EP: Device mounted on 2"\*2" FR-4 substrate PC board, 2oz copper, with minimum recommended pad on top layer and thermal vias to bottom layer ground plane.

5. The device function is not guaranteed outside of the recommended operating conditions.



### Electrical Characteristics (VIN = 12V, TA = +25°C, unless otherwise noted)

| Symbol               | Parameter                                             | Test Conditions                                | Min | Тур. | Max | Unit            |  |
|----------------------|-------------------------------------------------------|------------------------------------------------|-----|------|-----|-----------------|--|
| I <sub>IN</sub>      | Shutdown Supply Current                               | V <sub>EN</sub> = 0V                           |     | 0    |     | μA              |  |
| I <sub>IN</sub>      | Supply Current (Quiescent)                            | V <sub>EN</sub> = 2.0V, V <sub>FB</sub> = 1.0V |     | 1.2  | •   | mA              |  |
| R <sub>DS(ON)1</sub> | High-Side Switch On-Resistance<br>(Note 6)            |                                                |     | 120  |     | mΩ              |  |
| R <sub>DS(ON)2</sub> | Low-Side Switch On-Resistance (Note 6)                |                                                |     | 20   |     | mΩ              |  |
| $SW_{LKG}$           | Switch Leakage Current                                | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 0V     |     | 0    | 10  | μA              |  |
| I <sub>Limit</sub>   | Current Limit                                         |                                                |     | 5.8  |     | А               |  |
| F <sub>SW</sub>      | Oscillator Frequency                                  | V <sub>FB</sub> = 0.75V                        | 350 | 500  | 650 | kHz             |  |
| $F_{FB}$             | Fold-back Frequency                                   | V <sub>FB</sub> = 300mV                        |     | 0.3  |     | f <sub>SW</sub> |  |
| D <sub>MAX</sub>     | Maximum Duty Cycle                                    | V <sub>FB</sub> = 700mV                        | 80  | 85   |     | %               |  |
| $V_{FB}$             | Feedback Voltage                                      | $T_A = -40^{\circ}C$ to $+85^{\circ}C$         | 791 | 807  | 823 | mV              |  |
| I <sub>FB</sub>      | Feedback Current                                      | V <sub>FB</sub> = 800mV                        |     | 10   | 50  | nA              |  |
| $V_{EN_{Rising}}$    | EN Rising Threshold                                   |                                                | 1.1 | 1.3  | 1.5 | V               |  |
| V <sub>EN_HYS</sub>  | EN Threshold Hysteresis                               |                                                |     | 0.4  |     | V               |  |
| I=                   | EN Input Current                                      | V <sub>EN</sub> = 2V                           |     | 2    |     |                 |  |
| I <sub>EN</sub>      | EN Input Current                                      | $V_{EN} = 0V$                                  |     | 0    |     | μA              |  |
| EN <sub>TD-Off</sub> | EN Turn Off Delay<br>(Note 6)                         |                                                |     | 5    |     | μs              |  |
| PG <sub>Vth-Hi</sub> | Power Good Rising Threshold                           |                                                |     | 0.9  |     | V <sub>FB</sub> |  |
| PG <sub>Vth-Lo</sub> | Power Good Falling Threshold                          |                                                |     | 0.7  |     | V <sub>FB</sub> |  |
| PG <sub>TD</sub>     | Power Good Delay                                      |                                                |     | 20   |     | μs              |  |
| V <sub>PG</sub>      | Power Good Sink Current Capability                    |                                                |     | 0.4  |     | V               |  |
| I <sub>PG_LEAK</sub> | Power Good Leakage Current                            |                                                |     |      | 50  | nA              |  |
| I <sub>SS</sub>      | Soft-Start Current                                    |                                                |     | 10.5 |     | μA              |  |
| INUV <sub>Vth</sub>  | VIN Under Voltage Threshold Rising                    |                                                | 4.0 | 4.2  | 4.4 | V               |  |
| INUV <sub>HYS</sub>  | V <sub>IN</sub> Under Voltage Threshold<br>Hysteresis |                                                |     | 200  |     | mV              |  |
| V <sub>CC</sub>      | V <sub>CC</sub> Regulator                             |                                                |     | 5    |     | V               |  |
|                      | V <sub>CC</sub> Load Regulation                       | Icc=5mA                                        |     | 5    |     | %               |  |
| T <sub>SD</sub>      | Thermal Shutdown                                      |                                                |     | 140  |     | °C              |  |

Note: 6. Guaranteed by design



## AP6508

## 500kHz 21V 3A SYNCHRONOUS DC/DC BUCK CONVERTER



Document number: DS Downloaded from Arrow.com.



**OBSOLETE – PART DISCONTINUED** 

# AP6508

## 500kHz 21V 3A SYNCHRONOUS DC/DC BUCK CONVERTER

### Typical Performace Characteristics (cont.)



2

LOAD CURRENT (A) Efficiency vs. Load Current

1



50

40 ∟ 0

3











### **Application Information**

#### **Theory of Operation**

The AP6508 is a 3A current mode, synchronous buck regulator with built in power MOSFETs. current mode control assures excellent line and load regulation and a wide loop bandwidth for fast response to load transients. Figure. 2 depicts the functional block diagram of AP6508.

The operation of one switching cycle can be explained as follows. At the beginning of each cycle, HS (high-side) MOSFET is off. The EA output voltage is higher than the current sensing amplifier output, and the current comparator's output is low. The rising edge of the 500kHz oscillator clock signal sets the RS Flip-Flop. Its output turns on HS MOSFET. The current sensing amplifier is reset for every switching cycle.

When the HS MOSFET is on, inductor current starts to increase. The current sensing amplifier senses and amplifies the inductor current. Since the current mode control is subject to sub-harmonic oscillations that peak at half the switching frequency, slope compensation is utilized. This will help to stabilize the power supply. This slope compensation is summed to the current sensing amplifier output and compared to the error amplifier output by the PWM comparator. When the sum of the current sensing amplifier output and the slope compensation signal exceeds the EA output voltage, the RS Flip-Flop is reset and HS MOSFET is turned off.

For one whole cycle, if the sum of the current sensing amplifier output and the slope compensation signal does not exceed the EA output, then the falling edge of the oscillator clock resets the flip-flop. The output of the error amplifier increases when feedback voltage (VFB) is lower than the reference voltage of 0.807V. This also increases the inductor current as it is proportional to the EA voltage.

When the HS MOSFET turns off, the synchronous LS MOSFET turns on until the next clock cycle begins. There is a "dead time" between the HS turn off and LS turn on that prevents the switches from "shooting through" from the input supply to ground.

The voltage loop is internally compensated with the 50pF and 200k $\Omega$  RC network. The maximum EAMP voltage output is precisely clamped at 2.1V.

#### Internal Regulator

Most of the internal circuitry including the bottom driver are powered from the 5V internal regulator. When Vin is less than 5V, this internal regulator cannot maintain the 5V regulation and hence the output voltage would also drop from regulation.

#### Enable

The enable (EN) input allows the user to control turning on or off the converter. To enable the converter EN must be pulled above the 'EN Rising Threshold' and to disable the converter EN must be pulled below 'EN falling Threshold' (EN rising threshold – EN threshold Hysteresis).

Few conditions on EN function:

- 1) EN must be pulled low for at least 5us to disable the regulator.
- 2) The voltage on EN cannot exceed 5V.
- 3) The AP6508 can be enabled by Vin through a voltage divider as shown in the figure 1 below.



Figure 1. EN Divider Network

 $V_{IN-RISE} = V_{EN-RISE} \frac{(R_{TOP} + R_{BOT} \parallel 1 M \Omega)}{R_{BOT} \parallel 1 M \Omega}$ 

Where  $V_{EN-RISE} = 1.3V(TYP)$ 

$$V_{\text{IN-FALL}} = V_{\text{EN-FALL}} \frac{(R_{\text{TOP}} + R_{\text{BOT}} || 1M\Omega)}{R_{\text{BOT}} || 1M\Omega}$$

Where  $V_{EN-FALL} = 0.9V(TYP)$ 

#### **Power Good**

Power Good (PGOOD) is an open drain and active high output. This output can be pulled up high to the appropriate level with an external resistor. The PGOOD is flagged low when Vfb=0.7V and is an open drain output when Vfb=0.9V. The PGOOD output can deliver a max of 4 mA sink current at 0.4 V when de- asserted. The PGOOD pin is held low during soft-start. Once output voltage reaches 90% of its final value, PGOOD goes high if there are no faults.



#### **Application Information (cont.)**

#### **External Soft Start**

Soft start is traditionally implemented to prevent the excess inrush current. This in turn prevents the converter output voltage from overshooting when it reaches regulation. The AP6508 has an internal current source with a soft start capacitor to ramp the reference voltage from 0V to 0.807V. The soft start time is internally fixed at 2ms (TYP). The soft start time can be extended > 2ms by adding a soft start capacitor externally. The soft start sequence is reset when there is a thermal shutdown, Under Voltage Lockout (UVLO) or when the part is disabled using the EN pin.

External soft start can be calculated from the formula below:

$$I_{SS} = C * \frac{DV}{DT}$$

Where;

Iss = Soft Start Current

C = External Capacitor

DV=change in feedback voltage from 0V to maximum voltage

DT = Soft Start Time

#### **Current Limit Protection**

The AP6508 has cycle-by-cycle current limiting implementation. The voltage drop across the internal HS MOSFET is sensed and compared with the internally set current limit threshold. This voltage drop is sensed at about 30ns after the HS turns on. This voltage drop is proportional to the peak inductor current. When the peak inductor current limit threshold, current limit protection is activated. During this time the feedback voltage (VFB) drops down. When the voltage at the FB pin reaches 0.3V, the internal oscillator shifts the frequency from the normal operating frequency of 500kHz to a fold-back frequency of 150kHz. The current limit is operating at 150kHz. This low fold-back frequency prevents current runaway.

#### Under Voltage Lockout (UVLO)

Under Voltage Lockout is implemented to prevent the IC from operating under insufficient input voltages. The AP6508 has a UVLO comparator that monitors the input voltage and internal bandgap reference. If the input voltage falls below 3.8V, the AP6508 will latch an under voltage fault. In this event the AP6508 will be disabled and power has to be re-cycled to reset the UVLO fault.

#### **Thermal Shutdown**

The AP6508 has on-chip thermal protection that prevents damage to the IC when the die temperature exceeds safe margins. It implements a thermal sensing to monitor the operating junction temperature of the IC. Once the die temperature rises to approximately 140°C, the thermal protection feature gets activated .The internal thermal sense circuitry turns the IC off thus preventing the power switch from damage.

A hysteresis in the thermal sense circuit allows the device to cool down to approximately 120°C before the IC is enabled again through soft start. This thermal hysteresis feature prevents undesirable oscillations of the thermal protection circuit.

#### Setting the Output Voltage

The output voltage can be adjusted from 0.807V to 15V using an external resistor divider. Table 1 shows a list of resistor selection for common output voltages. Resistor R1 is selected based on a design tradeoff between efficiency and output voltage accuracy. For high values of R1 there is less current consumption in the feedback network. However the trade off is output voltage accuracy due to the bias current in the error amplifier. R2 can be determined by the following equation:



#### Figure 2. Feedback Divider Network

When output voltage is low, a T-type network as shown in Figure 2 is recommended.

| V <sub>OUT</sub> (V)               | R <sub>1</sub> (kΩ) | R <sub>2</sub> (kΩ) | R <sub>t</sub> (kΩ) |  |
|------------------------------------|---------------------|---------------------|---------------------|--|
| 1.2                                | 4.99                | 10.2                | 24.9                |  |
| 1.8                                | 4.99 (1%)           | 4.02 (1%)           | 35.7                |  |
| 2.5                                | 40.2 (1%)           | 19.1 (1%)           | 24.9                |  |
| 3.3                                | 40.2 (1%)           | 13 (1%)             | 24.9                |  |
| 5                                  | 40.2 (1%)           | 7.68 (1%)           | 35.7                |  |
| T-11-4 D-1-4 - 0-1-4 - 6 - 0-4 - 4 |                     |                     |                     |  |

Table 1.Resistor Selection for Common Output Voltages

#### Inductor

Calculating the inductor value is a critical factor in designing a buck converter. For most designs, the following equation can be used to calculate the inductor value;

$$L = \frac{V_{OUT} \cdot (V_{IN} - V_{OUT})}{V_{IN} \cdot \Delta I_L \cdot f_{SW}}$$

Where  $\Delta I_{\rm L}$  is the inductor ripple current.

And  $f_{sw}$  is the buck converter switching frequency.

Choose the inductor ripple current to be 30% of the maximum load current. The maximum inductor peak current is calculated from:

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$

Document number: DS33437 Rev. 6 - 4 Downloaded from Arrow.com.



#### **Application Information (cont.)**

#### Inductor (cont.)

Peak current determines the required saturation current rating, which influences the size of the inductor.

Saturating the inductor decreases the converter efficiency while increasing the temperatures of the inductor and the internal MOSFETs. Hence choosing an inductor with appropriate saturation current rating is important.

A  $1\mu$ H to  $10\mu$ H inductor with a DC current rating of at least 25% percent higher than the maximum load current is recommended for most applications.

For highest efficiency, the inductor's DC resistance should be less than  $200m\Omega$ . Use a larger inductance for improved efficiency under light load conditions.

#### **Input Capacitor**

The input capacitor reduces the surge current drawn from the input supply and the switching noise from the device. The input capacitor has to sustain the ripple current produced during the on time on the upper MOSFET. It must hence have a low ESR to minimize the losses.

The RMS current rating of the input capacitor is a critical parameter that must be higher than the RMS input current. As a rule of thumb, select an input capacitor which has an RMS rating that is greater than half of the maximum load current.

Due to large dl/dt through the input capacitors, electrolytic or ceramics should be used. If a tantalum must be used, it must be surge protected. Otherwise, capacitor failure could occur. For most applications, a  $4.7\mu$ F ceramic capacitor is sufficient.

#### **Output Capacitor**

The output capacitor keeps the output voltage ripple small, ensures feedback loop stability and reduces the overshoot of the output voltage. The output capacitor is a basic component for the fast response of the power supply. In fact, during load transient, for the first few microseconds it supplies the current to the load. The converter recognizes the load transient and sets the duty cycle to maximum, but the current slope is limited by the inductor value.

Maximum capacitance required can be calculated from the following equation:

$$C_{o} = \frac{L(I_{out} + \frac{\Delta I_{inductor}}{2})^{2}}{(\Delta V + V_{out})^{2} - V_{out}^{2}}$$

Where  $\Delta V$  is the maximum output voltage overshoot. ESR of the output capacitor dominates the output voltage ripple. The amount of ripple can be calculated from the equation below:

Vout<sub>capacitor</sub> = 
$$\Delta I_{inductor}$$
 \* ESR

An output capacitor with ample capacitance and low ESR is the best option. For most applications, a  $22\mu$ F ceramic capacitor will be sufficient.

#### PC Board Layout

This is a high switching frequency converter. Hence attention must be paid to the switching currents interference in the layout. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces.



AP6508 is exposed at the bottom of the package and must be soldered directly to a well designed thermal pad on the PCB. This will help to increase the power dissipation.

#### **External Bootstrap Diode**

It is recommended that an external bootstrap diode be added when the input voltage is lower than or equal to 5V and the duty cycle is greater than 65%. This external diode can be connected to the input or a 5V rail that is available in the system. This helps improve the efficiency of the converter. The bootstrap diode can be a low cost one such as BAT54 or a Schottky that has a low Vf.



Figure 3. External Bootstrap Diode



# AP6508

### 500kHz 21V 3A SYNCHRONOUS DC/DC BUCK CONVERTER



#### // ccc C Dim Min Max Тур D 3.95 4.05 4.00 гħ гħ гh гħ 14X-\_\_\_\_0.08 C Е 2.95 3.05 3.00 D2 3.20 3.40 3.30 Side View E2 1.60 1.80 1.70 편 2X-А 0.55 0.65 0.60A1 0 0.05 0.02 - 1 A3 0.15 Т b 0.20 0.30 0.25 L 0.35 0.45 0.40 C0.30\*45\* 0.50 e 5 Ζ 0.375 aaa 0.25 bbb 0.10 2X- aaa B 0.10 ccc 'Z(4x) b (14) b 🕅 C A B L(14x) **Bottom View**



## AP6508

### 500kHz 21V 3A SYNCHRONOUS DC/DC BUCK CONVERTER

### Tape Orientation (Note 8)





AP6508

#### IMPORTANT NOTICE

1. DIODES INCORPORATED AND ITS SUBSIDIARIES ("DIODES") MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes products. Diodes products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of the Diodes products for their intended applications, (c) ensuring their applications, which incorporate Diodes products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.

4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.

5. Diodes products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. Diodes products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.

8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

Copyright © 2021 Diodes Incorporated

www.diodes.com