# $ADP3334 - SPECIFICATIONS^{1, 2, 3} \ (v_{\text{IN}} = 6.0 \ \text{V}, \ c_{\text{IN}} = c_{\text{OUT}} = 1.0 \ \mu\text{F}, \ T_{\text{A}} = -40 ^{\circ}\text{C} \ \text{to} \ +85 ^{\circ}\text{C}, \ \text{unless otherwise noted.})$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|-----------| | OUTPUT | | | | | | | | Voltage Accuracy <sup>4</sup> | V <sub>OUT</sub> | $V_{IN} = V_{OUT(NOM)} + 0.4 \text{ V to } 11 \text{ V}$<br>$I_L = 0.1 \text{ mA to } 500 \text{ mA}$<br>$T_A = 25^{\circ}\text{C}$ | -0.9 | | +0.9 | % | | | | $V_{IN} = V_{OUT(NOM)} + 0.4 \text{ V to } 11 \text{ V}$ $I_L = 0.1 \text{ mA to } 500 \text{ mA}$ $T_A = 85^{\circ}\text{C}$ | -1.8 | | +1.8 | % | | | | $V_{IN} = V_{OUT(NOM)} + 0.4 \text{ V to } 11 \text{ V}$ $I_L = 0.1 \text{ mA to } 500 \text{ mA}$ $T_I = 150 ^{\circ}\text{C}$ | -2.3 | | +2.3 | % | | Line Regulation <sup>4</sup> | | $V_{IN} = V_{OUT(NOM)} + 0.4 \text{ V to } 11 \text{ V}$ $I_{L} = 0.1 \text{ mA}$ $T_{A} = 25^{\circ}\text{C}$ | | 0.04 | | mV/V | | Load Regulation | | $I_L = 0.1 \text{ mA to } 500 \text{ mA}$<br>$T_A = 25^{\circ}\text{C}$ | | 0.04 | | mV/mA | | Dropout Voltage | $V_{DROP}$ | $V_{OUT} = 98\%$ of $V_{OUT(NOM)}$ | | | | | | | | $I_L = 500 \text{ mA}$ | | 200 | 400 | mV | | | | $I_L = 300 \text{ mA}$ | | 140 | 250 | mV | | | | $I_{L} = 100 \text{ mA}$ $I_{L} = 1 \text{ mA}$ | | 60<br>10 | 140 | mV<br>mV | | Peak Load Current | $I_{LDPK}$ | $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ | | 800 | | mA | | Output Noise | V <sub>NOISE</sub> | $f = 10 \text{ Hz} - 100 \text{ kHz}, C_L = 10 \mu\text{F}$ | | 27 | | μV rms | | o atput 1 toise | NOISE | $I_L = 500 \text{ mA}, C_{NR} = 10 \text{ nF}$ | | 2. | | p ( 11115 | | | | $f = 10 \text{ Hz} - 100 \text{ kHz}, C_L = 10 \mu\text{F}$ | | 45 | | μV rms | | | | $I_L = 500 \text{ mA}, C_{NR} = 0 \text{ nF}$ | | | | | | GROUND CURRENT <sup>5</sup> | | | | | | | | In Regulation | $I_{GND}$ | $I_L = 500 \text{ mA}$ | | 4.5 | 10 | mA | | | | $I_L = 300 \text{ mA}$ | | 2.6 | 6 | mA | | | | $I_L = 50 \text{ mA}$ | | 0.5 | 1.5 | mA | | | | $I_L = 0.1 \text{ mA}$ | | 90 | 130 | μΑ | | In Dropout | $I_{GND}$ | $V_{IN} = V_{OUT(NOM)} - 100 \text{ mV}$ $I_{L} = 0.1 \text{ mA}$ | | 150 | 450 | μΑ | | In Shutdown | $I_{GNDSD}$ | $SD = 6 \text{ V}, V_{IN} = 11 \text{ V}$ | | 0.9 | 3 | μΑ | | SHUTDOWN | | | | | | | | Threshold Voltage | $V_{THSD}$ | LDO OFF | 2.0 | | | V | | | | LDO ON | | | 0.4 | V | | SD Input Current | $I_{SD}$ | $0 \le SD \le 5 \text{ V}$ | | 1.2 | 3 | μΑ | | Output Current in Shutdown | $I_{OSD}$ | $SD = 2 \text{ V}, \text{ V}_{IN} = 11 \text{ V}$ | | 0.01 | 5 | μΑ | Specifications subject to change without notice. REV. C -2- <sup>&</sup>lt;sup>1</sup>All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC) methods. <sup>&</sup>lt;sup>2</sup>Ambient temperature of 85°C corresponds to a junction temperature of 125°C under pulsed full load test conditions. <sup>3</sup>Application stable with no load. $<sup>^4\</sup>mathrm{V_{IN}} = 2.6~\mathrm{V}$ to 11 V for $\mathrm{V_{OUT(NOM)}} \le 2.2~\mathrm{V}$ . $^5\mathrm{Ground}$ current includes current through external resistors. #### **ABSOLUTE MAXIMUM RATSINGS\*** | Input Supply Voltage0.3 V to +16 V Shutdown Input Voltage0.3 V to +16 V | |-------------------------------------------------------------------------| | | | Power Dissipation Internally Limited | | Operating Ambient Temperature Range40°C to +85°C | | Operating Junction Temperature Range40°C to +150°C | | Storage Temperature Range65°C to +150°C | | $\theta_{IA}$ 2-Layer SOIC-8 | | θ <sub>IA</sub> 4-Layer SOIC-8 86.6°C/W | | $\theta_{\text{IA}}$ 2-Layer LFCSP-8 | | θ <sub>IA</sub> 4-Layer LFCSP-8 | | θ <sub>IA</sub> 2-Layer MSOP-8 | | θ <sub>IA</sub> 4-Layer MSOP-8 | | Lead Temperature Range (Soldering 6 sec) 300°C | <sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### PIN FUNCTION DESCRIPTIONS | Mnemonic | Function | |----------|------------------------------------------------------------------------------------------------------| | GND | Ground Pin. | | SD | Shutdown Control. Pulling this pin low turns on the regulator. | | IN | Regulator Input. | | OUT | Output. Bypass to ground with a 1.0 $\mu F$ or larger capacitor. | | FB | Feedback Input. FB should be connected to an external resistor divider that sets the output voltage. | | NC | No Connection. | # OUT 1 8 IN OUT 2 ADP3334ARM 7 IN TOP VIEW 6 SD NC 4 SD 5 GND #### PIN CONFIGURATIONS | OUT 1 OUT 2 FB 3 NC 4 | ADP3334ACP<br>TOP VIEW* | 8<br>7<br>6<br>5 | IN<br>IN<br>SD<br>GNE | |-----------------------|-------------------------|------------------|-----------------------| | OUT 2<br>FB 3 | | 7 | IN<br>SD | \*PINS UNDERSIDE NC = NO CONNECT The EPAD should be connected to VIN. NC = NO CONNECT #### CAUTION\_ ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3334 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. C –3– # **ADP3334—Typical Performance Characteristics** TPC 1. Line Regulation Output Voltage vs. Supply Voltage TPC 2. Output Voltage vs. Load Current TPC 3. Ground Current vs. Supply Voltage TPC 4. Ground Current vs. Load Current TPC 5. Output Voltage Variation % vs. Junction Temperature TPC 6. Ground Current vs. Junction Temperature TPC 7. Dropout Voltage vs. Output Current TPC 8. Power-Up/Power-Down TPC 9. Power-Up Response TPC 10. Line Transient Response TPC 11. Line Transient Response TPC 12. Load Transient Response TPC 13. Load Transient Response TPC 14. Short Circuit Current TPC 15. Turn Off/On Response TPC 16. Power Supply Ripple Rejection TPC 17. RMS Noise vs. $C_L$ (10 Hz to 100 kHz) TPC 18. Output Noise Density REV. C –5– #### THEORY OF OPERATION The new any CAP LDO ADP3334 uses a single control loop for regulation and reference functions. The output voltage is sensed by a resistive voltage divider consisting of R1 and R2 that is varied to provide the available output voltage option. Feedback is taken from this network by way of a series diode (D1) and a second resistor divider (R3 and R4) to the input of an amplifier. Figure 2. Functional Block Diagram A very high gain error amplifier is used to control this loop. The amplifier is constructed in such a way that equilibrium produces a large, temperature-proportional input, "offset voltage" that is repeatable and very well controlled. The temperature-proportional offset voltage is combined with the complementary diode voltage to form a "virtual band gap" voltage, implicit in the network although it never appears explicitly in the circuit. Ultimately, this patented design makes it possible to control the loop with only one amplifier. This technique also improves the noise characteristics of the amplifier by providing more flexibility on the trade-off of noise sources that leads to a low noise design. The R1, R2 divider is chosen in the same ratio as the band gap voltage to the output voltage. Although the R1, R2 resistor divider is loaded by the diode D1 and a second divider consisting of R3 and R4, the values can be chosen to produce a temperature stable output. This unique arrangement specifically corrects for the loading of the divider, thus avoiding the error resulting from base current loading in conventional circuits. The patented amplifier controls a new and unique noninverting driver that drives the pass transistor, Q1. The use of this special noninverting driver enables the frequency compensation to include the load capacitor in a pole-splitting arrangement to achieve reduced sensitivity to the value, type, and ESR of the load capacitance. Most LDOs place very strict requirements on the range of ESR values for the output capacitor because they are difficult to stabilize due to the uncertainty of load capacitance and resistance. Moreover, the ESR value, required to keep conventional LDOs stable, changes depending on load and temperature. These ESR limitations make designing with LDOs more difficult because of their unclear specifications and extreme variations over temperature. With the ADP3334 any CAP LDO, this is no longer true. It can be used with virtually any good quality capacitor, with no constraint on the minimum ESR. This innovative design allows the circuit to be stable with just a small 1 $\mu$ F capacitor on the output. Additional advantages of the pole-splitting scheme include superior line noise rejection and very high regulator gain, which lead to excellent line and load regulation. An impressive ±1.8% accuracy is guaranteed over line, load, and temperature. Additional features of the circuit include current limit and thermal shutdown. #### APPLICATION INFORMATION #### **Output Capacitor** As with any micropower device, output transient response is a function of the output capacitance. The ADP3334 is stable with a wide range of capacitor values, types, and ESR (anyCAP). A capacitor as low as 1 $\mu F$ is all that is needed for stability; larger capacitors can be used if high output current surges are anticipated. The ADP3334 is stable with extremely low ESR capacitors (ESR $\approx$ 0), such as multilayer ceramic capacitors (MLCC) or OSCON. Note that the effective capacitance of some capacitor types may fall below the minimum over the operating temperature range or with the application of a dc voltage. #### **Input Bypass Capacitor** An input bypass capacitor is not strictly required but is advisable in any application involving long input wires or high source impedance. Connecting a 1 $\mu F$ capacitor from IN to ground reduces the circuit's sensitivity to PC board layout. If a larger value output capacitor is used, then a larger value input capacitor is also recommended. #### **Noise Reduction Capacitor** A noise reduction capacitor ( $C_{NR}$ ) can be placed between the output and the feedback pin to further reduce the noise by 6 dB to 10 dB (TPC 18). Low leakage capacitors in the 100 pF to 1 nF range provide the best performance. Since the feedback pin (FB) is internally connected to a high impedance node, any connection to this node should be carefully done to avoid noise pickup from external sources. The pad connected to this pin should be as small as possible, and long PC board traces are not recommended. When adding a noise reduction capacitor, maintain a minimum load current of 1 mA when not in shutdown. It is important to note that as $C_{NR}$ increases, the turn-on time will be delayed. With $C_{NR}$ values of 1 nF, this delay may be on the order of several milliseconds. Figure 3. Typical Application Circuit #### **Output Voltage** The ADP3334 has an adjustable output voltage that can be set by an external resistor divider. The output voltage will be divided by R1 and R2 and then fed back to the FB pin. To have the lowest possible sensitivity of the output voltage to temperature variations, it is important that the value of the parallel resistance of R1 and R2 be kept as close as possible to 50 $k\Omega$ . $$\frac{R1 \times R2}{R1 + R2} = 50 \ k\Omega \tag{1}$$ Also, for the best accuracy over temperature, the feedback voltage should be set for 1.178 V: $$V_{FB} = V_{OUT} \times \left(\frac{R2}{R1 + R2}\right) \tag{2}$$ where $V_{OUT}$ is the desired output voltage and $V_{FB}$ is the virtual band gap voltage. Note that $V_{FB}$ does not actually appear at the FB pin due to loading by the internal PTAT current. Combining the above equations and solving for R1 and R2 gives the following formulas: $$R1 = 50 \ k\Omega \times \left(\frac{V_{OUT}}{V_{FB}}\right) \tag{3}$$ $$R2 = \frac{50 \, k\Omega}{\left(1 - \frac{V_{FB}}{V_{OUT}}\right)} \tag{4}$$ Table I. Feedback Resistor Selection | $V_{OUT}(V)$ | R1 (1% Resistor) ( $k\Omega$ ) | R2 (1% Resistor) ( $k\Omega$ ) | |--------------|--------------------------------|--------------------------------| | 1.5 | 63.4 | 232.0 | | 1.8 | 76.8 | 147.0 | | 2.2 | 93.1 | 107.0 | | 2.7 | 115.0 | 88.7 | | 3.3 | 140.0 | 78.7 | | 5.0 | 210.0 | 64.9 | | 10.0 | 422.0 | 56.2 | Using standard 1% values, as shown in Table I, will sacrifice some output voltage accuracy. To estimate the overall output voltage accuracy, it is necessary to take into account all sources of error. The accuracy given in the specifications table does not take into account the error introduced by the feedback resistor divider ratio or the error introduced by the parallel combination of the feedback resistors. The error in the parallel combination of the feedback resistors causes the reference to have a wider variation over temperature. To estimate the variation, calculate the worst-case error from 50 k $\Omega$ , and then use the graph in Figure 4 to estimate the additional change in the output voltage over the operating temperature range. For example: $$V_{IN} = 5 \text{ V}$$ $V_{OUT} = 3.3 \text{ V}$ $R1 = 140 \text{ k}\Omega, 1\%$ $R2 = 78.7 \text{ k}\Omega, 1\%$ Figure 4. Output Voltage Error vs. Parallel Resistance Error The actual output voltage can be calculated using the following equation. $$V_{OUT} = 1.178 V \times \left(\frac{R1}{R2} + 1\right)$$ $$V_{OUT} = 3.274 V$$ (5) So worst-case error will occur when R1 has a -1% tolerance and R2 has a +1% tolerance. Recalculating the output voltage, the parallel resistance and error are: $$V_{OUT} = 1.178 V \times \left(\frac{138.6}{79.5} + 1\right)$$ $$V_{OUT} = 3.232 V$$ $$Resistor Divider Error = \left(\frac{3.232}{3.3} - 1\right) \times 100\% = -2.1\%$$ (6) $$R_{PARALLEL} = \frac{R1 \times R2}{R1 + R2} = \frac{138.6 \times 79.5}{138.6 + 79.5} = 50.51 \ k\Omega$$ $$R_{PARALLEL} \ Error = \left(\frac{50.51}{50} - 1\right) \times 100\% = 1.02\%$$ (7) So, from the graph in Figure 4, the output voltage error is estimated to be an additional 0.25%. The error budget is 1.8% (the initial output voltage accuracy over temperature), plus 2.1% (resistor divider error), plus 0.25% (parallel resistance error) for a worst-case total of 4.15%. #### **Thermal Overload Protection** The ADP3334 is protected against damage from excessive power dissipation by its thermal overload protection circuit, which limits the die temperature to a maximum of 165°C. Under extreme conditions (i.e., high ambient temperature and power dissipation) where die temperature starts to rise above 165°C, the output current is reduced until the die temperature has dropped to a safe level. The output current is restored when the die temperature is reduced. Current and thermal limit protections are intended to protect the device against accidental overload conditions. For normal operation, device power dissipation should be externally limited so that junction temperatures will not exceed 150°C. #### **Calculating Junction Temperature** Device power dissipation is calculated as follows: $$P_D = (V_{IN} - V_{OUT}) I_{LOAD} + (V_{IN}) I_{GND}$$ $$\tag{8}$$ where $I_{LOAD}$ and $I_{GND}$ are load current and ground current, $V_{IN}$ and $V_{OUT}$ are input and output voltages, respectively. Assuming $I_{LOAD}$ = 400 mA, $I_{GND}$ = 4 mA, $V_{IN}$ = 5.0 V and $V_{OUT}$ = 2.8 V, device power dissipation is: $$P_D = (5 - 2.8) 400 \, mA + 5.0 \, (4 \, mA) = 900 \, mW \tag{9}$$ As an example, the proprietary package used in the ADP3334 has a thermal resistance of 86.6°C/W, significantly lower than a standard SOIC-8 package. Assuming a 4-layer board, the junction temperature rise above ambient temperature will be approximately equal to: $$\Delta T_{A} = 0.900W \times 86.6^{\circ}C / W = 77.9^{\circ}C$$ (10) To limit the maximum junction temperature to 150°C, maximum allowable ambient temperature will be: $$T_{AMAX} = 150^{\circ}C - 77.9^{\circ}C / W = 72.1^{\circ}C$$ (11) The maximum power dissipation versus ambient temperature for each package is shown in Figure 5. Figure 5. Power Derating Curve #### **Printed Circuit Board Layout Consideration** All surface-mount packages rely on the traces of the PC board to conduct heat away from the package. In standard packages, the dominant component of the heat resistance path is the plastic between the die attach pad and the individual leads. In typical thermally enhanced packages, one or more of the leads are fused to the die attach pad, significantly decreasing this component. To make the improvement meaningful, however, a significant copper area on the PCB must be attached to these fused pins. As an example, the patented thermal coastline lead frame design of the ADP3334 uniformly minimizes the value of the dominant portion of the thermal resistance. It ensures that heat is conducted away by all pins of the package. This yields a very low 86.6°C/W thermal resistance for the SOIC-8 package, without any special board layout requirements, relying only on the normal traces connected to the leads. This yields a 15% improvement in heat dissipation capability as compared to a standard SOIC-8 package. The thermal resistance can be decreased by an additional 10% by attaching a few square centimeters of copper area to the IN or OUT pins of the ADP3334 package. It is not recommended to use solder mask or silkscreen on the PCB traces adjacent to the ADP3334's pins since it will increase the junction-to-ambient thermal resistance of the package. Figure 6. 3 mm x 3 mm LFCSP Pad Pattern (Dimensions shown in millimeters) #### **LFCSP Layout Considerations** The LFCSP package has an exposed die paddle on the bottom, which efficiently conducts heat to the PCB. In order to achieve the optimum performance from the LFCSP package, special consideration must be given to the layout of the PCB. Use the following layout guidelines for the LFCSP package. - 1. The pad pattern is given in Figure 6. The pad dimension should be followed closely for reliable solder joints while maintaining reasonable clearances to prevent solder bridging. - 2. The thermal pad of the LFCSP package provides a low thermal impedance path (approximately 20°C/W) to the PCB. Therefore the PCB must be properly designed to effectively conduct the heat away from the package. This is achieved by adding thermal vias to the PCB, which provide a thermal path to the inner or bottom layers. See Figure 5 for the recommended via pattern. Note that the via diameter is small to prevent the solder from flowing through the via and leaving voids in the thermal pad solder joint. Note that the thermal pad is attached to the die substrate, so the thermal planes that the vias attach the package to must be electrically isolated or connected to $V_{\rm IN}$ . Do NOT connect the thermal pad to ground. -8- REV. C - 3. The solder mask opening should be about 120 microns (4.7 mils) larger than the pad size resulting in a minimum 60 micron (2.4 mils) clearance between the pad and the solder mask. - 4. The paste mask opening is typically designed to match the pad size used on the peripheral pads of the LFCSP package. This should provide a reliable solder joint as long as the stencil thickness is about 0.125 mm. - The paste mask for the thermal pad needs to be designed for the maximum coverage to effectively remove the heat from the package. However, due to the presence of thermal vias and the size of the thermal pad, eliminating voids may not be possible. - The recommended paste mask stencil thickness is 0.125 mm. A laser cut stainless steel stencil with trapezoidal walls should be used. - A "No Clean" Type 3 solder paste should be used for mounting the LFCSP package. Also, a nitrogen purge during the reflow process is recommended. - 6. The package manufacturer recommends that the reflow temperature should not exceed 220°C and the time above liquidus is less than 75 seconds. The preheat ramp should be 3°C/second or lower. The actual temperature profile depends on the board density and must determined by the assembly house as to what works best. Use the following general guidelines when designing printed circuit boards. - 1. Keep the output capacitor as close as possible to the output and ground pins. - 2. Keep the input capacitor as close as possible to the input and ground pins. - 3. PC board traces with larger cross sectional areas will remove more heat from the ADP3334. For optimum heat transfer, specify thick copper and use wide traces. - 4. Use additional copper layers or planes to reduce the thermal resistance. When connecting to other layers, use multiple vias if possible. #### Shutdown Mode Applying a TTL high signal to the shutdown (SD) pin or the input pin will turn the output off. Pulling SD down to 0.4 V or below or tying it to ground will turn the output on. In shutdown mode, quiescent current is reduced to much less than 1 $\mu$ A. REV. C –9– ADP3334 Data Sheet # **OUTLINE DIMENSIONS** #### COMPLIANT TO JEDEC STANDARDS MS-012-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 7. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8) Dimensions shown in millimeters and (inches) Figure 8. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters Rev. C | Page 10 Data Sheet ADP3334 Figure 9. 8-Lead Lead Frame Chip Scale Package [LFCSP\_WD] 3 mm × 3 mm Body, Very Very Thin, Dual Lead (CP-8-13) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Package Description | Package Option | Branding | |--------------------|-------------------------------------------------|----------------|----------| | ADP3334ARZ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 | | | ADP3334ARZ-REEL | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 | | | ADP3334ARZ-REEL7 | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 | | | ADP3334ACPZ-REEL7 | 8-Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-8-13 | LLA | | ADP3334ARMZ-REEL7 | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | L1N | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. #### **REVISION HISTORY** ### ## #### 1/03—Rev. 0 to Rev. A | Added 8-Lead LFCSP and 8-Lead MSOP PackageUniv | ersal | |--------------------------------------------------------|-------| | Edits to product title | 1 | | Edits to Features | 1 | | Edits to Applications | 1 | | Edits to General Description | 1 | | Removed pin numbers from Figure 1 | 1 | | Edits to Specifications | 2 | | Edits to Absolute Maximum Ratings | 3 | | Edits to Ordering Guide | 3 | | Added pinouts to Pin Configurations | 3 | | Added text to Calculating Junction Temperature section | | | Added LFCSP Layout Considerations section | 8 | | Added Figure 5 | | | Updated 8-Lead SOIC Package | 10 | ©2014 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D02610-0-1/14(C) www.analog.com