## **Ordering Information**

| Part Number | Top Marking | Junction<br>Temperature Range | Package                   |
|-------------|-------------|-------------------------------|---------------------------|
| MICRF230YQS | MICRF230YQS | –40°C to +105°C               | 16-Pin 4.9mm × 6.0mm QSOP |

## **Pin Configuration**



### **Pin Description**

| Pin<br>Number | Pin<br>Name | Туре   | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|---------------|-------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1             | RO1         | Input  | Reference resonator connection (to the Pierce oscillator). Can also be driven by external reference signal of $200mV_{P-P}$ to $1.5V_{P-P}$ amplitude maximum. Internal capacitance of 7pF to GND during normal operation.                                                                                                                                                                                                                                                                                                     |  |
| 2             | RFGND       | Supply | Ground connection for ANT RF input. Connect to PCB ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 3             | ANT         | Input  | ntenna input. RF signal input from antenna. Internally AC coupled. It is recommended to us matching network with an inductor to RF ground to improve ESD protection.                                                                                                                                                                                                                                                                                                                                                           |  |
| 4             | RFGND       | Supply | Ground connection for ANT RF input. Connect to PCB ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 5             | CDEC        | Supply | nternal supply decoupling access. Bypass to PCB ground plane with a 0.1µF ceramic apacitor located as close to pin as possible. Maximum operating voltage is 3.6V.                                                                                                                                                                                                                                                                                                                                                             |  |
| 6             | SQ          | Input  | Squelch control logic-level input. An internal pull-up (3µA typical) pulls the logic-input HIGH when the device is enabled. A logic LOW on SQ squelches, or reduces, the random activity on DO pin when there is no RF input signal.                                                                                                                                                                                                                                                                                           |  |
| 7             | VDD         | Supply | Positive supply connection (for all chip functions). Bypass with $1\mu F$ capacitor located as close to the VDD pin as possible.                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 8             | EN          | Input  | Enable control logic-level input. A logic-level HIGH enable the device. A logic-level LOW put the device to shutdown mode. An internal pull-down ( $3\mu$ A typical) pulls the logic input LOW. The device is designed to start up in shutdown state. The EN pin should be kept at logic low (shutdown state) until after the supply voltage on VDD is stabilized. If the application is designed to have the EN pin always pulled high, it is recommended to add a shunt capacitor of 0.47 $\mu$ F from the EN pin to ground. |  |
| 9             | GND         | Supply | Ground connection for all chip functions except for RF input. Connect to PCB ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

# Pin Description (Continued)

| Pin<br>Number | Pin<br>Name                                                                                                                                                                                                          | Туре                                                                                                                                                                             | Pin Function                                                                                                                                                                                                                                                                                                            |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10            | DO                                                                                                                                                                                                                   | DO Output Demodulation data output. A current limited CMOS output in normal operation. An internal pull-down of $25k\Omega$ is present when device is in shutdown.               |                                                                                                                                                                                                                                                                                                                         |
| 11            | SEL1                                                                                                                                                                                                                 | SEL1 Input Logic control input with active internal pull-up (3µA typical). It can be used to select the low-<br>pass filter bandwidth in the absence register control (Table 1). |                                                                                                                                                                                                                                                                                                                         |
| 12            | 2 SEL0 Input Logic control input with active internal pull-up (3µA typical). It can be used to select the low pass filter bandwidth in the absence register control (Table 1).                                       |                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                         |
| 13            | СТН                                                                                                                                                                                                                  | Input/Output                                                                                                                                                                     | Demodulation threshold voltage integration capacitor. Capacitor to GND sets the settling time for the demodulation data slice level. Values above 1nF are recommended and should be optimized for data rate and data profile. Connect a $0.1\mu$ F capacitor from CTH pin to GND to provide a stable slicing threshold. |
| 14            | 14         AGC         Input/Output         AGC filter capacitor connection. Connect a capacitor from this pin to GND. Refer to the "Loop" in the Receiver Operation section for information on the capacitor value. |                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                         |
| 15            | RSSI                                                                                                                                                                                                                 | Output                                                                                                                                                                           | Received Signal Strength Indicator output. The voltage on this pin is an inversed amplified version of the voltage on AGC. Output is from a buffer with typically $200\Omega$ output impedance.                                                                                                                         |
| 16            | RO2                                                                                                                                                                                                                  | Output                                                                                                                                                                           | Pierce Oscillator Output for Crystal Output: Internal capacitance of 7pF to GND during normal operation.                                                                                                                                                                                                                |

3

# Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>DD</sub> )     | +6.0V                           |
|---------------------------------------|---------------------------------|
| Voltage on all pins except Antenna    | –0.3V to V <sub>DD</sub> + 0.3V |
| Antenna Input                         | 0.3V to +0.3V                   |
| Junction Temperature                  | +150°C                          |
| Lead Temperature (soldering, 10s)     | +300°C                          |
| Storage Temperature (T <sub>S</sub> ) | –65°C to +150°C                 |
| Maximum Receiver Input Power          |                                 |
| ESD Rating <sup>(3)</sup>             | 2kV HBM                         |
|                                       |                                 |

## **Operating Ratings**<sup>(2)</sup>

| Supply Voltage (V <sub>DD</sub> )     | +3.5V to +5.5V                  |
|---------------------------------------|---------------------------------|
| Antenna Input                         | -0.3V to +0.3V                  |
| All Pins (except antenna input)       | -0.3V to V <sub>DD</sub> + 0.3V |
| Ambient Temperature (T <sub>A</sub> ) | 40°C to +105°C                  |
| Maximum Input RF Power                | 0dBm                            |
| Receive Modulation Duty Cycle         | 20% to 80%                      |
| Frequency Range                       | 400MHz to 450MHz                |

## **Electrical Characteristics**

 $V_{DD} = 5.0V$ ,  $V_{EN} = 5V$ , SQ = Open,  $C_{AGC} = 4.7\mu$ F,  $C_{CTH} = 0.1\mu$ F, unless otherwise noted. **Bold** values indicate  $-40^{\circ}C \le T_A \le +105^{\circ}C$ .

| Symbol                                                   | Parameter                | Condition                                  | Min. | Тур.   | Max. | Units |  |
|----------------------------------------------------------|--------------------------|--------------------------------------------|------|--------|------|-------|--|
| I <sub>CC</sub>                                          | Operating Supply Current | Continuous Operation, $f_{RF} = 433.92MHz$ | 4.5  | 6.0    | 8.0  | mA    |  |
| I <sub>SD</sub>                                          | Shutdown Current         | V <sub>EN</sub> = 0V                       |      | 0.5    | 1    | μA    |  |
| Receiver                                                 |                          |                                            |      |        |      |       |  |
| Conducted Receiver<br>Sensitivity @ 1kbps <sup>(4)</sup> |                          | 433.92MHz, SEL0:SEL1 = 00, BER = 1%        |      | -112.5 |      | -ID   |  |
|                                                          |                          | 433.92MHz, SEL0:SEL1= 00, BER = 0.1%       |      | -110.0 |      | dBm   |  |
|                                                          | Image Rejection          | $f_{IMAGE} = f_{RF} - 2f_{IF}$             |      | 25     |      | dB    |  |
| fıF                                                      | IF Center Frequency      | f <sub>RF</sub> = 433.92MHz                |      | 1.2    |      | MHz   |  |
| BWIF                                                     | -3dB IF Bandwidth        | f <sub>RF</sub> = 433.92MHz                |      | 330    |      | KHz   |  |
| V <sub>AGC</sub>                                         |                          | -40dBm RF input level                      |      | 1.15   |      | - V   |  |
|                                                          | AGC Voltage Range        | -100dBm RF input level                     |      | 1.55   |      |       |  |

Notes:

1. Exceeding the absolute maximum rating may damage the device.

2. The device is not guaranteed to function outside of its operating rating.

3. Device is ESD sensitive. Use appropriate ESD precautions. Human body model,  $1.5k\Omega$  in series with 100pF.

4. In an ON/OFF keyed (OOK) signal, the signal level goes between a "mark" level (when the RF signal is ON) and a "space" level (when the RF signal is OFF). Sensitivity is defined as the input signal level when "ON" necessary to achieve a specified BER (bit error rate). BER measured with the built-in BERT function in Agilent E4432B using PN9 sequence. Sensitivity measurement values are obtained using an input matching network to 433.92MHz.

## **Electrical Characteristics (Continued)**

 $V_{DD} = 5.0V, V_{EN} = 5V, SQ = Open, C_{AGC} = 4.7 \mu F, C_{CTH} = 0.1 \mu F, unless otherwise noted. Bold values indicate -40°C \le T_A \le +105°C.$ 

| Symbol              | Parameter                               | Condition                                                        | Min.        | Тур.       | Max.        | Units     |
|---------------------|-----------------------------------------|------------------------------------------------------------------|-------------|------------|-------------|-----------|
| Reference           | ce Oscillator                           |                                                                  |             |            |             |           |
| f <sub>RF</sub>     | Reference Oscillator Frequency          | f <sub>RF</sub> = 433.92MHz                                      |             | 13.52313   |             | MHz       |
|                     | Reference Buffer Input Impedance        | RO1 when driven externally                                       |             | 1.6        |             | kΩ        |
|                     | Reference Oscillator Bias Voltage       | RO2                                                              |             | 1.15       |             | V         |
|                     | Reference Oscillator Input Range        | External input, AC couple to RO1                                 | 0.2         |            | 1.5         | $V_{P-P}$ |
|                     | Reference Oscillator Source Current     | $V_{RO1} = 0V$                                                   |             | 300        |             | μA        |
| Demodu              | lator                                   |                                                                  |             |            | L           |           |
|                     | CTH Source Impedance <sup>(5)</sup>     | f <sub>REF</sub> = 13.52313MHz                                   |             | 120        |             | KΩ        |
|                     | CTH Leakage Current In CTH<br>Hold Mode | $T_A = +25^{\circ}C$<br>$T_A = +105^{\circ}C$                    |             | 1<br>10    |             | nA        |
| Digital /           | Control Functions                       |                                                                  | -           |            |             |           |
|                     | DO Pin Output Current                   | As output source at $0.8V_{DD}$<br>As output sink at $0.2V_{DD}$ |             | 300<br>680 |             | μA        |
|                     | Output Rise Time                        | 15pF load on DO pin, transition                                  |             | 600        |             |           |
|                     | Output Fall Time                        | time between $0.1V_{DD}$ and $0.9V_{DD}$                         |             | 200        |             | ns        |
|                     | Input High Voltage                      | EN, SQ                                                           | $0.8V_{DD}$ |            |             | V         |
|                     | Input Low Voltage                       | EN, SQ                                                           |             |            | $0.2V_{DD}$ | V         |
|                     | Output Voltage High                     | DO                                                               | $0.8V_{DD}$ |            |             | V         |
|                     | Output Voltage Low                      | DO                                                               |             |            | $0.2V_{DD}$ | V         |
| RSSI <sup>(6)</sup> | •                                       |                                                                  |             |            |             |           |
|                     |                                         | –110dBm RF input level                                           |             | 0.4        |             |           |
| V <sub>RSSI</sub>   | RSSI DC Output Voltage Range            | –50dBm RF input level                                            |             | 2.06       |             | V         |
|                     | RSSI Output Current                     | 5kΩ load to GND,<br>–50dBm RF input level                        |             | 400        |             | μA        |
|                     | RSSI Output Impedance                   |                                                                  |             | 200        |             | Ω         |
|                     | RSSI Response Time                      | SEL0:SEL1 = 00, RF input power stepped from no input to -50dBm   |             | 9          |             | ms        |
| RF Leak             | age                                     |                                                                  |             |            |             |           |
|                     | LO Leakage for 433.92MHz                | 432.68064MHz<br>(f <sub>XAL</sub> = 13.52127MHz)                 |             | -106       |             | dBm       |

Notes:

5. CTH source impedance is inversely proportional to the reference frequency. In production test, the typical source impedance value is verified with 12MHz reference frequency.

6. RSSI exhibit variation through manufacturing process, it is recommended that the reading is calibrated by software in system MCU when it is being used.

## **Electrical Characteristics (Continued)**

 $V_{DD} = 5.0V, V_{EN} = 5V, SQ = Open, C_{AGC} = 4.7 \mu F, C_{CTH} = 0.1 \mu F, unless otherwise noted. Bold values indicate -40°C \le T_A \le +105°C.$ 

| Symbol    | Parameter                   | Condition                                                               | Min. | Тур. | Max. | Units |
|-----------|-----------------------------|-------------------------------------------------------------------------|------|------|------|-------|
| Startup T | ime <sup>(7)</sup>          |                                                                         |      |      |      |       |
|           |                             | 433.92MHz at $-100$ dBm,<br>AGC capacitor = $4.7\mu$ F                  |      | 48   |      |       |
|           |                             | 433.92MHz at $-100$ dBm,<br>AGC capacitor = $2.2\mu$ F                  |      | 26   |      |       |
|           | From EN To Data Output Time | 433.92MHz at $-100$ dBm,<br>AGC capacitor = $1\mu F^{(8)}$              |      | 12   |      | ms    |
|           |                             | 433.92MHz at $-100$ dBm,<br>AGC capacitor = 0.47 $\mu$ F <sup>(8)</sup> |      | 5    |      |       |

Notes:

7. The startup time is measured from EN pin low to high until steady data output at DO.

8. AGC cap values of 0.47uF and 1µF are not recommended for Auto-poll, it is applicable only for normal reception mode.

## **Typical Characteristics**

 $V_{DD}$  = 5.0 V,  $T_A$  =+25°C, BER measured with PN9 sequence, unless otherwise noted.







-25°C

5.5

-40°C

Sel0:Sel1[1:1],10kbps

Sel0:Sel1[1:0], 5kbps

Sel0:Sel1[0:1], 2kbps

Sel0:Sel1[0:0], 1kbps

4.5

V<sub>IN</sub> (V)

5

5.5



Sensitivity in 433.92MHz vs. VIN at different BW in (+105°C)





Downloaded from Arrow.com.

# **Typical Characteristics (Continued)**





### **Functional Diagram**

Figure 1. MICRF230 Simplified Functional Block Diagram

## **Functional Description**

The simplified block diagram (Figure 1) illustrates the basic structure of the MICRF230 receiver. It is made up of four sub-blocks:

- UHF down-converter
- ASK/OOK demodulator
- Reference and control logic

Outside the device, the MICRF230 receiver requires just a few components to operate: a capacitor from AGC to GND, a capacitor from CTH to GND, a reference crystal resonator with associated loading capacitors, LNA input matching components, and a power-supply decoupling capacitor.

### **Receiver Operation**

### **UHF** Downconverter

The UHF down-converter has six sub-blocks: LNA, mixers, synthesizer, image reject filter, band pass filter and IF amplifier.

### LNA

The RF input signal is AC-coupled into the gate of the LNA input device. The LNA configuration is a cascaded common-source NMOS amplifier. The amplified RF signal is then fed to the RF ports of two double balanced mixers.

### Mixers and Synthesizer

The LO ports of the mixers are driven by quadrature local oscillator outputs from the synthesizer block. The local oscillator signal from the synthesizer is placed on the low side of the desired RF signal (Figure 2). The product of the incoming RF signal and local oscillator signal will yield the IF frequency, which will be demodulated by the detector of the device. The image reject mixer suppresses the image frequency which is below the wanted signal by 2x the IF frequency. The local oscillator frequency ( $f_{LO}$ ) is set to 32x the crystal reference frequency ( $f_{REF}$ ) via a phase-locked loop synthesizer with a fully-integrated loop filter (Equation 1):

$$f_{LO} = 32 \times f_{REF}$$
 Eq. 1

MICRF230 uses an IF frequency scheme that scales the IF frequency ( $f_{IF}$ ) with  $f_{REF}$  according to Equation 2:

$$f_{IF} = f_{REF} \times \frac{87}{1000}$$
 Eq. 2

Therefore, the reference frequency  $f_{REF}$  needed for a given desired RF frequency ( $f_{RF}$ ) is approximated in Equation 3:

$$f_{REF} = f_{RF} / (32 + \frac{87}{1000})$$
 Eq. 3  
IMAGE  
FREQUENCY  
 $f_{LO}$  DESIRED  
SIGNAL  
FREQUENCY

Figure 2. Low-Side Injection Local Oscillator

### Image-Reject Filter and Band-Pass Filter

The IF ports of the mixer produce quadrature-down converted IF signals. These IF signals are low-pass filtered to remove higher frequency products prior to the image reject filter where they are combined to reject the image frequency. The IF signal then passes through a third order band pass filter. The IF bandwidth is 330kHz @ 433.92MHz, and will scale with RF operating frequency according to Equation 4:

$$BW_{IF} = BW_{IF@433.92 \text{ MHz}} \times \left(\frac{\text{Operating Frequency (MHz)}}{433.92}\right)$$
Eq. 4

These filters are fully integrated inside the MICRF230.

After filtering, four active gain controlled amplifier stages enhance the IF signal to its proper level for demodulation.

#### ASK/OOK Demodulator

The demodulator section is comprised of detector, programmable low pass filter, slicer, and AGC comparator.

#### Detector and Programmable Low-Pass Filter

The demodulation starts with the detector removing the carrier from the IF signal. Post detection, the signal becomes baseband information. The low-pass filter further enhances the baseband signal.

There are four selectable low-pass filter BW settings: 1625Hz, 3250Hz, 6500Hz and 13000Hz for 433.92MHz operation. The low-pass filter BW is directly proportional to the crystal reference frequency, and RF Operating Frequency. Filter BW values can be easily calculated by direct scaling. Equation 5 illustrates filter Demod BW calculation:

$$\mathsf{BW}_{\mathsf{Operating Freq}} = \mathsf{BW}_{@433.92\mathsf{MHz}} \times \left(\frac{\mathsf{Operating Freqruency}\,(\mathsf{MHz})}{433.92}\right)$$

It is very important to select a suitable low-pass filter BW setting for the required data rate to minimize bit error rate. Use the sensitivity curves that show BER vs. bit rates for different SEL0:SEL1 settings as a guide.

This low-pass filter with -3dB corner frequency bandwidth can be configured by setting the registers as in Table 1 for 433.92MHz.

Table 1. Low-Pass Filter Bandwidth Selection @ 434MHz RF Input

| SEL1 | SEL0 | Low-Pass<br>Filter BW | Maximum<br>Encoded Bit Rate |
|------|------|-----------------------|-----------------------------|
| 0    | 0    | 1625Hz                | 2.5KBps                     |
| 0    | 1    | 3250Hz                | 5KBps                       |
| 1    | 0    | 6500Hz                | 10KBps                      |
| 1    | 1    | 13000Hz               | 20KBps                      |

Bit rate refers to the encoded bit rate. Encoded bit rate is 1/(shortest pulse duration) that appears at DO:





#### Slicer and CTH

The signal before the slicer, labeled "Audio Signal" in Figure 1, is still a baseband analog signal. The data slicer converts the analog signal into ones and zeros based on 50% of the slicing threshold voltage built up in the CTH capacitor. After the slicer, the signal is demodulated OOK digital data. When there is only thermal noise at ANT pin, the voltage level on CTH pin is about 650mV. This voltage starts to drop when there is RF signal present. When the RF signal level is greater than –100dBm, the voltage is about 400mV.

The capacitor value from the CTH pin to GND is not critical to the sensitivity of MICRF230. However, it should be large enough to provide a stable slicing level for the comparator. The  $0.1\mu$ F value used in the evaluation board is good for all bit rates from 500bps to 20kbps.

#### **CTH Hold Mode**

If the internal demodulated signal (DO in Figure 1) is at logic LOW for more than approximately 4ms, the chip automatically enters CTH hold mode, which holds the voltage on CTH pin constant even without a RF input signal. This is useful in a transmission gap, or "dead time", used in many encoding schemes. When the signal reappears, CTH voltage does not need to resettle. This improves the time to output with no pulse width distortion, or time to good data (TTGD).

### AGC Loop

Eq. 5

The AGC comparator monitors the signal amplitude from the output of the programmable low-pass filter. The AGC loop in the chip regulates the signal from the output point to be at a constant level when the input RF signal is within the AGC loop dynamic range (about -115dBm to -40dBm).

When the chip first turns on, the fast charge feature charges the AGC node up with 120µA typical current. When the voltage on AGC increases, the gains of the mixer and IF amplifier go up, increasing the amplitude of the audio signal (as labeled in Figure 1), even with only thermal noise at the LNA input. The fast-charge current is disabled when the audio signal crosses the slicing threshold, causing DO' to go high, for the first time.

When an RF signal is applied, a fast-attack period ensues when  $600\mu$ A current discharges the AGC node to reduce the gain to a proper level. Once the loop reaches equilibrium, the fast attack current is disabled, leaving only 15µA to discharge AGC or 1.5µA to charge AGC. The fast attack current is enabled only when the RF signal increases faster than the ability of the AGC loop to track it.

The ability of the chip to track to a signal that decreased in strength becomes much slower, since only  $1.5\mu$ A is available to charge the AGC to increase the gain. When designing a transmitter that communicates with the

Downloaded from Arrow.com.

MICRF230, ensure that the power level remains constant throughout the transmit burst.

The value of AGC impacts the period between the TTGD, which is defined as the time when signal is first applied, to the pulse width at DO, within 10% of the steady state value. The optimal value of AGC depends on the setting of the D4 and D3 bits.

A smaller AGC value does not always result in a shorter TTGD. This is due to the loop dynamics, the fast discharge current being 600µA, and the charge current being only  $1.5\mu$ A. For example, if SEL0 = SEL1 = 0, the low pass filter bandwidth is set to a minimum and the AGC capacitance is too small. The TTGD will be longer than if AGC capacitance is properly chosen. This is because when the RF signal first appears, the fast discharge period will reduce V<sub>AGC</sub> very fast, lowering the gain of the mixer and IF amplifier. Since the low pass filter bandwidth is low, it takes too long for the AGC comparator to see a reduced level of the audio signal, and cannot stop the discharge current. This causes an undershoot in AGC voltage and a corresponding overshoot in RSSI voltage. Once the AGC undershoots, it takes a long time for it to charge back up because the current available is only 1.5µA.

Table 2 lists the recommended minimum AGC values for different SEL0 and SEL1 settings to insure that the voltage on AGC does not undershoot.

Table 2 Minimum Suggested ACC Values

| SEL0 | SEL1 | AGC value |
|------|------|-----------|
| 0    | 0    | 4.7µF     |
| 0    | 1    | 2.2µF     |
| 1    | 0    | 1µF       |
| 1    | 1    | 1µF       |

Figure 4 illustrates what occurs if AGC is too small for a given bandwidth setting. In this instance, SEL0 = 1, SEL1 = 0, AGC =  $0.47\mu$ F, and the RF input level is stepped from no signal to -100dBm. RSSI voltage is shown in place of AGC voltage because RSSI is a buffered version of AGC with an inversion and amplification. Probing AGC directly can affect the loop dynamics through resistive loading from a scope probe, especially in the state where only 1.5µA is available, whereas probing RSSI does not. When the RF signal is first applied, RSSI voltage overshoots due to the fast discharge current on AGC. and the loop is too slow to stop this fast discharge current in time. Since the voltage on AGC is too low, the audio signal level is lower than the slicing threshold (voltage on CTH), and DO pin is low. Once the fast discharge current stops, only the small 1.5µA charge current is available in settling the AGC loop to the correct level, causing the recovery from AGC undershoot/RSSI overshoot condition

to be slow. As a result, TTGD is about 9.1ms. It is recommended that Tantalum caps or high voltage ceramic caps are used for AGC to minimize capacitor leakage current which may affect the performance of the AGC.



Figure 4. RSSI Overshoot and Slow TTGD (9.1ms)

Figure 5 shows the behavior with a larger capacitor on AGC pin (2.2 $\mu$ F), SEL0:SEL1 = 10. In this case, V<sub>AGC</sub> does not undershoot (RSSI does not overshoot), and TTGD is relatively short at 1ms.



Figure 5. Proper TTGD (1ms) with Sufficient AGC

### **Reference Oscillator**

The reference oscillator in the MICRF230, shown in Figure 6, uses a basic Pierce crystal oscillator

configuration with MOS transconductor. Though the MICRF230 has built-in load capacitors for the crystal oscillator, the external load capacitors are still required for tuning it to the right frequency. RO1 and RO2 are external pins of the MICRF230 to connect the crystal to the reference oscillator.



Figure 6. Reference Oscillator Circuit

| Table 3. Reference Frequency Examples |
|---------------------------------------|
|---------------------------------------|

| RF Input Frequency (MHz) | Reference Frequency (MHz) |
|--------------------------|---------------------------|
| 418.0                    | 13.02708                  |
| 433.92                   | 13.52313 <sup>(9)</sup>   |

Note:

9. Empirically derived, slightly different from Equation 3.

#### Squelch Operation

Squelch operation can be used to limit the amount of activity on the DO pin during normal operation, which is particularly useful when interrupt generated on DO can interfere with correct operation.

#### Table 4. Squelch Control

| SQ Pin | Squelch Enable                     |  |  |
|--------|------------------------------------|--|--|
| 0      | Squelch Circuit Enabled            |  |  |
| 1      | Squelch Circuit Disabled (default) |  |  |

The external pin defaults high via an internal pull-up.

## **Application Information**

### Length of Preamble

When the MICRF230 returns to operation from shut down stage, the preamble of the corresponding transmitter should be long enough to guarantee that the MICRF230 becomes fully awake during the preamble portion of the burst. This way the entire data portion will be received.

Figure 7 shows an example of insufficient length preamble. MICRF230 starts demodulating output bits during the data portion of the burst, so by the time it becomes fully awake and releases DO, part of the data portion is lost. In Figure 8, the preamble length is sufficient. The chip has enough preambles to be demodulated with a steady data portion.







Figure 8. Preamble Length – Sufficient

### Antenna and RF Port Connections

The evaluation board offers two options of injecting the RF input signal: through a PCB antenna or through a  $50\Omega$  SMA connector. The SMA connection allows for conductive testing, or an external antenna.

### Low-Noise Amplifier Input Matching

Capacitor C3 and inductor L2 form the "L" shape input matching network to the SMA connector. The capacitor cancels out the inductive portion of the net impedance after the shunt inductor, and provides additional attenuation for low-frequency outside band noise. The inductor is chosen to over resonate the net capacitance at the pin, leaving a net-positive reactance and increasing the real part of the impedance. It also provides additional ESD protection for the antenna pin. The input impedance of the device is listed in Table 5 to aid calculation of matching values. Note that the net impedance at the pin is easily affected by component pads parasitic due to the high input impedance of the device. The numbers in Table 5 does NOT include trace and component pad parasitic capacitance, which total about 0.75pF on the evaluation board.

The matching components to the PCB antenna (L2 and C2) were empirically derived for best over-the-air reception range.

| Table 5. Input Impedance for the Most Used | Frequencies |
|--------------------------------------------|-------------|
|--------------------------------------------|-------------|

| Frequency (MHz) | Z Device (Ω) |
|-----------------|--------------|
| 418             | 8.98 – j152  |
| 433.92          | 13.5 – j150  |

#### **Crystal Selection**

The crystal resonator provides a reference clock for all the device internal circuits. Crystal tolerance needs to be chosen such that the down-converted signal is always inside the IF bandwidth of MICRF230. From this consideration, the tolerance should be  $\pm$ 50ppm on both the transmitter and the MICRF230 side. The ESR should be less than 300 $\Omega$ , and the temperature range of the crystal should match the range required by the application. With the Abracon crystal listed in the Bill of Materials, a typical MICRF230 crystal oscillator still starts up at 105°C with additional 400 $\Omega$  series resistance.

The oscillator of the MICRF230 is a pierce-type oscillator. Good care must be taken when laying out the printed circuit board. Avoid long traces and place the ground plane on the top layer close to the REFOSC pins RO1 and RO2. When care is not taken in the layout, and the crystals used are not verified, the oscillator may not start or takes longer to start. Time-to-good-data will be longer as well.

## **PCB Considerations and Layout**

The MICRF230 evaluation board is a good starting point for prototyping of most applications. The Gerber files are downloadable from the Micrel website and contain the remaining layers needed to fabricate this board. When copying or making one's own boards, make the traces as short as possible. Long traces alter the may become invalid. Suggested matching values may vary due to PCB variations. A PCB trace 100 mils (2.5mm) long has about 1.1nH inductance. Optimization should always be done with range tests. Make sure the individual ground connection has a dedicated via rather than sharing a few of ground points by a single via. Sharing ground via will increase the ground path inductance. Ground plane should be solid and with no sudden interruptions. Avoid using the ground plane on the top layer next to the matching elements. It normally adds additional stray capacitance which changes the matching. Do not use Phenolic materials as they are conductive above 200MHz. FR4 or better materials are recommended. The RF path should be as straight as possible to avoid loops and unnecessary turns. Separate ground and V<sub>DD</sub> lines from other digital or switching power circuits (such as microcontrollers, etc.). Known sources of noise should be laid out as far as possible from the RF circuits. Avoid unnecessary wide traces which would add more distribution capacitance (between top trace to bottom GND plane) and alter the RF parameters.

## **PCB Recommended Layout Considerations**



**MICRF230 Evaluation Board Assembly** 



MICRF230 Evaluation Board Top Layer



**MICRF230 Evaluation Board Bottom Layer** 

## **Evaluation Board Schematic**



## Bill of Materials - MICRF230 Evaluation Board (433.92MHz)

| Item   | Part Number            | Manufacturer                | Description                                              | Qty. |
|--------|------------------------|-----------------------------|----------------------------------------------------------|------|
| C1     | GRM1555C1H1R2CA01      | Murata <sup>(10)</sup>      | 1.2pF ±0.25pF, 0402 Capacitor                            | 1    |
| C6     | TAJA475M016RNJ         | AVX <sup>(11)</sup>         | 4.7μF ±20%, Size A, Tantalum Capacitor                   | 1    |
| C9     | GRM188R71E104K         | Murata                      | 0.1µF ±10%, 0603 Capacitor                               | 1    |
| C10    | GRM188R71E105K         | Murata                      | 1µF ±10%, 0603 Capacitor                                 | 1    |
| C5     | GRM188R71E104K         | Murata                      | 0.1µF ±10%, 0603 Capacitor                               | 0    |
| C3, C4 | GRM1555C1H100JA01      | Murata                      | 10pF ±5%, 0402 Capacitor                                 | 2    |
| C2     | GRM1555C1H2R7CA01      | Murata                      | 2.7pF ±0.25pF, 0402 Capacitor                            | 1    |
| SMA    |                        |                             | NP, SMA, Edge Conn.                                      | 0    |
| J4     | 571-41031480           | Mouser <sup>(12)</sup>      | AMPMODU Breakaway Headers 40 P(6pos) R/A Header<br>Gold  | 1    |
| L1     | 0603CS-36NXJL          | Coilcraft <sup>(13)</sup>   | 36nH ±5%, 0603 Wire Wound Chip Inductor                  | 1    |
| L2     | 0603CS-27NXJL          | Coilcraft                   | 27nH ±5%, 0603 Wire Wound Chip Inductor                  | 1    |
| R1     | CRCW0402100KFKEA       | Vishay <sup>(14)</sup>      | 100kΩ ±5%, 0402 Resistor                                 | 1    |
| R2     |                        |                             | NP                                                       | 3    |
| C7, C8 |                        |                             | NP                                                       | 2    |
| R3, R4 | CRCW0402000KFKEA       | Vishay                      | 0 OHM +/-5%, 0402 Resistor                               | 2    |
| Y1     | ABLS-13.52313MHz-10J4Y | Abracon <sup>(15)</sup>     | 13.52313MHz, HC49/US                                     | 1    |
| Y2     | DSX321GK-13.52313MHz   | KDS <sup>(16)</sup>         | NP, (13.52313MHz, -40°C to +105°C), DSX321GK             | 0    |
| U1     | MICRF230YQS            | Micrel, Inc <sup>(17)</sup> | 400MHz to 450MHz ASK/OOK Receiver with RSSI, and Squelch | 1    |

Notes:

10. Murata: <u>www.murata.com</u>.

11. AVX: <u>www.avx.com</u>.

12. Mouser: <u>www.mouser.com</u>.

13. Coilcraft: www.coilcraft.com.

14. Vishay: <u>www.website.com</u>.

15. Abracon: <u>www.abracon.com</u>.

16. KDS: <u>www.kds.info/index\_en.htm</u>.

17. Micrel, Inc.: <u>www.micrel.com</u>.



# Package Information<sup>(18)</sup> and Recommended Landing Pattern

QSOP16 Package (QS)

#### Note:

18. Package information is correct as of the publication date. For updates and most current information, go to <u>www.micrel.com</u>.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel, Inc. is a leading global manufacturer of IC solutions for the worldwide high performance linear and power, LAN, and timing & communications markets. The Company's products include advanced mixed-signal, analog & power semiconductors; high-performance communication, clock management, MEMs-based clock oscillators & crystal-less clock generators, Ethernet switches, and physical layer transceiver ICs. Company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and computer products. Corporation headquarters and state-of-the-art wafer fabrication facilities are located in San Jose, CA, with regional sales and support offices and advanced technology design centers situated throughout the Americas, Europe, and Asia. Additionally, the Company maintains an extensive network of distributors and reps worldwide.

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this datasheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2014 Micrel, Incorporated.