# PIN CONFIGURATION 32-Pin SOJ # PIN CONFIGURATION 32-Pin TSOP (Type II) (T) 32-Pin sTSOP (Type I) (H) ## PIN DESCRIPTIONS | A0-A16 | Address Inputs | |-----------------|---------------------| | CE | Chip Enable Input | | ŌE | Output Enable Input | | WE | Write Enable Input | | I/O0-I/O7 | Bidirectional Ports | | V <sub>DD</sub> | Power | | GND | Ground | # PIN CONFIGURATION 48-mini BGA (B) (6 mm x 8 mm) # **TRUTH TABLE** | Mode | WE | CE | ŌĒ | I/O Operation | VDD Current | | |---------------------------|----|----|----|---------------|-------------|--| | Not Selected (Power-down) | Х | Н | Х | High-Z | Isb1, Isb2 | | | Output Disabled | Н | L | Н | High-Z | lcc1, lcc2 | | | Read | Н | L | L | <b>D</b> оит | lcc1, lcc2 | | | Write | Ĺ | Ĺ | Х | Din | lcc1, lcc2 | | # **ABSOLUTE MAXIMUM RATINGS(1)** | Symbol | Parameter | Value | Unit | |-----------------|--------------------------------------|-----------------|------| | VTERM | Terminal Voltage with Respect to GND | -0.5 to VDD+0.5 | V | | Тѕтс | Storage Temperature | -65 to +150 | °C | | Рт | Power Dissipation | 1.5 | W | | V <sub>DD</sub> | VDD Related to GND | -0.2 to +3.9 | V | Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **ACTEST CONDITIONS** | Parameter | Unit<br>(2.4V-3.6V) | Unit<br>(3.3V <u>+</u> 5%) | Unit<br>(1.65V-2.2V) | | |----------------------------------------------------|--------------------------------|--------------------------------|----------------------|--| | Input Pulse Level | 0.4V to V <sub>DD</sub> - 0.3V | 0.4V to V <sub>DD</sub> - 0.3V | 0.4V to VDD - 0.3V | | | Input Rise and Fall Times | 1V/ ns | 1V/ ns | 1V/ ns | | | Input and Output Timing and Reference Level (VRef) | VDD /2 | <u>VDD</u> + 0.05<br>2 | 0.9V | | | Output Load | See Figures 1 and 2 | See Figures 1 and 2 | See Figures 1 and 2 | | | R1 (Ω) | 1909 | 317 | 13500 | | | R2 (Ω) | 1105 | 351 | 10800 | | | VTM (V) | 3.0V | 3.3V | 1.8V | | # **ACTEST LOADS** Figure 1. Figure 2. # DC ELECTRICAL CHARACTERISTICS (Over Operating Range) # $V_{DD} = 3.3V \pm 5\%$ | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | |--------|----------------------|-------------------------------------------------|------|-----------------------|------| | Vон | Output HIGH Voltage | $V_{DD} = Min., I_{OH} = -4.0 \text{ mA}$ | 2.4 | _ | V | | Vol | Output LOW Voltage | $V_{DD} = Min., I_{OL} = 8.0 \text{ mA}$ | _ | 0.4 | V | | VIH | Input HIGH Voltage | | 2 | V <sub>DD</sub> + 0.3 | V | | VIL | Input LOW Voltage(1) | | -0.3 | 8.0 | V | | ILI | Input Leakage | $GND \leq Vin \leq Vdd$ | -1 | 1 | μA | | ILO | Output Leakage | $GND \le V_{OUT} \le V_{DD}$ , Outputs Disabled | -1 | 1 | μΑ | #### Note # DC ELECTRICAL CHARACTERISTICS (Over Operating Range) ## $V_{DD} = 2.4V - 3.6V$ | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | |--------|----------------------|-------------------------------------------|------|-----------|------| | Vон | Output HIGH Voltage | $V_{DD} = Min., I_{OH} = -1.0 \text{ mA}$ | 1.8 | _ | V | | Vol | Output LOW Voltage | VDD = Min., IOL = 1.0 mA | _ | 0.4 | V | | VIH | Input HIGH Voltage | | 2.0 | VDD + 0.3 | V | | VIL | Input LOW Voltage(1) | | -0.3 | 0.8 | V | | lu | Input Leakage | $GND \leq Vin \leq Vdd$ | -1 | 1 | μA | | ILO | Output Leakage | GND ≤ Vout ≤ Vdd, Outputs Disabled | -1 | 1 | μA | ## Note: ## DC ELECTRICAL CHARACTERISTICS (Over Operating Range) ## $V_{DD} = 1.65V-2.2V$ | Symbol | Parameter | Test Conditions VDD | Min. | Max. | Unit | |--------------------|---------------------|-------------------------------|-----------|----------------|------| | Vон | Output HIGH Voltage | Iон = -0.1 mA 1.65-2.2 | 2V 1.4 | _ | V | | Vol | Output LOW Voltage | IOL = 0.1 mA 1.65-2.2 | 2V — | 0.2 | V | | VIH | Input HIGH Voltage | 1.65-2.2 | 2V 1.4 | $V_{DD} + 0.2$ | V | | VIL <sup>(1)</sup> | Input LOW Voltage | 1.65-2.2 | 2V -0.2 | 0.4 | V | | lu | Input Leakage | $GND \leq VIN \leq VDD$ | <b>–1</b> | 1 | μA | | ILO | Output Leakage | GND ≤ Vouт ≤ Vdd, Outputs Dis | abled -1 | 1 | μA | VIL (min.) = -0.3V DC; VIL (min.) = -2.0V AC (pulse width < 10 ns). Not 100% tested.</li> VIH (max.) = VDD + 0.3V DC; VIH (max.) = VDD + 2.0V AC (pulse width < 10 ns). Not 100% tested.</li> <sup>1.</sup> V<sub>IL</sub> (min.) = −0.3V DC; V<sub>IL</sub> (min.) = −2.0V AC (pulse width < 10 ns). Not 100% tested. V<sub>IH</sub> (max.) = V<sub>DD</sub> + 0.3V DC; V<sub>IH</sub> (max.) = V<sub>DD</sub> + 2.0V AC (pulse width < 10 ns). Not 100% tested. <sup>1.</sup> V<sub>IL</sub> (min.) = −0.3V DC; V<sub>IL</sub> (min.) = −2.0V AC (pulse width < 10 ns). Not 100% tested. V<sub>IH</sub> (max.) = V<sub>DD</sub> + 0.3V DC; V<sub>IH</sub> (max.) = V<sub>DD</sub> + 2.0V AC (pulse width < 10 ns). Not 100% tested. # HIGH SPEED (IS63WV1288DALL/DBLL) OPERATING RANGE (VDD) (IS63WV1288DALL) | Range | <b>Ambient Temperature</b> | <b>V</b> DD | Speed | | |------------|----------------------------|-------------|-------|--| | Commercial | 0°C to +70°C | 1.65V-2.2V | 20ns | | | Industrial | –40°C to +85°C | 1.65V-2.2V | 20ns | | | Automotive | -40°C to +125°C | 1.65V-2.2V | 20ns | | # OPERATING RANGE (VDD) (IS63WV1288DBLL)(1) | Range | Ambient Temperature | VDD (8 ns) <sup>1</sup> | VDD (10 ns) <sup>1</sup> | |------------|---------------------|-------------------------|--------------------------| | Commercial | 0°C to +70°C | 3.3V <u>+</u> 5% | 2.4V-3.6V | | Industrial | –40°C to +85°C | 3.3V <u>+</u> 5% | 2.4V-3.6V | #### Note: OPERATING RANGE (VDD) (IS64WV1288DBLL)(2) | Range | Ambient Temperature | Vdd (8 ns) <sup>2</sup> | V <sub>DD</sub> (10 ns) <sup>2</sup> | | |------------|---------------------|-------------------------|--------------------------------------|--| | Automotive | -40°C to +125°C | 3.3V <u>+</u> 5% | 2.4V-3.6V | | #### Note: ## POWER SUPPLY CHARACTERISTICS<sup>(1)</sup> (Over Operating Range) | | | | | - | ·8 | -1 | 10 | -12 | 2 | -2 | 20 | | |--------|-----------------------|--------------------------------------------------------------------------------------------------------------|---------------------|------|------|------|------|------|------|------|------|------| | Symbol | Parameter | <b>Test Conditions</b> | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Icc | VDD Dynamic Operating | V <sub>DD</sub> = Max., | Com. | _ | 65 | _ | 50 | _ | 45 | _ | 40 | mA | | | Supply Current | IOUT = 0 mA, f = fMAX | Ind. | _ | 70 | _ | 55 | _ | 50 | _ | 45 | | | | | $\overline{CE} = VIL$ | Auto.(3) | _ | _ | _ | 65 | _ | 55 | _ | 50 | | | | | $\begin{array}{l} \text{Vin} \geq \text{Vdd} - 0.3\text{V, or} \\ \text{Vin} \leq \ 0.4\text{V} \end{array}$ | typ. <sup>(2)</sup> | | | 45 | 5 | 4 | 5 | | | | | IsB2 | CMOS Standby | V <sub>DD</sub> = Max., | Com. | _ | 40 | _ | 40 | _ | 40 | _ | 40 | μΑ | | | Current (CMOS Inputs) | $\overline{CE} \ge V_{DD} - 0.2V$ , | Ind. | _ | 55 | _ | 55 | _ | 55 | _ | 55 | | | | . , | $V_{IN} \ge V_{DD} - 0.2V$ , or | Auto. | _ | _ | _ | 90 | _ | 90 | _ | 90 | | | | | $V_{IN} \leq ~0.2V, f = 0$ | typ.(2) | | | 4 | | • | 4 | | | | - 1. At $f = f_{MAX}$ , address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change. - 2. Typical values are measured at V<sub>DD</sub> = 3.0V, T<sub>A</sub> = 25°C and not 100% tested. - 3. For Automotive grade at 15ns, typ. lcc = 38mA, not 100% tested. <sup>1.</sup> When operated in the range of 2.4V-3.6V, the device meets 10ns. When operated in the range of 3.3V $\pm$ 5%, the device meets 8ns. <sup>2.</sup> When operated in the range of 2.4V-3.6V, the device meets 10ns. When operated in the range of $3.3V \pm 5\%$ , the device meets 8ns. # LOW POWER (IS63WV1288DALS/DBLS) OPERATING RANGE (VDD) (IS63WV1288DALS) | Range | Ambient Temperature | <b>V</b> DD | Speed | | |------------|---------------------|-------------|-------|--| | Commercial | 0°C to +70°C | 1.65V-2.2V | 45ns | | | Industrial | –40°C to +85°C | 1.65V-2.2V | 45ns | | | Automotive | -40°C to +125°C | 1.65V-2.2V | 55ns | | OPERATING RANGE (VDD) (IS63WV1288DBLS) | Range | Ambient Temperature | Vdd (35 ns) | | |------------|---------------------|-------------|--| | Commercial | 0°C to +70°C | 2.4V-3.6V | | | Industrial | -40°C to +85°C | 2.4V-3.6V | | **OPERATING RANGE (VDD) (IS64WV1288DBLS)** | Range | Ambient Temperature | V <sub>DD</sub> (35 ns) | | |------------|---------------------|-------------------------|--| | Automotive | -40°C to +125°C | 2.4V-3.6V | | # POWER SUPPLY CHARACTERISTICS(1) (Over Operating Range) | | | | | -25 | -35 | -45 | | |--------|-----------------------|--------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-----------------|-----------------|------| | Symbol | Parameter | <b>Test Conditions</b> | | Min. Max. | Min. Max. | Min. Max. | Unit | | Icc | VDD Dynamic Operating | V <sub>DD</sub> = Max., | Com. | <del>-</del> 15 | <del>-</del> 15 | <del>-</del> 12 | mA | | | Supply Current | IOUT = 0 mA, f = fMAX | Ind. | <del>-</del> 20 | <del>-</del> 20 | <del>-</del> 18 | | | | | $\overline{CE} = V_{IL}$ | Auto. | <b>—</b> 30 | <del>- 30</del> | <del>-</del> 25 | | | | | $\begin{array}{l} \text{Vin} \geq \text{Vdd} - 0.3\text{V, or} \\ \text{Vin} \leq \ 0.4\text{V} \end{array}$ | typ. <sup>(2)</sup> | 18 | | | | | IsB2 | CMOS Standby | $V_{DD} = Max.,$ | Com. | — 40 | — 40 | — 40 | μΑ | | | Current (CMOS Inputs) | $\overline{CE} \ge V_{DD} - 0.2V$ , | Ind. | <del>-</del> 50 | <del> 50</del> | <del>-</del> 50 | · | | | . , | $V_{IN} \ge V_{DD} - 0.2V$ , or | Auto. | <del>-</del> 75 | <del>-</del> 75 | <del>- 75</del> | | | | | $Vin \leq \ 0.2V, f=0$ | typ.(2) | 4 | | | | - 1. At f = fmax, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change. - 2. Typical values are measured at $V_{DD} = 3.0V$ , $T_A = 25$ °C and not 100% tested. # READ CYCLE SWITCHING CHARACTERISTICS<sup>(1)</sup> (Over Operating Range) | | | -8 | ns | -10 | ns | -12 | ns | | |----------------------|-----------------------|------|------|------|------|------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | trc | Read Cycle Time | 8 | _ | 10 | _ | 12 | _ | ns | | <b>t</b> AA | Address Access Time | _ | 8 | _ | 10 | _ | 12 | ns | | <b>t</b> oha | Output Hold Time | 2 | _ | 2 | _ | 2 | _ | ns | | tace | CE Access Time | _ | 8 | _ | 10 | _ | 12 | ns | | <b>t</b> DOE | OE Access Time | _ | 4 | _ | 5 | _ | 6 | ns | | tLZOE <sup>(2)</sup> | OE to Low-Z Output | 0 | _ | 0 | _ | 0 | _ | ns | | thzoe <sup>(2)</sup> | OE to High-Z Output | 0 | 4 | 0 | 5 | 0 | 6 | ns | | tLZCE <sup>(2)</sup> | CE to Low-Z Output | 3 | _ | 3 | _ | 3 | _ | ns | | thzce(2) | CE to High-Z Output | 0 | 4 | 0 | 5 | 0 | 6 | ns | | <b>t</b> pu | CE to Power Up Time | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> PD | CE to Power Down Time | _ | 8 | _ | 10 | _ | 12 | ns | #### Notes: 2. Tested with the loading specified in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested. READ CYCLE SWITCHING CHARACTERISTICS<sup>(1)</sup> (Over Operating Range) | | | | -20 ns | -25 | i ns | -3 | 5 ns | -45 | 5 ns | | |----------------------|---------------------|------|--------|------|------|------|------|------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | trc | Read Cycle Time | 20 | _ | 25 | | 35 | _ | 45 | | ns | | taa | Address Access Time | | 20 | _ | 25 | _ | 35 | | 45 | ns | | tона | Output Hold Time | 2.5 | _ | 6 | | 8 | _ | 10 | | ns | | tace | CE Access Time | | 20 | _ | 25 | _ | 35 | | 45 | ns | | tDOE | OE Access Time | | 8 | _ | 12 | _ | 15 | | 20 | ns | | thzoe(2) | OE to High-Z Output | 0 | 8 | 0 | 8 | 0 | 10 | 0 | 15 | ns | | tLZOE <sup>(2)</sup> | OE to Low-Z Output | 0 | _ | 0 | _ | 0 | _ | 0 | | ns | | thzce(2 | CE to High-Z Output | 0 | 8 | 0 | 8 | 0 | 10 | 0 | 15 | ns | | tLZCE <sup>(2)</sup> | CE to Low-Z Output | 3 | _ | 10 | _ | 10 | | 10 | _ | ns | - 1. Test conditions assume signal transition times of 1.5 ns or less, timing reference levels of 1.25V, input pulse levels of 0.4V to VDD-0.3V and output loading specified in Figure 1a. - 2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested. - 3. Not 100% tested. <sup>1.</sup> Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V loading specified in Figure 1. # AC WAVEFORMS READ CYCLE NO. 1(1,2) ## **READ CYCLE NO. 2<sup>(1,3)</sup>** - 1. WE is HIGH for a Read Cycle. - 2. The device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ . - 3. Address is valid prior to or coincident with $\overline{\text{CE}}$ LOW transitions. # WRITE CYCLE SWITCHING CHARACTERISTICS(1,3) (Over Operating Range) | | | -8 | ns | -10 | ns | -12 | ns | | |------------------------------------------|------------------------------------|------|------|------|------|------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | twc | Write Cycle Time | 8 | _ | 10 | _ | 12 | _ | ns | | tsce | CE to Write End | 7 | _ | 7 | _ | 8 | _ | ns | | taw | Address Setup Time to<br>Write End | 8 | _ | 8 | _ | 8 | _ | ns | | tна | Address Hold from<br>Write End | 0 | - | 0 | _ | 0 | _ | ns | | <b>t</b> sa | Address Setup Time | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> PWE <sub>1</sub> <sup>(1)</sup> | WE Pulse Width (OE High) | 7 | _ | 7 | _ | 8 | _ | ns | | <b>t</b> PWE <sub>2</sub> <sup>(2)</sup> | WE Pulse Width (OE Low) | 8 | _ | 10 | _ | 12 | _ | ns | | tsd | Data Setup to Write End | 5 | _ | 5 | _ | 6 | _ | ns | | thd | Data Hold from Write End | 0 | _ | 0 | _ | 0 | _ | ns | | thzwe <sup>(2)</sup> | WE LOW to High-Z Output | _ | 4 | _ | 5 | _ | 6 | ns | | tLZWE <sup>(2)</sup> | WE HIGH to Low-Z Output | 3 | _ | 3 | _ | 3 | _ | ns | #### Notes: - 1. Test conditions assume signal transition times of 3ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V and output loading specified in Figure 1. - 2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested. - 3. The internal write time is defined by the overlap of $\overline{\text{CE}}$ LOW and $\overline{\text{WE}}$ LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the Write. ## WRITE CYCLE SWITCHING CHARACTERISTICS<sup>(1,2)</sup> (Over Operating Range) | | | | | | _ | 0 0 / | | | | |----------------------|----------------------------------------------------------------------------|-------------|------------|-------------|------------|---------------------|-------------|-------------|------| | Symbol | Parameter | -20<br>Min. | ns<br>Max. | -25<br>Min. | ns<br>Max. | -35 ns<br>Min. Max. | -45<br>Min. | ins<br>Max. | Unit | | twc | Write Cycle Time | 20 | _ | 25 | _ | 35 — | 45 | _ | ns | | tsce | CE to Write End | 12 | _ | 18 | _ | 25 — | 35 | _ | ns | | taw | Address Setup Time to Write End | 12 | _ | 15 | _ | 25 — | 35 | _ | ns | | tна | Address Hold from Write End | 0 | _ | 0 | _ | 0 — | 0 | _ | ns | | tsa | Address Setup Time | 0 | _ | 0 | _ | 0 — | 0 | _ | ns | | tpwE1 | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}}$ = HIGH) | 12 | _ | 18 | _ | 30 — | 35 | _ | ns | | tpwE2 | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}} = \text{LOW}$ ) | 17 | _ | 20 | _ | 30 — | 35 | _ | ns | | tsd | Data Setup to Write End | 9 | _ | 12 | _ | 15 — | 20 | _ | ns | | <b>t</b> HD | Data Hold from Write End | 0 | _ | 0 | _ | 0 — | 0 | _ | ns | | thzwe <sup>(3)</sup> | WE LOW to High-Z Output | _ | 9 | _ | 12 | — 20 | _ | 20 | ns | | tLZWE <sup>(3)</sup> | WE HIGH to Low-Z Output | 3 | _ | 5 | _ | 5 — | 5 | _ | ns | - 1. Test conditions for IS61WV6416LL assume signal transition times of 1.5ns or less, timing reference levels of 1.25V, input pulse levels of 0.4V to Vpp-0.3V and output loading specified in Figure 1a. - 2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested. - 3. The internal write time is defined by the overlap of $\overline{\text{CE}}$ LOW and $\overline{\text{UB}}$ or $\overline{\text{LB}}$ , and $\overline{\text{WE}}$ LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write. # **AC WAVEFORMS** WRITE CYCLE NO. $1^{(1,2)}$ ( $\overline{CE}$ Controlled, $\overline{OE}$ = HIGH or LOW) #### **AC WAVEFORMS** ## WRITE CYCLE NO. 2<sup>(1)</sup> (WE Controlled, $\overline{OE}$ = HIGH during Write Cycle) # WRITE CYCLE NO. 3 (WE Controlled: OE is LOW During Write Cycle) #### Notes - The internal write time is defined by the overlap of CE LOW and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the Write. - 2. I/O will assume the High-Z state if $\overline{OE} > V_{IH}$ . # HIGH SPEED (IS63/4WV1288DALL/DBLL) # **DATA RETENTION SWITCHING CHARACTERISTICS** (2.4V-3.6V) | Symbol | Parameter | <b>Test Condition</b> | Options | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |--------------|---------------------------|--------------------------------------------------|---------|------|---------------------|------|------| | Vdr | VDD for Data Retention | See Data Retention Waveform | | 2.0 | _ | 3.6 | V | | Idr | Data Retention Current | $V_{DD} = 2.0V, \overline{CE} \ge V_{DD} - 0.2V$ | Com. | _ | 4 | 40 | μΑ | | | | | Ind. | | _ | 55 | | | | | | Auto. | | | 90 | | | tsdr | Data Retention Setup Time | See Data Retention Waveform | | 0 | _ | _ | ns | | <b>t</b> rdr | Recovery Time | See Data Retention Waveform | | trc | _ | _ | ns | **Note 1**: Typical values are measured at V<sub>DD</sub> = 3.0V, T<sub>A</sub> = 25°C and not 100% tested. # **DATA RETENTION SWITCHING CHARACTERISTICS** (1.65V-2.2V) | Symbol | Parameter | Test Condition | Options | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |--------------|---------------------------|--------------------------------------------------|---------|-------------|---------------------|------|------| | VDR | VDD for Data Retention | See Data Retention Waveform | | 1.2 | _ | 3.6 | V | | Idr | Data Retention Current | $V_{DD} = 1.2V, \overline{CE} \ge V_{DD} - 0.2V$ | Com. | _ | 4 | 40 | μΑ | | | | | Ind. | _ | _ | 55 | | | | | | Auto. | _ | _ | 90 | | | tsdr | Data Retention Setup Time | See Data Retention Waveform | | 0 | _ | _ | ns | | <b>t</b> rdr | Recovery Time | See Data Retention Waveform | | <b>t</b> RC | _ | _ | ns | **Note 1**: Typical values are measured at V<sub>DD</sub> = 1.8V, T<sub>A</sub> = 25°C and not 100% tested. # DATA RETENTION WAVEFORM (CE Controlled) # LOW POWER (IS63/4WV1288DALS/DBLS) # **DATA RETENTION SWITCHING CHARACTERISTICS** (2.4V-3.6V) | Symbol | Parameter | Test Condition | Options | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |--------------|---------------------------|--------------------------------------------------|---------|-------------|---------------------|------|------| | VDR | VDD for Data Retention | See Data Retention Waveform | | 2.0 | _ | 3.6 | V | | IDR | Data Retention Current | $V_{DD} = 2.0V, \overline{CE} \ge V_{DD} - 0.2V$ | Com. | _ | 4 | 40 | μА | | | | | Ind. | _ | _ | 50 | | | | | | Auto. | | | 75 | | | tsdr | Data Retention Setup Time | See Data Retention Waveform | | 0 | _ | _ | ns | | <b>t</b> rdr | Recovery Time | See Data Retention Waveform | | <b>t</b> RC | _ | _ | ns | **Note 1**: Typical values are measured at V<sub>DD</sub> = 3.0V, T<sub>A</sub> = 25°C and not 100% tested. # **DATA RETENTION SWITCHING CHARACTERISTICS** (1.65V-2.2V) | Symbol | Parameter | Test Condition | Options | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |-----------------|---------------------------|--------------------------------------------------|---------|-------------|---------------------|------|------| | V <sub>DR</sub> | VDD for Data Retention | See Data Retention Waveform | | 1.2 | _ | 3.6 | V | | Idr | Data Retention Current | $V_{DD} = 1.2V, \overline{CE} \ge V_{DD} - 0.2V$ | Com. | _ | 4 | 40 | μΑ | | | | | Ind. | _ | _ | 50 | | | | | | Auto. | _ | _ | 75 | | | tsdr | Data Retention Setup Time | See Data Retention Waveform | | 0 | _ | _ | ns | | <b>t</b> rdr | Recovery Time | See Data Retention Waveform | | <b>t</b> RC | _ | _ | ns | **Note 1**: Typical values are measured at V<sub>DD</sub> = 1.8V, T<sub>A</sub> = 25°C and not 100% tested. # DATA RETENTION WAVEFORM (CE Controlled) ## **ORDERING INFORMATION** Industrial Range: -40°C to +85°C | Speed (ns) | Order Part No. | Package | |------------|----------------------|-----------------------------------------| | 8 | IS63WV1288DBLL-8TLI | 32-pin TSOP (Type II), Lead-free | | | IS63WV1288DBLL-8HLI | sTSOP (Type I) (8mm x13.4mm), Lead-free | | | IS63WV1288DBLL-8JLI | 32-pin SOJ (300-mil), Lead-free | | 10 | IS63WV1288DBLL-10TLI | 32-pin TSOP (Type II), Lead-free | | | IS63WV1288DBLL-10HLI | sTSOP (Type I) (8mm x13.4mm), Lead-free | | | IS63WV1288DBLL-10JLI | 32-pin SOJ (300-mil), Lead-free | | | IS63WV1288DBLL-10KLI | 32-pin SOJ (400-mil), Lead-free | # Automotive Range (A3): -40°C to +125°C | Speed (ns) | Order Part No. | Package | |------------|------------------------|-----------------------------------------------------| | 10(8*) | IS64WV1288DBLL-10CTLA3 | 32-pin TSOP (Type II), Copper Lead frame, Lead-free | | | IS64WV1288DBLL-10HLA3 | sTSOP (Type I) (8mm x13.4mm), Lead-free | <sup>1.</sup> Speed = 8ns for $V_{DD}$ = 3.3V + 5%. Speed = 10ns for $V_{DD}$ = 2.4V-3.6V.