# **TABLE OF CONTENTS** | Specifications | |-----------------------------------------------| | $\pm D_{IN}$ to $\pm OUT$ Specifications | | V <sub>OCM</sub> to ±OUT Specifications | | $\pm D_{IN}$ to $\pm OUT$ Specifications | | V <sub>OCM</sub> to ±OUT Specifications | | Absolute Maximum Ratings | | ESD Caution | | Pin Configuration and Function Descriptions 8 | | Typical Performance Characteristics | | Operational Description | | Theory of Operation | | Analyzing an Application Circuit | | Closed-Loop Gain | | | | Estimating the Output Noise Voltage 16 | |---------------------------------------------------------------| | Calculating the Input Impedance of an Application Circuit | | Input Common-Mode Voltage Range in Single-Supply Applications | | Setting the Output Common-Mode Voltage | | Driving a Capacitive Load | | Applications | | Twisted-Pair Line Driver | | 3 V Supply Differential A-to-D Driver | | Unity-Gain, Single-Ended-to-Differential Driver | | Outline Dimensions | | Ordering Guide | ### **REVISION HISTORY** ### 6/05—Rev. A to Rev. B | Updated Format | Universal | |-------------------------------|-----------| | Changed Upper Operating Limit | Universal | | Changes to Ordering Guide | 20 | ## **SPECIFICATIONS** ## $\pm D_{\text{IN}}$ TO $\pm \text{OUT}$ SPECIFICATIONS $25^{\circ}$ C, $V_S = \pm 5$ V, $V_{OCM} = 0$ V, G = 2, $R_{L, dm} = 200$ $\Omega$ , unless otherwise noted. Refer to Figure 5 and Figure 39 for test setup and label descriptions. All specifications refer to single-ended input and differential outputs, unless otherwise noted. Table 1. | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------|----------------------------------------------------------------------------------|------|-----------------|------|---------| | DYNAMIC PERFORMANCE | | | | | | | –3 dB Large Signal Bandwidth | V <sub>OUT</sub> = 2 V p-p | | 400 | | MHz | | -3 dB Small Signal Bandwidth | $V_{OUT} = 0.2 \text{ V p-p}$ | | 320 | | MHz | | Bandwidth for 0.1 dB Flatness | $V_{OUT} = 0.2 \text{ V p-p}$ | | 85 | | MHz | | Slew Rate | V <sub>OUT</sub> = 2 V p-p, 10% to 90% | | 2000 | | V/µs | | Settling Time | $0.1\%$ , $V_{OUT} = 2 V p-p$ | | 14 | | ns | | Overdrive Recovery Time | $V_{IN} = 5 \text{ V to } 0 \text{ V Step}$ | | 5 | | ns | | NOISE/HARMONIC PERFORMANCE | | | | | | | Second Harmonic | $V_{OUT} = 2 \text{ V p-p, 5 MHz, } R_{L, dm} = 200 \Omega$ | | -68 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L,dm} = 200 \Omega$ | | -63 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, 5 MHz, R}_{L, dm} = 800 \Omega$ | | <b>-95</b> | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L,dm} = 800 \Omega$ | | <b>–79</b> | | dBc | | Third Harmonic | $V_{OUT} = 2 \text{ V p-p, 5 MHz, } R_{L, dm} = 200 \Omega$ | | -94 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L,dm} = 200 \Omega$ | | -70 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, 5 MHz, R}_{L, dm} = 800 \Omega$ | | -101 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L,dm} = 800 \Omega$ | | <b>–77</b> | | dBc | | IMD | 20 MHz, $R_{L,dm}$ = 800 Ω | | -54 | | dBc | | IP3 | 20 MHz, $R_{L,dm}$ = 800 Ω | | 30 | | dBm | | Voltage Noise (RTO) | f = 20 MHz | | 25 | | nV/√Hz | | Differential Gain Error | NTSC, $R_{L,dm} = 150 \Omega$ | | 0.01 | | % | | Differential Phase Error | NTSC, $R_{L,dm} = 150 \Omega$ | | 0.06 | | degrees | | INPUT CHARACTERISTICS | | | | | | | Input Resistance | Single-ended input | | 1.125 | | kΩ | | | Differential input | | 1.5 | | kΩ | | Input Capacitance | | | 1 | | pF | | Input Common-Mode Voltage | | | -7.0 to +5.0 | | V | | CMRR | $\Delta V_{OUT, dm}/\Delta V_{IN, cm}$ ; $\Delta V_{IN, cm} = \pm 0.5 \text{ V}$ | | -70 | | dB | | OUTPUT CHARACTERISTICS | | | | | | | Offset Voltage (RTO) | $V_{OS, dm} = V_{OUT, dm}$ ; $V_{DIN+} = V_{DIN-} = V_{OCM} = 0 V$ | | ±2 | ±7 | mV | | | T <sub>MIN</sub> to T <sub>MAX</sub> variation | | ±8 | | μV/°C | | | $V_{OCM} = float$ | | ±4 | | mV | | | T <sub>MIN</sub> to T <sub>MAX</sub> variation | | ±10 | | μV/°C | | Output Voltage Swing | Maximum ΔVouт; single-ended output | | -3.6 to $+3.6$ | | V | | Linear Output Current | | | 60 | | mA | | Gain | $\Delta V_{OUT, dm}/\Delta V_{IN, dm}$ ; $\Delta V_{IN, dm} = \pm 0.5 \text{ V}$ | 1.97 | 2 | 2.03 | V/V | | Output Balance Error | $\Delta V_{OUT, cm}/\Delta V_{OUT, dm}$ ; $\Delta V_{OUT, dm} = 1 \text{ V}$ | | <del>-</del> 70 | | dB | ## $V_{\text{OCM}}$ TO $\pm \text{OUT}$ SPECIFICATIONS $25^{\circ}$ C, $V_S = \pm 5$ V, $V_{OCM} = 0$ V, G = 2, $R_{L, dm} = 200$ $\Omega$ , unless otherwise noted. Refer to Figure 5 and Figure 39 for test setup and label descriptions. All specifications refer to single-ended input and differential outputs, unless otherwise noted. Table 2. | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|----------------------------------------------------------------------------|-------|------|-------|-------| | DYNAMIC PERFORMANCE | | | | | | | –3 dB Bandwidth | $\Delta V_{OCM} = 600 \text{ mV}$ | | 210 | | MHz | | Slew Rate | $V_{OCM} = -1 V to +1 V$ | | 500 | | V/µs | | DC PERFORMANCE | | | | | | | Input Voltage Range | | | ±3.6 | | V | | Input Resistance | | | 120 | | kΩ | | Input Offset Voltage | $V_{OS, cm} = V_{OUT, cm}$ ; $V_{DIN+} = V_{DIN-} = V_{OCM} = 0 V$ | | ±1.5 | ±7 | mV | | | $V_{OCM} = float$ | | ±2.5 | | mV | | Input Bias Current | | | 0.5 | | μΑ | | VOCM CMRR | $\Delta V_{OUT, dm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = \pm 0.5 \text{ V}$ | | -60 | | dB | | Gain | $\Delta V_{OUT, cm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = \pm 1 \text{ V}$ | 0.988 | 1 | 1.012 | V/V | | POWER SUPPLY | | | | | | | Operating Range | | ±1.4 | | ± 5.5 | V | | Quiescent Current | $V_{DIN+} = V_{DIN-} = V_{OCM} = 0 V$ | 10.5 | 11.5 | 12.5 | mA | | | T <sub>MIN</sub> to T <sub>MAX</sub> variation | | 25 | | μΑ/°C | | Power Supply Rejection Ratio | $\Delta V_{OUT, dm}/\Delta V_S$ ; $\Delta V_S = \pm 1 \text{ V}$ | | -70 | -56 | dB | | OPERATING TEMPERATURE RANGE | | -40 | | +125 | °C | ## $\pm D_{\text{IN}}$ to $\pm \text{OUT}$ specifications $25^{\circ}$ C, $V_{S} = 5$ V, $V_{OCM} = 2.5$ V, G = 2, $R_{L, dm} = 200$ $\Omega$ , unless otherwise noted. Refer to Figure 5 and Figure 39 for test setup and label descriptions. All specifications refer to single-ended input and differential outputs, unless otherwise noted. Table 3. | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------|----------------------------------------------------------------------------------|------|--------------|------|---------| | DYNAMIC PERFORMANCE | | | | | | | –3 dB Large Signal Bandwidth | V <sub>оит</sub> = 2 V p-p | | 385 | | MHz | | -3 dB Small Signal Bandwidth | V <sub>OUT</sub> = 0.2 V p-p | | 285 | | MHz | | Bandwidth for 0.1 dB Flatness | $V_{OUT} = 0.2 \text{ V p-p}$ | | 65 | | MHz | | Slew Rate | $V_{OUT} = 2 \text{ V p-p, } 10\% \text{ to } 90\%$ | | 1600 | | V/µs | | Settling Time | 0.1%, V <sub>OUT</sub> = 2 V p-p | | 18 | | ns | | Overdrive Recovery Time | $V_{IN} = 5 \text{ V to } 0 \text{ V Step}$ | | 5 | | ns | | NOISE/HARMONIC PERFORMANCE | | | | | | | Second Harmonic | $V_{OUT} = 2 \text{ V p-p, 5 MHz, R}_{L, dm} = 200 \Omega$ | | -67 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L, dm} = 200 \Omega$ | | -56 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, 5 MHz, R}_{L, dm} = 800 \Omega$ | | -94 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L, dm} = 800 \Omega$ | | <b>-77</b> | | dBc | | Third Harmonic | $V_{OUT} = 2 \text{ V p-p, 5 MHz, R}_{L, dm} = 200 \Omega$ | | -74 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L,dm} = 200 \Omega$ | | -67 | | dBc | | | $V_{OUT} = 2 \text{ V p-p, 5 MHz, R}_{L, dm} = 800 \Omega$ | | <b>-95</b> | | dBc | | | $V_{OUT} = 2 \text{ V p-p, } 20 \text{ MHz, } R_{L, dm} = 800 \Omega$ | | -74 | | dBc | | IMD | 20 MHz, $R_{L,dm} = 800 \Omega$ | | -51 | | dBc | | IP3 | 20 MHz, $R_{L,dm} = 800 \Omega$ | | 29 | | dBm | | Voltage Noise (RTO) | f = 20 MHz | | 25 | | nV/√Hz | | Differential Gain Error | NTSC, $R_{L,dm} = 150 \Omega$ | | 0.02 | | % | | Differential Phase Error | NTSC, $R_{L, dm} = 150 \Omega$ | | 0.08 | | degrees | | INPUT CHARACTERISTICS | | | | | | | Input Resistance | Single-ended input | | 1.125 | | kΩ | | | Differential input | | 1.5 | | kΩ | | Input Capacitance | | | 1 | | pF | | Input Common-Mode Voltage | | | -1.0 to +4.0 | | V | | CMRR | $\Delta V_{OUT, dm}/\Delta V_{IN, cm}$ ; $\Delta V_{IN, cm} = \pm 0.5 \text{ V}$ | | -70 | | dB | | OUTPUT CHARACTERISTICS | | | | | | | Offset Voltage (RTO) | $V_{OS, dm} = V_{OUT, dm}$ ; $V_{DIN+} = V_{DIN-} = V_{OCM} = 2.5 \text{ V}$ | | ±3 | ±7 | mV | | | T <sub>MIN</sub> to T <sub>MAX</sub> variation | | ±8 | | μV/°C | | | $V_{OCM} = float$ | | ±4 | | mV | | | T <sub>MIN</sub> to T <sub>MAX</sub> variation | | ±10 | | μV/°C | | Output Voltage Swing | tput Voltage Swing Maximum ΔV <sub>OUT</sub> ; single-ended output 1.0 to 3.7 | | | V | | | Linear Output Current | | | 45 | | mA | | Gain | $\Delta V_{OUT, dm}/\Delta V_{IN, dm}$ ; $\Delta V_{IN, dm} = \pm 0.5 \text{ V}$ | 1.96 | 2 | 2.04 | V/V | | Output Balance Error | $\Delta V_{OUT, cm}/\Delta V_{OUT, dm}$ ; $\Delta V_{OUT, dm} = 1 \text{ V}$ | | -62 | | dB | ## $V_{\text{OCM}}$ TO $\pm \text{OUT}$ SPECIFICATIONS $25^{\circ}$ C, $V_{S} = 5$ V, $V_{OCM} = 2.5$ V, G = 2, $R_{L, dm} = 200$ $\Omega$ , unless otherwise noted. Refer to Figure 5 and Figure 39 for test setup and label descriptions. All specifications refer to single-ended input and differential outputs, unless otherwise noted. ### Table 4. | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|------------------------------------------------------------------------------------------|-------|------------|-------|-------| | DYNAMIC PERFORMANCE | | | | | | | –3 dB Bandwidth | $\Delta V_{OCM} = 600 \text{ mV}$ | | 200 | | MHz | | Slew Rate | $V_{OCM} = 1.5 \text{ V to } 3.5 \text{ V}$ | | 450 | | V/µs | | DC PERFORMANCE | | | | | | | Input Voltage Range | | | 1.0 to 3.7 | | V | | Input Resistance | | | 30 | | kΩ | | Input Offset Voltage | $V_{OS, cm} = V_{OUT, cm}$ ; $V_{DIN+} = V_{DIN-} = V_{OCM} = 2.5 \text{ V}$ | | ±5 | ±12 | mV | | | $V_{OCM} = float$ | | ±10 | | mV | | Input Bias Current | | | 0.5 | | μΑ | | V <sub>OCM</sub> CMRR | $\Delta V_{OUT, dm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = 2.5 \text{ V} \pm 0.5 \text{ V}$ | | -60 | | dB | | Gain | $\Delta V_{OUT, cm}/\Delta V_{OCM}$ ; $\Delta V_{OCM} = 2.5 \text{ V} \pm 1 \text{ V}$ | 0.985 | 1 | 1.015 | V/V | | POWER SUPPLY | | | | | | | Operating Range | | 2.7 | | 11 | V | | Quiescent Current | $V_{\text{DIN+}} = V_{\text{DIN-}} = V_{\text{OCM}} = 2.5 \text{ V}$ | 9.25 | 10.25 | 11.25 | mA | | | $T_{MIN}$ to $T_{MAX}$ variation | | 20 | | μΑ/°C | | Power Supply Rejection Ratio | $\Delta V_{OUT, dm}/\Delta V_S$ ; $\Delta V_S = \pm 0.5 \text{ V}$ | | -70 | -56 | dB | | OPERATING TEMPERATURE RANGE | | -40 | | +125 | °C | ## **ABSOLUTE MAXIMUM RATINGS** Table 5.1 | Parameter | Rating | |-------------------------------------|-----------------| | Supply Voltage | ±5.5 V | | V <sub>осм</sub> | ±V <sub>S</sub> | | Internal Power Dissipation | 250 mW | | Operating Temperature Range | −40°C to +125°C | | Storage Temperature Range | −65°C to +150°C | | Lead Temperature (Soldering 10 sec) | 300°C | $<sup>^{1}</sup>$ Thermal resistance measured on SEMI standard 4-layer board. 8-lead SOIC: $\theta_{JA} = 121^{\circ}$ C/W. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Figure 3. Plot of Maximum Power Dissipation vs. Temperature #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. <sup>8-</sup>lead MSOP: $\theta_{JA} = 142$ °C/W. ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 4. Pin Configuration ### **Table 6. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | -D <sub>IN</sub> | Negative Input. | | 2 | V <sub>OCM</sub> | Common-Mode Output Voltage. Voltage applied to this pin sets the common-mode output voltage with a ratio of 1:1. For example, 1 V dc on $V_{\text{OCM}}$ will set the dc bias level on $+$ OUT and $-$ OUT to 1 V. | | 3 | V+ | Positive Supply Voltage. | | 4 | +OUT | Positive Output. Note: the voltage at $-D_{IN}$ is inverted at $+OUT$ . | | 5 | -OUT | Negative Output. Note: the voltage at $+D_{IN}$ is inverted at $-OUT$ . | | 6 | V- | Negative Supply Voltage. | | 7 | NC | No Connect. | | 8 | +D <sub>IN</sub> | Positive Input. | ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 5. Basic Test Circuit Figure 6. Small Signal Frequency Response Figure 7. Small Signal Frequency Response Figure 8. Large Signal Frequency Response Figure 9. Large Signal Frequency Response Figure 10. Harmonic Distortion Test Circuit ( $R_{L,dm} = 800 \Omega$ ) Figure 11. Harmonic Distortion vs. Frequency Figure 12. Harmonic Distortion vs. Frequency Figure 13. Harmonic Distortion vs. Differential Output Voltage Figure 14. Harmonic Distortion vs. Differential Output Voltage Figure 15. Harmonic Distortion vs. Differential Output Voltage Figure 16. Harmonic Distortion vs. R<sub>LOAD</sub> Figure 17. Harmonic Distortion vs. R<sub>LOAD</sub> Figure 18. Harmonic Distortion vs. R<sub>LOAD</sub> Figure 19. Intermodulation Distortion Figure 20. Third Order Intercept vs. Frequency Figure 21. Large Signal Transient Response Figure 22. Small Signal Transient Response Figure 23. Large Signal Transient Response Figure 24. Large Signal Transient Response Figure 25. 0.1% Settling Time Figure 26. Capacitor Load Drive Test Circuit Figure 27. Large Signal Transient Response for Various Capacitor Loads Figure 28. PSRR vs. Frequency Figure 29. CMRR Test Circuit Figure 30. CMRR vs. Frequency Figure 31. Single-Ended Z<sub>OUT</sub> vs. Frequency Figure 32. Output Balance Error Test Circuit Figure 33. Output Balance Error vs. Frequency Figure 34. Quiescent Current vs. Temperature Figure 35. Voltage Noise vs. Frequency Figure 36. V<sub>OCM</sub> Gain Response Figure 37. Vocm CMRR vs. Frequency Figure 38. $V_{\text{OCM}}$ Transient Response ## **OPERATIONAL DESCRIPTION** Figure 39. Circuit Definitions Differential voltage refers to the difference between two node voltages. For example, the output differential voltage (or equivalently output differential-mode voltage) shown in Figure 39 is defined as $$V_{OUT,dm} = \left(V_{+OUT} - V_{-OUT}\right)$$ $V_{\mbox{\tiny +OUT}}$ and $V_{\mbox{\tiny -OUT}}$ refer to the voltages at the +OUT and -OUT terminals with respect to a common reference. Common-mode voltage refers to the average of two node voltages. The output common-mode voltage is defined as $$V_{OUT,cm} = \left(V_{+OUT} + V_{-OUT}\right)/2$$ Balance is a measure of how well differential signals are matched in amplitude and exactly 180 degrees apart in phase. Balance is most easily determined by placing a well-matched resistor divider between the differential voltage nodes and comparing the magnitude of the signal at the divider's midpoint with the magnitude of the differential signal. By this definition, output balance is the magnitude of the output common-mode voltage divided by the magnitude of the output differential-mode voltage. $$Output \; Balance \; Error = \left | \begin{array}{c} V_{OUT,\;cm} \\ \hline V_{OUT,\;dm} \end{array} \right |$$ ### THEORY OF OPERATION The AD8131 differs from conventional op amps in that it has two outputs whose voltages move in opposite directions. Like an op amp, it relies on high open-loop gain and negative feedback to force these outputs to the desired voltages. The AD8131 behaves much like a standard voltage feedback op amp and makes it easy to perform single-ended-to-differential conversion, common-mode level-shifting, and amplification of differential signals. Previous discrete and integrated differential driver designs used two independent amplifiers and two independent feedback loops, one to control each of the outputs. When these circuits are driven from a single-ended source, the resulting outputs are typically not well balanced. Achieving a balanced output typically required exceptional matching of the amplifiers and feedback networks. DC common-mode level shifting has also been difficult with previous differential drivers. Level shifting required the use of a third amplifier and feedback loop to control the output common-mode level. Sometimes the third amplifier has also been used to attempt to correct an inherently unbalanced circuit. Excellent performance over a wide frequency range has proven difficult with this approach. The AD8131 uses two feedback loops to separately control the differential and common-mode output voltages. The differential feedback, set by internal resistors, controls only the differential output voltage. The common-mode feedback controls only the common-mode output voltage. This architecture makes it easy to arbitrarily set the common-mode output level. It is forced, by internal common-mode feedback, to be equal to the voltage applied to the $V_{\rm OCM}$ input, without affecting the differential output voltage. The AD8131 architecture results in outputs that are very highly balanced over a wide frequency range without requiring external components or adjustments. The common-mode feedback loop forces the signal component of the output common-mode voltage to be zeroed. The result is nearly perfectly balanced differential outputs, of identical amplitude and exactly 180 degrees apart in phase. #### **ANALYZING AN APPLICATION CIRCUIT** The AD8131 uses high open-loop gain and negative feedback to force its differential and common-mode output voltages in such a way as to minimize the differential and common-mode error voltages. The differential error voltage is defined as the voltage between the differential inputs labeled +IN and –IN in Figure 39. For most purposes, this voltage can be assumed to be zero. Similarly, the difference between the actual output common-mode voltage and the voltage applied to $V_{\text{OCM}}$ can also be assumed to be zero. Starting from these two assumptions, any application circuit can be analyzed. #### **CLOSED-LOOP GAIN** The differential mode gain of the circuit in Figure 39 can be described by the following equation: $$\left| \frac{V_{OUT, dm}}{V_{IN, dm}} \right| = \frac{R_F}{R_G} = 2$$ where $R_F = 1.5 \text{ k}\Omega$ and $R_G = 750 \Omega$ nominally. #### **ESTIMATING THE OUTPUT NOISE VOLTAGE** Similar to the case of a conventional op amp, the differential output errors (noise and offset voltages) can be estimated by multiplying the input referred terms, at +IN and -IN, by the circuit noise gain. The noise gain is defined as $$G_N = 1 + \left(\frac{R_F}{R_G}\right) = 3$$ The total output referred noise for the AD8131, including the contributions of $R_F$ , $R_G$ , and op amp, is nominally 25 nV/ $\sqrt{Hz}$ at 20 MHz. # CALCULATING THE INPUT IMPEDANCE OF AN APPLICATION CIRCUIT The effective input impedance of a circuit such as that in Figure 39, at $+D_{IN}$ and $-D_{IN}$ , will depend on whether the amplifier is being driven by a single-ended or differential signal source. For balanced differential input signals, the input impedance ( $R_{IN, dm}$ ) between the inputs ( $+D_{IN}$ and $-D_{IN}$ ) is $$R_{IN~dm} = 2 \times R_G = 1.5 \text{ k}\Omega$$ In the case of a single-ended input signal (for example if $-D_{\rm IN}$ is grounded and the input signal is applied to $+D_{\rm IN}$ ), the input impedance becomes $$R_{IN, dm} = \left(\frac{R_G}{1 - \frac{R_F}{2 \times (R_G + R_F)}}\right) = 1.125 \text{ k}\Omega$$ The input impedance is effectively higher than it would be for a conventional op amp connected as an inverter because a fraction of the differential output voltage appears at the inputs as a common-mode signal, partially bootstrapping the voltage across the input resistor $R_{\rm G}$ . # INPUT COMMON-MODE VOLTAGE RANGE IN SINGLE-SUPPLY APPLICATIONS The AD8131 is optimized for level-shifting ground referenced input signals. For a single-ended input this would imply, for example, that the voltage at $-D_{\rm IN}$ in Figure 39 would be zero volts when the amplifier's negative power supply voltage (at V–) was also set to zero volts. #### **SETTING THE OUTPUT COMMON-MODE VOLTAGE** The AD8131's $V_{\text{OCM}}$ pin is internally biased at a voltage approximately equal to the midsupply point (average value of the voltages on V+ and V−). Relying on this internal bias results in an output common-mode voltage that is within about 25 mV of the expected value. In cases where more accurate control of the output common-mode level is required, it is recommended that an external source, or resistor divider (made up of $10~\mathrm{k}\Omega$ resistors), be used. #### **DRIVING A CAPACITIVE LOAD** A purely capacitive load can react with the pin and bondwire inductance of the AD8131 resulting in high frequency ringing in the pulse response. One way to minimize this effect is to place a small resistor in series with the amplifier's outputs as shown in Figure 26. ### **APPLICATIONS** #### TWISTED-PAIR LINE DRIVER The AD8131 has on-chip resistors that provide for a gain of 2 without any external parts. Several on-chip resistors are trimmed to ensure that the gain is accurate, the common-mode rejection is good, and the output is well balanced. This makes the AD8131 very suitable as a single-ended-to-differential twisted-pair line driver. Figure 40 shows a circuit of an AD8131 driving a twisted-pair line, like a Category 3 or Category 5 (Cat3 or Cat5), that is already installed in many buildings for telephony and data communications. The characteristic impedance of such a transmission line is usually about 100 $\Omega$ . The outstanding balance of the AD8131 output will minimize the commonmode signal and therefore the amount of EMI generated by driving the twisted pair. The two resistors in series with each output terminate the line at the transmit end. Since the impedances of the outputs of the AD8131 are very low, they can be thought of as a short-circuit, and the two terminating resistors form a 100 $\Omega$ termination at the transmit end of the transmission line. The receive end is directly terminated by a 100 $\Omega$ resistor across the line. This back-termination of the transmission line divides the output signal by two. The fixed gain of 2 of the AD8131 will create a net unity gain for the system from end to end. In this case, the input signal is provided by a signal generator with an output impedance of 50 $\Omega$ . This is terminated with a 49.9 $\Omega$ resistor near +D<sub>IN</sub> of the AD8131. The effective parallel resistance of the source and termination is 25 $\Omega$ .The 24.9 $\Omega$ resistor from -D<sub>IN</sub> to ground matches the +D<sub>IN</sub> source impedance and minimizes any dc and gain errors. If $+D_{\rm IN}$ is driven by a low-impedance source over a short distance, such as the output of an op amp, then no termination resistor is required at $+D_{\rm IN}$ . In this case, the $-D_{\rm IN}$ can be directly tied to ground. Figure 40. Single-Ended-to-Differential 100 $\Omega$ Line Driver #### **3 V SUPPLY DIFFERENTIAL A-TO-D DRIVER** Many newer ADCs can run from a single 3 V supply, which can save significant system power. In order to increase the dynamic range at the analog input, they have differential inputs, which double the dynamic range with respect to a single-ended input. An added benefit of using a differential input is that the distortion can be improved. The low distortion and ability to run from a single 3 V supply make the AD8131 suited as an A-to-D driver for some 10-bit, single-supply applications. Figure 41 shows a schematic for a circuit for an AD8131 driving an AD9203, a 10-bit, 40 MSPS ADC. The common mode of the AD8131 output is set at midsupply by the voltage divider connected to $V_{\rm OCM}$ , and ac-bypassed with a 0.1 $\mu F$ capacitor. This provides for maximum dynamic range between the supplies at the output of the AD8131. The 110 $\Omega$ resistors at the AD8131 output, along with the shunt capacitors form a one pole, low-pass filter for lowering noise and antialiasing. Figure 41. Test Circuit for AD8131 Driving an AD9203, 10-Bit, 40 MSPS ADC Figure 42 shows an FFT plot that was taken from the combined devices at an analog input frequency of 2.5 MHz and a 40 MSPS sampling rate. The performance of the AD8131 compares very favorably with a center-tapped transformer drive, which has typically been the best way to drive this ADC. The AD8131 has the advantage of maintaining dc performance, which a transformer solution cannot provide. Figure 42. FFT Plot for AD8131/AD9203 # UNITY-GAIN, SINGLE-ENDED-TO-DIFFERENTIAL DRIVER If it is not necessary to offset the output common-mode voltage (via the $V_{\text{OCM}}$ pin), then the AD8131 can make a simple unitygain single-ended-to-differential amplifier that does not require any external components. Figure 43 shows the schematic for this circuit. Figure 43. Unity Gain, Single-Ended-to-Differential Amplifier As shown above, when $-D_{\rm IN}$ is left floating, there is 100% feedback of +OUT to –IN via the internal feedback resistor. This contrasts with the typical gain of 2 operation where $-D_{\rm IN}$ is grounded and one third of the +OUT is fed back to –IN. The result is a closed-loop differential gain of 1. Upon careful observation, it can be seen that only $+D_{\rm IN}$ and $V_{\rm OCM}$ are referenced to ground. The ground voltage at $V_{\rm OCM}$ is the reference for this circuit. In this unity gain configuration, if a dc voltage is applied to $V_{\rm OCM}$ to shift the common-mode voltage, a differential dc voltage will be created at the output, along with the common-mode voltage change. Thus, this configuration cannot be used when it is desired to offset the common-mode voltage of the output with respect to the input at $+D_{\rm IN}$ . ## **OUTLINE DIMENSIONS** **COMPLIANT TO JEDEC STANDARDS MS-012-AA** CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN Figure 44. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8)Dimensions shown in millimeters and (inches) **COMPLIANT TO JEDEC STANDARDS MO-187-AA** Figure 45. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | Branding | |-------------------------------|-------------------|------------------------------------------------|----------------|----------| | AD8131AR | −40°C to +125°C | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 | | | AD8131AR-REEL | −40°C to +125°C | 8-Lead SOIC, 13" Tape and Reel | R-8 | | | AD8131AR-REEL7 | -40°C to +125°C | 8-Lead SOIC, 7" Tape and Reel | R-8 | | | AD8131ARZ <sup>1</sup> | −40°C to +125°C | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 | | | AD8131ARZ-REEL <sup>1</sup> | -40°C to +125°C | 8-Lead SOIC, 13" Tape and Reel | R-8 | | | AD8131ARZ-REEL7 <sup>1</sup> | -40°C to +125°C | 8-Lead SOIC, 7" Tape and Reel | R-8 | | | AD8131ARM | -40°C to +125°C | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | HJA | | AD8131ARM-REEL | −40°C to +125°C | 8-Lead MSOP, 13" Tape and Reel | RM-8 | HJA | | AD8131ARM-REEL7 | −40°C to +125°C | 8-Lead MSOP, 7" Tape and Reel | RM-8 | HJA | | AD8131ARMZ <sup>1</sup> | -40°C to +125°C | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | HJA# | | AD8131ARMZ-REEL <sup>1</sup> | -40°C to +125°C | 8-Lead MSOP, 13" Tape and Reel | RM-8 | HJA# | | AD8131ARMZ-REEL7 <sup>1</sup> | −40°C to +125°C | 8-Lead MSOP, 7" Tape and Reel | RM-8 | HJA# | <sup>&</sup>lt;sup>1</sup> Z = Pb-free part, # denotes Pb-free part; may be top or bottom marked. Rev. B | Page 20 of 20