March 1993 Revised May 2005 # 74VHC574 Octal D-Type Flip-Flop with 3-STATE Outputs #### **General Description** The VHC574 is an advanced high speed CMOS octal flipflop with 3-STATE output fabricated with silicon gate CMOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. This 8-bit D-type flip-flop is controlled by a clock input (CP) and an output enable input $\overline{(OE)}.$ When the $\overline{OE}$ input is HIGH, the eight outputs are in a high impedance state. An input protection circuit ensures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery back up. This cir- cuit prevents device destruction due to mismatched supply and input voltages. #### **Features** - High Speed: $t_{PD} = 5.6$ ns (typ) at $V_{CC} = 5V$ - High Noise Immunity: V<sub>NIH</sub> = V<sub>NIL</sub> = 28% V<sub>CC</sub> (Min) - Power Down Protection is provided on all inputs - Low Noise: V<sub>OLP</sub> = 0.6V (typ) - Low Power Dissipation: I<sub>CC</sub> = 4 µA (Max) @ T<sub>A</sub> = 25°C - Pin and Function Compatible with 74HC574 #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | 74VHC574M | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | 74VHC574SJ | M20D | Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74VHC574MTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74VHC574N | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. Pb-Free package per JEDEC J-STD-020B. #### **Logic Symbol** #### **Connection Diagram** #### **Pin Descriptions** | Pin Names | Description | |--------------------------------|-----------------------------| | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | СР | Clock Pulse Input | | ŌĒ | 3-STATE Output Enable Input | | O <sub>0</sub> –O <sub>7</sub> | 3-STATE Outputs | © 2005 Fairchild Semiconductor Corporation DS011565 #### **Functional Description** The VHC574 consists of eight edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable (OE) LOW, the contents of the eight flip-flops are available at the outputs. When the $\overline{OE}$ is HIGH, the outputs go to the high impedance state. Operation of the OE input does not affect the state of the flip- #### **Truth Table** | | Inputs | | | | | | |----------------|--------|----|----------------|--|--|--| | D <sub>n</sub> | СР | ŌĒ | O <sub>n</sub> | | | | | Н | ~ | L | Н | | | | | L | ~ | L | L | | | | | Х | Х | Н | Z | | | | - H = HIGH Voltage Level L = LOW Voltage Level - X = Immaterial #### **Logic Diagram** #### **Absolute Maximum Ratings**(Note 1) $\label{eq:supply Voltage VCC} \begin{array}{ll} \text{Supply Voltage (V}_{\text{CC}}) & -0.5\text{V to } +7.0\text{V} \\ \text{DC Input Voltage (V}_{\text{IN}}) & -0.5\text{V to } +7.0\text{V} \\ \end{array}$ $\begin{array}{lll} \text{DC Output Voltage (V_{OUT})} & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \\ \text{Input Diode Current (I_{IK})} & -20 \text{ mA} \\ \text{Output Diode Current} & \pm 20 \text{ mA} \\ \text{DC Output Current (I}_{\text{OUT})} & \pm 25 \text{ mA} \\ \end{array}$ DC V $_{\rm CC}$ /GND Current (I $_{\rm CC}$ ) $\pm 75$ mA Storage Temperature (T $_{\rm STG}$ ) -65°C to +150°C Lead Temperature $(T_L)$ (Soldering, 10 seconds) 260°C ## Recommended Operating Conditions (Note 2) Input Rise and Fall Time $(t_r, t_f)$ $$\begin{split} \text{V}_{\text{CC}} = 3.3 \text{V} \pm 0.3 \text{V} & 0 \sim 100 \text{ ns/V} \\ \text{V}_{\text{CC}} = 5.0 \text{V} \pm 0.5 \text{V} & 0 \sim 20 \text{ ns/V} \end{split}$$ Note 1: Absolute Maximum Ratings are values beyond which the device may be damaged or have its useful life impaired. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside databook specifications. Note 2: Unused inputs must be held HIGH or LOW. They may not float. #### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | Conditions | | |-----------------|--------------------------|-----------------|-----------------------|-----|-------------------------------|-----------------------------------------------|-------------------|--------|-------------------------------|--------------------------| | Symbol | raiametei | (V) | Min | Тур | Max | Min | Max | Offics | Con | unions | | V <sub>IH</sub> | HIGH Level | 2.0 | 1.50 | | | 1.50 | | V | | | | | Input Voltage | 3.0 – 5.5 | 0.7 V <sub>CC</sub> | | | 0.7 V <sub>CC</sub> | | V | | | | V <sub>IL</sub> | LOW Level | 2.0 | | | 0.50 | | 0.50 | V | | | | | Input Voltage | 3.0 – 5.5 | | | $0.3\mathrm{V}_{\mathrm{CC}}$ | | $0.3 V_{\rm CC}$ | V | | | | V <sub>OH</sub> | HIGH Level | 2.0 | 1.9 | 2.0 | | 1.9 | | | $V_{IN} = V_{IH}$ | I <sub>OH</sub> = -50 μA | | | Output Voltage | 3.0 | 2.9 | 3.0 | | 2.9 | | V | or V <sub>IL</sub> | | | | | 4.5 | 4.4 | 4.5 | | 4.4 | | | | | | | | 3.0 | 2.58 | | | 2.48 | | V | Ť | I <sub>OH</sub> = -4 mA | | | | 4.5 | 3.94 | | | 3.80 | | V | | $I_{OH} = -8 \text{ mA}$ | | V <sub>OL</sub> | LOW Level | 2.0 | | 0.0 | 0.1 | | 0.1 | | $V_{IN} = V_{IH}$ | $I_{OL} = 50 \mu A$ | | | Output Voltage | 3.0 | | 0.0 | 0.1 | | 0.1 | V | or V <sub>IL</sub> | | | | | 4.5 | | 0.0 | 0.1 | | 0.1 | | | | | | | 3.0 | | | 0.36 | | 0.44 | V | Ī | I <sub>OL</sub> = 4 mA | | | | 4.5 | | | 0.36 | | 0.44 | v | | $I_{OL} = 8 \text{ mA}$ | | I <sub>OZ</sub> | 3-STATE | 5.5 | | | ±0.25 | | ±2.5 | μΑ | $V_{IN} = V_{IH}$ or | V <sub>IL</sub> | | | Output Off-State Current | | | | | | | | $V_{OUT} = V_{CC}$ | or GND | | I <sub>IN</sub> | Input Leakage | 0 – 5.5 | | | ±0.1 | | ±1.0 | μΑ | V <sub>IN</sub> = 5.5V or GND | | | | Current | | | | | | | | | | | I <sub>CC</sub> | Quiescent Supply | 5.5 | | | 4.0 | | 40.0 | μΑ | $V_{IN} = V_{CC}$ or GND | | | | Current | | | | | | | | | | #### **Noise Characteristics** | Symbol | Parameter | v <sub>cc</sub> | T <sub>A</sub> = | 25°C | Units | Conditions | | |------------------------------|----------------------------------------------|-----------------|------------------|--------|-------|------------------------|--| | , | | (V) | Тур | Limits | • | | | | V <sub>OLP</sub><br>(Note 3) | Quiet Output Maximum Dynamic V <sub>OL</sub> | 5.0 | 1.0 | 1.2 | V | C <sub>L</sub> = 50 pF | | | V <sub>OLV</sub><br>(Note 3) | Quiet Output Minimum Dynamic V <sub>OL</sub> | 5.0 | -0.8 | -1.0 | V | C <sub>L</sub> = 50 pF | | | V <sub>IHD</sub><br>(Note 3) | Minimum HIGH Level Dynamic Input Voltage | 5.0 | | 3.5 | V | C <sub>L</sub> = 50 pF | | | V <sub>ILD</sub><br>(Note 3) | Maximum LOW Level Dynamic Input Voltage | 5.0 | | 1.5 | V | C <sub>L</sub> = 50 pF | | Note 3: Parameter guaranteed by design. #### **AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | | $T_A = 25^{\circ}C$ | | T <sub>A</sub> = -40° | C to +85°C | Units | Conc | litions | |------------------|------------------------------|-----------------|-----|---------------------|------|-----------------------|------------|--------|------------------------|------------------------| | · , | Farameter | (V) | Min | Тур | Max | Min | Max | Oille | Conc | iitions | | t <sub>PLH</sub> | Propagation Delay | $3.3 \pm 0.3$ | | 8.5 | 13.2 | 1.0 | 15.5 | | | C <sub>L</sub> = 15 pF | | t <sub>PHL</sub> | Time (CP to O <sub>n</sub> ) | | | 11.0 | 16.7 | 1.0 | 19.0 | ns | | C <sub>L</sub> = 50 pF | | | | $5.0 \pm 0.5$ | | 5.6 | 8.6 | 1.0 | 10.0 | | 1 | C <sub>L</sub> = 15 pF | | | | | | 7.1 | 10.6 | 1.0 | 12.0 | ns | | C <sub>L</sub> = 50 pF | | t <sub>PZL</sub> | 3-STATE Output | $3.3 \pm 0.3$ | | 8.2 | 12.8 | 1.0 | 15.0 | ns | $R_L = 1 k\Omega$ | C <sub>L</sub> = 15 pF | | $t_{PZH}$ | Enable Time | | | 10.7 | 16.3 | 1.0 | 18.5 | ns | | C <sub>L</sub> = 50 pF | | | | $5.0 \pm 0.5$ | | 5.9 | 9.0 | 1.0 | 10.5 | | | C <sub>L</sub> = 15 pF | | | | | | 7.4 | 11.0 | 1.0 | 12.5 | ns | | C <sub>L</sub> = 50 pF | | t <sub>PLZ</sub> | 3-STATE Output | $3.3 \pm 0.3$ | | 11.0 | 15.0 | 1.0 | 17.0 | | $R_L = 1 k\Omega$ | C <sub>L</sub> = 50 pF | | $t_{PHZ}$ | Disable Time | $5.0 \pm 0.5$ | | 7.1 | 10.1 | 1.0 | 11.5 | ns | | C <sub>L</sub> = 50 pF | | toslh | Output to | $3.3 \pm 0.3$ | | | 1.5 | | 1.5 | | (Note 4) | $C_L = 50 pF$ | | toshl | Output Skew | $5.0 \pm 0.5$ | | | 1.0 | | 1.0 | ns | | C <sub>L</sub> = 50 pF | | f <sub>MAX</sub> | Maximum Clock | $3.3 \pm 0.3$ | 80 | 125 | | 65 | | | | C <sub>L</sub> = 15 pF | | | Frequency | | 50 | 75 | | 45 | | MHz | | C <sub>L</sub> = 50 pF | | | | $5.0 \pm 0.5$ | 130 | 180 | | 110 | | IVITIZ | | C <sub>L</sub> = 15 pF | | | | | 85 | 115 | | 75 | | | | $C_L = 50 pF$ | | C <sub>IN</sub> | Input | | | 4 | 10 | | 10 | pF | V <sub>CC</sub> = Ope | n | | | Capacitance | | | | | | | | | | | C <sub>OUT</sub> | Output | | | 6 | | | | pF | V <sub>CC</sub> = 5.0\ | 1 | | | Capacitance | | | | | | | | | | | C <sub>PD</sub> | Power Dissipation | | | 28 | | | | pF | (Note 5) | | | | Capacitance | | | | | | | | | | Note 4: Parameter guaranteed by design. $t_{OSLH} = |t_{PLH \; max} - t_{PLH \; min}|; t_{OSHL} = |t_{PHL \; max} - t_{PHL \; min}|$ Note 5: $C_{PD}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC}$ (opr.) = $C_{PD}$ \* $V_{CC}$ \* $f_{IN}$ + $I_{CC}$ /8 (per F/F). The total $C_{PD}$ when n pcs. of the Octal D Flip-Flop operates can be calculated by the equation: $C_{PD}$ (total) = 20 + 8n. #### **AC Operating Requirements** | Symbol | Parameter | V <sub>CC</sub> | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -40°C to +85°C | | Units | |--------------------|--------------------------|-----------------|-----|-----------------------|-----|---------------------------------|-----|---------| | | | | Min | Тур | Max | Min | Max | J.III.S | | t <sub>W</sub> (H) | Minimum Pulse Width (CP) | $3.3 \pm 0.3$ | 5.0 | | | 5.0 | | ns | | t <sub>W</sub> (L) | | $5.0 \pm 0.5$ | 5.0 | | | 5.0 | | 115 | | t <sub>S</sub> | Minimum Set-Up Time | $3.3 \pm 0.3$ | 3.5 | | | 3.5 | | | | | | $5.0 \pm 0.5$ | 3.5 | | | 3.5 | | ns | | t <sub>H</sub> | Minimum Hold Time | $3.3 \pm 0.3$ | 1.5 | | | 1.5 | | 115 | | | | $5.0 \pm 0.5$ | 1.5 | | | 1.5 | | | ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) -0.20 64 4.4±0.1 -B-0.65 PIN #1 IDENT. LAND PATTERN RECOMMENDATION O.1 C ALL LEAD TIPS SEE DETAIL A -0.90<sup>+0.15</sup> 0.09-0.20 0.65 0.19-0.30 | \$\dag{0.10\dag{A} R\$ 0\$ R0.09mir GAGE PLANE DIMENSIONS ARE IN MILLIMETERS NOTES: A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6, DATE 7/93. 0.6±0.1 R0.09min -1.00 B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND THE BAR EXTRUSIONS. DETAIL A D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. MTC20REVD1 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N20A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative © Semiconductor Components Industries, LLC www.onsemi.com