# High-Voltage Watchdog Timers with Adjustable Timeout Delay

#### **Absolute Maximum Ratings**

| (All pins referenced to GND, unless otherwise noted.) |              |  |  |  |  |  |
|-------------------------------------------------------|--------------|--|--|--|--|--|
| IN, ENABLE                                            | 0.3V to +45V |  |  |  |  |  |
| WDI, RESET, EN                                        | 0.3V to +20V |  |  |  |  |  |
| RESETIN                                               | 0.3V to +20V |  |  |  |  |  |
| SRT, SWT                                              | 0.3V to +12V |  |  |  |  |  |
| Maximum Current (all pins)                            | 30mA         |  |  |  |  |  |

Continuous Power Dissipation ( $T_A = +70^{\circ}$ C) 8-Pin µMAX (derate 4.8mW/°C above +70°C).......387.8mW Operating Temperature Range ( $T_A$ )......40°C to +125°C Junction Temperature ( $T_J$ ).....+150°C Storage Temperature Range....-65°C to +150°C Lead Temperature (soldering, 10s).....+300°C

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### Package Thermal Characteristics (Note 1)

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

#### **Electrical Characteristics**

 $(V_{IN} = 14V, T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 2)

| PARAMETER                         | SYMBOL                | CONDITIONS                                                         | MIN   | TYP    | MAX   | UNITS |  |
|-----------------------------------|-----------------------|--------------------------------------------------------------------|-------|--------|-------|-------|--|
| Operating Voltage Range           | V <sub>IN</sub>       |                                                                    | 5.0   |        | 40.0  | V     |  |
| Oursely Oursent                   | I <sub>IN</sub>       | T <sub>A</sub> = -40°C to +85°C                                    | 18 30 |        |       |       |  |
| Supply Current                    |                       | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$                   |       | 18     | 60    | - μΑ  |  |
| SWT Ramp Current                  | IRAMP_SWT             | V <sub>SWT</sub> = 1.0V                                            | 450   | 500    | 550   | nA    |  |
| SRT Ramp Current                  | I <sub>RAMP_SRT</sub> | V <sub>SRT</sub> = 1.0V                                            | 410   | 500    | 600   | nA    |  |
| SWT/SRT Ramp Threshold<br>Voltage | V <sub>RAMP</sub>     |                                                                    | 1.115 | 1.235  | 1.363 | V     |  |
| RESET TIMER                       |                       |                                                                    |       |        |       |       |  |
| Power-On Reset Input Threshold    | V <sub>PON</sub>      | V <sub>RESETIN</sub> rising                                        | 1.135 | 1.255  | 1.383 | v     |  |
| Voltage                           |                       | V <sub>RESETIN</sub> falling                                       | 1.115 | 1.235  | 1.363 |       |  |
| RESETIN Input Leakage Current     | I <sub>LPON</sub>     | V <sub>RESETIN</sub> = 2V                                          |       | 0.1    |       | μA    |  |
|                                   | V <sub>OLRST</sub>    | RESET asserted, I <sub>SINK</sub> = 1mA                            |       |        | 0.9   | v     |  |
| RESET Output Low Voltage          |                       | V <sub>IN</sub> = 1.1V, I <sub>SINK</sub> = 160µA, RESET asserted  |       |        | 0.4   |       |  |
|                                   |                       | RESET asserted, I <sub>SINK</sub> = 0.4mA                          |       |        | 0.4   |       |  |
| RESET Leakage Current             | I <sub>LKGR</sub>     | $V_{\overline{RESET}} = 20V, \overline{RESET}$ not asserted        |       | 0.1    |       | μA    |  |
| ENABLE Output Low Voltage         | V <sub>OLEN</sub>     | ENABLE asserted, I <sub>SINK</sub> = 5mA                           |       |        | 0.4   | V     |  |
| ENABLE Leakage Current            | I <sub>LKGE</sub>     | VENABLE = 14V, ENABLE not asserted                                 |       | 0.1    |       | μA    |  |
| Minimum Reset Timeout Period      | t <sub>RESETmin</sub> | C <sub>SRT</sub> = 390pF (Note 3)                                  |       | 1      |       | ms    |  |
| Reset Timeout Period              | t <sub>RESET</sub>    | C <sub>SRT</sub> = 2000pF (Note 3)                                 |       | 5      |       | ms    |  |
| Maximum Reset Time Period         | t <sub>RESETmax</sub> | C <sub>SRT</sub> = 47nF                                            |       | 116.09 |       | ms    |  |
| RESET to ENABLE Delay             | t <sub>REDL</sub>     |                                                                    |       | 1.5    |       | μs    |  |
| RESETIN to RESET Delay            | <sup>t</sup> RRDL     | RESETIN falling below $V_{PON}$ to $\overline{RESET}$ falling edge | 1     |        |       | μs    |  |

# High-Voltage Watchdog Timers with Adjustable Timeout Delay

#### **Electrical Characteristics (continued)**

 $(V_{IN} = 14V, T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 2)

| PARAMETER                             | SYMBOL              | CONDITIONS                         | MIN  | TYP    | MAX   | UNITS            |  |
|---------------------------------------|---------------------|------------------------------------|------|--------|-------|------------------|--|
| WATCHDOG TIMER                        |                     |                                    | 1    |        |       |                  |  |
| WDI Input Threshold                   | V <sub>IH</sub>     |                                    | 2.25 |        |       | v                |  |
|                                       | VIL                 |                                    |      |        | 0.9   |                  |  |
| WDI Input Hysteresis                  | WDI <sub>HYST</sub> |                                    |      | 200    |       | mV               |  |
| WDI Minimum Pulse Width               | t <sub>WDImin</sub> | (Note 4)                           | 6.5  |        |       | μs               |  |
| WDI Input Current                     | I <sub>WDI</sub>    | WDI = 0 or 14V                     |      | 0.1    |       | μA               |  |
| Minimum Watchdog Timeout<br>Period    | t <sub>WPmin</sub>  | C <sub>SWT</sub> = 680pF (Note 3)  |      | 6.8    |       | ms               |  |
| Watchdog Timeout Period               | t <sub>WP</sub>     | C <sub>SWT</sub> = 1200pF (Note 3) |      | 12     |       | ms               |  |
| Maximum Watchdog Timeout              | t <sub>WPmax</sub>  | C <sub>SWT</sub> = 22nF            |      | 217.36 |       | ms               |  |
| Matchdog Mindow                       | D <sub>WDI</sub>    | MAX16998B                          | 45   | 50     | 55    | %t <sub>WP</sub> |  |
| Watchdog Window                       |                     | MAX16998D                          | 67.5 | 75     | 82.5  |                  |  |
| WDI to ENABLE Output Delay            |                     | Start from WDI third wrong trigger |      | 100    |       | μs               |  |
| RESET Pullup Resistor Supply Voltage  |                     | (Note 5)                           | 2.25 | 2.5    | 18.00 | v                |  |
| ENABLE Pullup Resistor Supply Voltage |                     | (Note 5)                           | 2.25 | 2.5    | 28.00 | v                |  |

**Note 2:** RRESET and RENABLE are external pullup resistors for open-drain outputs. Connect RRESET and RENABLE to a minimum 2.5V voltage. Connect RRESET to a maximum voltage of 18V and connect RENABLE to a maximum voltage of 28V.

Note 3: Calculated based on  $V_{RAMP}$  = 1.235V and  $I_{RAMP}$  = 500nA.

Note 4: WDI pulses narrower than 1µs will be ignored. WDI pulses wider than 6.5µs will be recognized.

**Note 5:** Not production tested, guaranteed by design.

#### **Typical Operating Characteristics**

(C<sub>SWT</sub> = C<sub>SRT</sub> = 1500pF,  $T_A$  = +25°C, unless otherwise noted.)



www.maximintegrated.com

### High-Voltage Watchdog Timers with Adjustable Timeout Delay

#### **Typical Operating Characteristics (continued)**

(C<sub>SWT</sub> = C<sub>SRT</sub> = 1500pF,  $T_A$  = +25°C, unless otherwise noted.)



# High-Voltage Watchdog Timers with Adjustable Timeout Delay

# **Pin Configuration**

| PIN       |               |         | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-----------|---------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MAX16997A | MAX16998A/B/D | NAME    | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1         | 1             | IN      | Power-Supply Input. Bypass IN to GND with a 0.1µF capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 2         | _             | EN      | High-Impedance Input to the Enable Comparator. Depending on the voltage level at EN, the internal watchdog timer is turned on or off (see the <i>EN Input</i> section).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 3, 7      | —             | N.C.    | No Connection. Not internally connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 4         | 4             | SWT     | Watchdog Timeout Adjustment Input. Connect a capacitor between SWT and GND to set the basic watchdog timeout period. Connect SWT to ground to disable the watchdog timer function. See the <i>Selecting the Watchdog Timeout Capacitor</i> section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 5         | 5             | GND     | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 6         | 6             | WDI     | Watchdog Input.<br>MAX16997A/MAX16998A (Timeout Watchdog): Two consecutive WDI falling<br>edges must occur at WDI within the watchdog timeout period or RESET asserts.<br>The watchdog timer clears when a falling edge occurs on WDI or whenever RESET<br>is asserted. ENABLE asserts if three consecutive watchdog timeout periods have<br>expired without a falling edge at WDI. WDI is a high-impedance input. Leaving WDI<br>unconnected will cause improper operation of the watchdog time.<br>MAX16998B/D (Window Watchdog): WDI falling transitions within periods shorter<br>than the closed window width or longer than the basic watchdog timeout period<br>force RESET to assert low for the reset timeout period. The watchdog timer begins<br>to count after RESET is deasserted. The watchdog timer clears when a WDI falling<br>edge occurs or whenever RESET is asserted. ENABLE asserts if three consecutive<br>watchdog timeout periods have expired without a falling edge at WDI. WDI is a<br>high-impedance input. Leaving WDI unconnected will cause improper operation of<br>the watchdog timer. |  |
| 8         | 8             | ENABLE  | Open-Drain Enable Output.<br>ENABLE asserts when three consecutive WDI faults occur.<br>ENABLE remains low until three consecutive good WDI falling edges occur.<br>ENABLE does not assert if the voltage at RESETIN (EN) is below its threshold.<br>These devices are guaranteed to be in correct ENABLE output logic state when $V_{IN}$ remains greater than 1.1V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| _         | 2             | RESETIN | Reset Input. High-impedance input to the reset comparator. When $V_{\text{RESETIN}}$ falls below 1.235V, RESET asserts. RESET remains asserted as long as $V_{\text{RESETIN}}$ is low and for the reset timeout period after RESETIN goes high. Connect $V_{\text{RESETIN}}$ to the center point of an external resistive divider to set the threshold for the externally monitored voltage. Connect RESETIN to a defined voltage logic-level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| _         | 3             | SRT     | Reset Timeout Adjustment Input. Connect a capacitor between SRT and GND to set the reset timeout period. See the <i>Selecting the Reset Timeout Capacitor</i> section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| _         | 7             | RESET   | Open-Drain Reset Output. RESET asserts whenever RESETIN drops below the selected reset threshold voltage (V <sub>PON</sub> ). RESET remains low for the reset timeout period after all reset conditions are removed, and then goes high. RESET asserts for a period of t <sub>RESET</sub> whenever a WDI fault occurs. Connect RESET to a pullup resistor connected to a voltage higher than 2.5V (typ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |

# High-Voltage Watchdog Timers with Adjustable Timeout Delay

### **Functional Diagram**



www.maximintegrated.com

# High-Voltage Watchdog Timers with Adjustable Timeout Delay

#### VEN Vнузт VPON twp twp **twp** initial twpi twDI twr twr twDI WDI 2 3 1 2 3 1 ENABLE t<sub>WP</sub> = WATCHDOG TIMEOUT PERIOD tWP INITIAL = WATCHDOG TIMEOUT PERIOD x 8 t<sub>WDI</sub> = WDI TRIGGER PERIOD 3 CONSECUTIVE $t_{\mathsf{WP}}$ WITHOUT TRIGGER $\overline{\mathsf{ENABLE}}$ GOES LOW 3 CONSECUTIVE WATCHDOG TRIGGER (WDI) ENABLE GOES ACTIVE HIGH

### **Timing Diagrams**

Figure 1. MAX16997A Timing Diagram



Figure 2. MAX16998A Timing Diagram

# High-Voltage Watchdog Timers with Adjustable Timeout Delay

### **Timing Diagrams (continued)**



Figure 3. MAX16998B/D Timing Diagram



Figure 4. RESETIN, RESET, VIN, ENABLE, and WDI Voltage Monitoring

#### **Detailed Description**

The MAX16997/MAX16998 are  $\mu$ P supervisory circuits for high-input-voltage and low-quiescent-current applications. These devices improve system reliability by monitoring the sub-system for software code execution errors. The MAX16997A/MAX16998A/B/D detect downstream circuit failures, and provide switchover to redundant circuitry. These devices provide complete adjustability for reset and watchdog functions.

The MAX16998A/B/D generate two output signals, RESET and ENABLE, that depend on the voltage level at RESETIN and the signal at WDI. RESET asserts whenever RESETIN drops below the selected reset threshold voltage. RESET remains low for the reset timeout period after all reset conditions are deasserted, and then goes high. RESET also asserts for a period of tRESET whenever a WDI fault occurs. The MAX16997A generates one output signal (ENABLE) based on the voltage level at EN and the signal at WDI.

The MAX16997A/MAX16998A provide watchdog timeout adjustability with an external capacitor. The MAX16998A asserts **RESET** when two consecutive WDI falling edges do not occur within the watchdog timeout period. This device also asserts ENABLE if three consecutive watchdog timeout periods have elapsed without a falling edge at WDI. ENABLE remains low until three consecutive good WDI falling edges occur. ENABLE does not assert if the voltage at RESETIN (EN) is below its threshold. For the MAX16997A, the watchdog timer starts timing if the voltage at EN is higher than a preset threshold level. Each time the voltage at EN rises from below to above the preset threshold voltage, the initial watchdog timeout period is 8 times the normal watchdog timeout period (t<sub>WP</sub>). Other than described above, the MAX16997A behaves the same as the MAX16998A.

The MAX16998B/MAX16998D contain a window watchdog timer that looks for activity outside an expected window of operation. The window size is factory-set to 50% (MAX16998B) or 75% (MAX16998D) of the adjusted watchdog timeout period.

#### Reset Output (RESET) (MAX16998A/B/D)

The reset output is typically connected to the reset input of the  $\mu$ C to start or restart it in a known state. The MAX16998A/B/D provide an active-low open-drain reset logic to prevent code execution errors.

### High-Voltage Watchdog Timers with Adjustable Timeout Delay

For the MAX16998A/B/D,  $\overrightarrow{RESET}$  asserts whenever RESETIN drops below the selected reset threshold voltage (V<sub>PON</sub>).  $\overrightarrow{RESET}$  remains low for the reset timeout period after RESETIN exceeds the selected threshold voltage, and then goes high.

The MAX16998A asserts  $\overline{\text{RESET}}$  for a period of  $t_{\overline{\text{RESET}}}$  when two consecutive WDI falling edges do not occur within the adjusted watchdog timeout period. The MAX16998B/D also assert  $\overline{\text{RESET}}$  for a period of  $t_{\overline{\text{RESET}}}$  when a WDI falling edge does not occur within the open window period.

Anytime reset asserts, the watchdog timer clears. At the end of the reset timeout period, RESET goes high, and the watchdog timer is restarted from zero (see the *Selecting the Watchdog Timeout Capacitor* section).

#### Enable Output (ENABLE)

If the  $\mu$ C fails to operate correctly (e.g., the software execution is stuck in a loop), WDI does not trigger any more and RESET pulls low, resetting the  $\mu$ C. If the  $\mu$ C does not work properly in the next loop either, the device asserts RESET again. After three watchdog timeout periods elapse with no falling edges at WDI, ENABLE asserts and flags a backup circuit that can take over the operation.

#### **Power-On/Power-Off Sequence**

Figure 5 shows the power-up and power-down sequence for  $\overrightarrow{\text{RESET}}$  and  $\overrightarrow{\text{ENABLE}}$  for the MAX16998A/B/D.

On power-up, once V<sub>IN</sub> reaches 1.1V,  $\overline{\text{RESET}}$  goes logic-low. As RESETIN rises,  $\overline{\text{RESET}}$  remains low. When RESETIN rises above V<sub>PON</sub>, the reset timer starts and  $\overline{\text{RESET}}$  remains low. When the reset timeout period ends,  $\overline{\text{RESET}}$  goes high.

# High-Voltage Watchdog Timers with Adjustable Timeout Delay



Figure 5. Power-On Reset and Power-Down Reset for the MAX16998A/B/D



Figure 6. Detailed Power-Up Sequence for the MAX16998A/B/D

# High-Voltage Watchdog Timers with Adjustable Timeout Delay

#### RESETIN Input (MAX16998A/B/D)

The MAX16998A/B/D monitor the voltage at RESETIN using an adjustable reset threshold, set with an external resistive divider (see Figure 7). RESET asserts when  $V_{\text{RESETIN}}$  is below 1.235V.

Use the following equations to calculate the externally monitored voltage (V<sub>CC</sub>).

$$V_{TH} = V_{PON} \left[ \frac{R_1}{R_2} + 1 \right]$$

where V<sub>TH</sub> is the desired reset threshold voltage, and V<sub>PON</sub> = 1.235V. To simplify the resistor selection, choose a value for R<sub>2</sub> (< than  $1M\Omega$ ) and calculate R<sub>1</sub>.

$$R_1 = R_2 \left[ \frac{V_{TH}}{V_{PON}} - 1 \right]$$

#### **EN** Input

The MAX16997A provides a high-impedance input (EN) to the enable comparator. Based on the voltage level at EN, the watchdog timer is turned on or off. The watchdog timer starts timing if the voltage level at EN is higher than a preset threshold voltage (V<sub>PON</sub>). Each time the voltage at EN rises from below to above the preset threshold voltage, the initial watchdog timeout period is 8 times the normal watchdog timeout period ( $t_{WP}$ ).

#### Watchdog Timer

#### MAX16997A

The watchdog circuit monitors the  $\mu$ C's activity. For the MAX16997A, the watchdog timer starts timing once the voltage at EN is higher than a preset threshold voltage. ENABLE asserts if three consecutive watchdog timeout periods have elapsed without a falling edge at WDI. ENABLE remains low until three consecutive WDI falling edges with periods shorter than the watchdog timeout period occur.

Each time the voltage at EN rises from below to above the preset threshold voltage, the first watchdog timeout period extends by a factor of 8 (8 x t<sub>WP</sub>). If a WDI falling edge occurs during that time, then the watchdog timeout period is immediately switched over to a single t<sub>WP</sub>. If no watchdog falling edge occurs during this prolonged watchdog timeout period, ENABLE goes low at the end of this period and stays low. After this, the first falling edge at WDI switches the watchdog timeout period to a single t<sub>WP</sub>. See Figure 1. The MAX16997A watchdog timeout period (t<sub>WP</sub>) is adjustable by a single capacitor at SWT.



Figure 7. Setting RESETIN Voltage for the MAX16998A/B/D

#### MAX16998A

The MAX16998A asserts  $\overline{\text{RESET}}$  when two consecutive WDI falling edges do not occur within the adjusted watchdog timeout period (t<sub>WP</sub>).  $\overline{\text{RESET}}$  remains asserted for the reset timeout period (t<u>RESET</u>) and then goes high. This device also asserts  $\overline{\text{ENABLE}}$  if three consecutive watchdog timeout periods have elapsed without a falling edge at WDI.  $\overline{\text{ENABLE}}$  remains low until three consecutive WDI falling edges with periods shorter than the watchdog timeout period occur (see Figure 2).

The internal watchdog timer is cleared by a  $\overrightarrow{\text{RESET}}$  rising edge or by a falling edge at WDI. The watchdog timer remains cleared while  $\overrightarrow{\text{RESET}}$  is asserted; as soon as  $\overrightarrow{\text{RESET}}$  is released, the timer starts counting. WDI falling edges are ignored when  $\overrightarrow{\text{RESET}}$  is low. If no WDI falling edge occurs within the watchdog timeout period,  $\overrightarrow{\text{RESET}}$  immediately goes low and stays low for the adjusted reset timeout period.

#### MAX16998B/D

The MAX16998B/D have a windowed watchdog timer. The watchdog timeout period ( $t_{WP}$ ) is the sum of a closed window period ( $t_{CW}$ ) and an open window period ( $t_{OW}$ ). If the µC issues a WDI falling edge within the open window period, RESET stays high. Once a WDI falling edge occurs within the closed window period, RESET immediately goes low and stays low for the adjusted reset timeout period (see Figure 3). If no WDI falling edge occurs within the watchdog timeout period, RESET immediately goes low and stays low for the adjusted reset timeout period. The open window size is factory-set to 50% of the watchdog timeout period for the MAX16998B.

Figure 8 shows a WDI falling edge identified as a *good* or a *bad* WDI signal edge. In case 1, the WDI falling edge occurs within the closed window period and is considered a *bad* WDI falling edge (early fault); therefore, it asserts RESET. Case 2 also shows another fault. In this case,

#### no WDI falling edge occurs within the watchdog timeout period ( $t_{WP}$ ) and is considered a late fault that asserts RESET. In case 3, the WDI falling edge occurs within the open window period and is considered a *good* WDI signal falling edge. In this case, RESET stays high. In case 4, the WDI falling edge occurs within the indeterminate region. In this case, the RESET state is indeterminate.

These devices assert **ENABLE** after three consecutive bad WDI falling edges. **ENABLE** returns high after three consecutive good WDI signal falling edges (see Figure 3).

Either a rising edge at  $\overline{\text{RESET}}$  or a falling edge at WDI clears the internal watchdog timer. The watchdog timer remains cleared while  $\overline{\text{RESET}}$  is asserted. The watchdog timer begins counting when  $\overline{\text{RESET}}$  goes high. WDI falling edges are ignored when  $\overline{\text{RESET}}$  is low.

#### **Applications Information**

#### Selecting the Reset Timeout Capacitor

The reset timeout period is adjustable to accommodate a variety of  $\mu$ P applications. Adjust the reset timeout period (tRESET) by connecting a capacitor (C<sub>SRT</sub>) between SRT and ground. See the Reset Timeout Period vs. C<sub>SRT</sub> graph in the <u>Typical Operating Characteristics</u> section. Calculate the reset timeout capacitance using the equation below:

$$C_{SRT} = t_{RESET} \times \frac{I_{RAMP}}{V_{RAMP}}$$

# High-Voltage Watchdog Timers with Adjustable Timeout Delay

where  $V_{RAMP}$  is in volts,  $t_{\overline{RESET}}$  is in seconds,  $I_{RAMP}$  is in nA, and  $C_{SRT}$  is in nF.

Leakage currents and stray capacitance (e.g., a scope probe, which induces both) at SRT may cause errors in the reset timeout period. If precise time control is required, use capacitors with low leakage current and high stability.

#### Selecting the Watchdog Timeout Capacitor

The watchdog timeout period is adjustable to accommodate a variety of  $\mu$ P applications. With this feature, the watchdog timeout can be optimized for software execution. The programmer determines how often the watchdog time should be serviced. Adjust the watchdog timeout period (t<sub>WP</sub>) by connecting a capacitor (C<sub>SWT</sub>) between SWT and GND. For normal mode operation, calculate the watchdog timeout capacitance using the following equation:

$$C_{SWT} = t_{WP} \times \frac{I_{RAMP}}{4 \times V_{RAMP}}$$

where V<sub>RAMP</sub> is in volts, t<sub>WP</sub> is in seconds, I<sub>RAMP</sub> is in nA, and C<sub>SWT</sub> is in nF. See the Watchdog Timeout Period vs. C<sub>SWT</sub> graph in the <u>Typical Operating Characteristics</u> section.

For the MAX16998B/MAX16998D, the open window size is factory-set to 50% (MAX16998B) or 75% (MAX16998D) of the watchdog period. Leakage currents and stray capacitance (e.g., a scope probe, which induces both) at SWT may cause errors in the watchdog timeout period. If precise time control is required, use capacitors with low



Figure 8. The MAX16998B/D Window Watchdog Diagram

leakage current and high stability. To disable the watchdog timer function, connect SWT to ground and connect WDI to either the high- or low-logic state.

# Interfacing to Other Voltages for Logic Compatibility

As shown in <u>Figure 9</u>, the open-drain RESET output can operate in the 2.5V to 18V range. This allows the device to interface a  $\mu$ P with other logic levels.

#### WDI Glitch Immunity

For additional glitch immunity, connect an RC lowpass filter as close as possible to WDI (see Figure 10).

For example, for glitches with duration of  $1\mu s$ , a  $12k\Omega$  resistor and a 47pF capacitor will provide immunity.

#### Layout Considerations

SRT and SWT are connected to internal precision current sources. When developing the layout for the application, minimize stray capacitance attached to SRT and SWT as well as leakage currents that can reach those nodes. SRT and SWT traces should be as short as possible. Route traces carrying high-speed digital signals and traces with large voltage potentials as far from SRT and SWT as possible. Leakage currents and stray capacitance (e.g.,



Figure 9. Interfacing to Other Voltage Levels

# High-Voltage Watchdog Timers with Adjustable Timeout Delay

a scope probe, which induces both) at these pins may cause errors in the reset and/or watchdog timeout period. When evaluating these parts, use clean prototype boards to ensure accurate reset and watchdog timeout periods.

RESETIN is a high-impedance input and a high-impedance resistive divider (e.g.,  $100k\Omega$  to  $1M\Omega$ ) sets the threshold level. Minimize coupling to transient signals by keeping the connections to this input short. Any DC leakage current at RESETIN (e.g., a scope probe) causes errors in the programmed reset threshold.

#### **Typical Operating Circuits**

RESET remains asserted as long as RESETIN is below the regulated voltage and for the reset timeout period after RESETIN goes high to assure that the monitored LDO voltage is settled. Then, the  $\mu$ C starts operating and triggers WDI.

If the  $\mu$ C fails to operate correctly (e.g., the software execution is stuck in a loop), the WDI signal does not trigger the watchdog timer any more, and RESET is pulled low, resetting the  $\mu$ C. If the  $\mu$ C does not work properly in the next loop either, the device asserts RESET again. After three watchdog timeout periods with no WDI falling edges, ENABLE asserts and flags backup or safety circuits that take over the operation.



Figure 10. Additional WDI Glitch Immunity Circuit

# High-Voltage Watchdog Timers with Adjustable Timeout Delay



Figure 11. MAX16998A/B/D Switch Over to Backup Circuitry



Figure 12. MAX16997A Application Diagram

# High-Voltage Watchdog Timers with Adjustable Timeout Delay

### **Pin Configurations**



### **Chip Information**

PROCESS: BiCMOS

#### **Package Information**

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE<br>TYPE |            |                | LAND<br>PATTERN NO. |  |
|-----------------|------------|----------------|---------------------|--|
| 8 µMAX          | U8+1, U8+4 | <u>21-0036</u> | <u>90-0092</u>      |  |

# High-Voltage Watchdog Timers with Adjustable Timeout Delay

#### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                | PAGES<br>CHANGED |
|--------------------|------------------|----------------------------------------------------------------------------|------------------|
| 0                  | 2/08             | Initial release                                                            | —                |
| 1                  | 4/09             | Added bullet to Features section, revised Electrical Characteristics table | 1, 2, 3          |
| 2                  | 8/09             | Added automotive qualified parts                                           | 1                |
| 3                  | 11/15            | Updated package code and rebranded data sheet                              | 15               |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc. © 2015 Maxim Integrated Products, Inc. | 16