# **ABSOLUTE MAXIMUM RATINGS** (Note 1) | Total Supply Voltage (V <sup>+</sup> to V <sup>-</sup> ) | 18V | |----------------------------------------------------------|-------------| | Input Voltage (V+ + 0.3V) to ( | $(V^ 0.3V)$ | | Operating Temperature Range | | | LTC1041C40 | O°C to 85°C | | LTC1041M ( <b>OBSOLETE</b> )55 | °C to125°C | | Storage Temperature Range55° | °C to 150°C | | Lead Temperature (Soldering, 10 sec) | 300°C | | Output Short Circuit Duration | Continuous | # PACKAGE/ORDER INFORMATION | ON / OFF 1 | 8 V+ | ORDER PART<br>NUMBER | |------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------| | VIN 2 SET POINT 3 GND 4 N8 PACKAGE 8-LEAD PDIP T <sub>JMAX</sub> = 110°C, θ <sub>JA</sub> = T <sub>JMAX</sub> = 150°C, θ <sub>JA</sub> = | | LTC1041CN8<br>LTC1041CS8 | | J8 PACKAGE 8-LEAD CERDIP T <sub>JMAX</sub> = 150°C, θ <sub>JA</sub> = 100°C/W OBSOLETE PACKAGE Consider the N8 Package as an Alternate Source | | LTC1041MJ8 | Consult LTC Marketing for parts specified with wider operating temperature ranges. **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . Test Conditions: $V^+ = 5V$ , unless otherwise specified. TC1041M/LTC1041C | SYMBOL | | CONDITIONS | | TC1041M/LTC1041C | | | | |---------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------|---|------------------|-------|--------|------------| | | PARAMETER | | | MIN | TYP | MAX | UNITS | | | SET POINT Error (Note 3) | V <sup>+</sup> = 2.8V to 6V (Note 2) | | | ±0.3 | ±0.5 | mV | | | | | • | | + | + | | | | | | | | ±0.05 | ±0.1 | % of DELTA | | | | V <sup>+</sup> = 6V to 15V (Note 2) | | | ±1 | ±3 | mV | | | | | • | | + | + | | | | | | | | ±0.05 | ±0.1 | % of DELTA | | | Deadband Error (Note 4) | V <sup>+</sup> = 2.8V to 6V (Note 2) | | | ±0.6 | ±1 | mV | | | | | • | | + | + | | | | | | | | ±0.1 | ±0.2 | % of DELTA | | | | V <sup>+</sup> = 6V to 15V (Note 2) | | | ±2 | ±6 | | | | | | • | | + | + | | | | | | | | ±0.1 | ±0.2 | % of DELTA | | I <sub>OS</sub> | Input Current | V <sup>+</sup> = 5V, T <sub>A</sub> = 25°C, OSC = GND<br>(V <sub>IN</sub> , SET POINT and DELTA Inputs) | | | ±0.3 | | nA | | R <sub>IN</sub> | Equivalent Input Resistance | f <sub>S</sub> = 1kHz (Note 5) | • | 10 | 15 | | MΩ | | | Input Voltage Range | | • | GND | | V+ | V | | $P_{SR}$ | Power Supply Range | | • | 2.8 | | 16 | V | | I <sub>S(ON)</sub> | Power Supply ON<br>Current (Note 6) | V <sup>+</sup> = 5V, V <sub>P-P</sub> ON | • | | 1.2 | 3 | mA | | I <sub>S(OFF)</sub> | Power Supply OFF | V <sup>+</sup> = 5V, V <sub>P-P</sub> OFF LTC1041C | • | | 0.001 | 0.5 | μА | | | Current (Note 6) | LTC1041M | • | | 0.001 | 5 | μΑ | | $t_D$ | Response Time (Note 7) | V+ = 5V | | 60 | 80 | 100 | μS | | | ON/OFF Output (Note 8) | | | | | | | | $V_{OH}$ | Logical "1" Output Voltage | $V^{+} = 4.75V$ , $I_{OUT} = -360\mu$ A | • | 2.4 | 4.4 | | V | | $V_{OL}$ | Logical "0" Output Voltage | $V^{+} = 4.75V$ , $I_{OUT} = 1.6mA$ | | | 0.25 | 0.4 | V | | R <sub>EXT</sub> | External Timing Resistor | Resistor Connected between V <sup>+</sup> and OSC Pin | • | 100 | | 10,000 | kΩ | | $f_S$ | Sampling Frequency | $V^{+} = 5V$ , $T_{A} = 25^{\circ}C$ , $R_{EXT} = 1M$ $C_{EXT} = 0.1 \mu F$ | | | 5 | | Hz | **Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. **Note 2:** Applies over input voltage range limit and includes gain uncertainty. 1041fa # **ELECTRICAL CHARACTERISTICS** Note 3: SET POINT error $\equiv \left(\frac{V_U + V_L}{2}\right)$ – SET POINT where $V_U$ = upper band limit and $V_L$ = lower band limit. **Note 4:** Deadband error $\equiv$ $(V_U - V_L) - 2 \bullet DELTA$ where $V_U =$ upper band limit and $V_L =$ lower band limit. Note 5: R<sub>IN</sub> is guaranteed by design and is not tested. $R_{IN} = 1/(f_S \times 66pF).$ **Note 6:** Average supply current = $t_D \cdot I_{S(ON)} \cdot f_S + (1 - t_D \cdot f_S) I_{S(OFF)}$ . **Note 7:** Response time is set by an internal oscillator and is independent of overdrive voltage. $t_D = V_{P-P}$ pulse width. **Note 8:** Output also capable of meeting EIA/JEDEC standard B series CMOS drive specifications. # TYPICAL PERFORMANCE CHARACTERISTICS ### TYPICAL PERFORMANCE CHARACTERISTICS # APPLICATIONS INFORMATION The LTC1041 uses sampled data techniques to achieve its unique characteristics. It consists of two comparators, each of which has two differential inputs (Figure 1a). When the sum of the voltages on a comparator's inputs is positive, the output is high and when the sum is negative, the output is low. The inputs are interconnected such that SET POINT (2) COMP A COMP B --80μs (a) POWER ON the $R_S$ flip-flop is reset $(ON/\overline{OFF} = GND)$ when $V_{IN} > (SET\ POINT + DELTA)$ and is set $(ON/\overline{OFF} = V^+)$ when $V_{IN} < (SET\ POINT - DELTA)$ . This makes a very precise hysteresis loop of 2 • DELTA centered around the SET POINT. (See Figure 1b.) #### For $R_S < 10k\Omega$ The dual differential input structure is made with CMOS switches and a precision capacitor array. Input impedance characteristics of the LTC1041 can be determined from the equivalent circuit shown in Figure 2. The input capacitance will charge with a time constant of Figure 1. LTC1041 Block Diagram LTC1041 • Al01a 1041fa # APPLICATIONS INFORMATION Figure 2. Equivalent Input Circuit $R_S \bullet C_{IN}$ . The ability to fully charge $C_{IN}$ from the signal source during the controller's active time is critical in determining errors caused by the input charging current. For source resistances less than $10k\Omega$ , $C_{IN}$ fully charges and no error is caused by the charging current. #### For $R_S > 10k\Omega$ For source resistances greater than $10k\Omega$ , $C_{IN}$ cannot fully charge, causing voltage errors. To minimize these errors, an input bypass capacitor, $C_S$ , should be used. Charge is shared between $C_{IN}$ and $C_S$ , causing a small voltage error. The magnitude of this error is $A_V = V_{IN} \cdot C_{IN} \cdot (C_{IN} + C_S)$ . This error can be made arbitrarily small by increasing $C_S$ . The averaging effect of the bypass capacitor, $C_S$ , causes another error term. Each time the input switches cycle between the plus and minus inputs, $C_{IN}$ is charged and discharged. The average input current due to this is $I_{AVG} = V_{IN} \cdot C_{IN} \cdot f_S$ , where $f_S$ is the sampling frequency. Because the input current is directly proportional to the differential input voltage, the LTC1041 can be said to have an average input resistance of $R_{IN} = V_{IN}/I_{AVG} = I/(f_S \cdot C_{IN})$ . Since two comparator inputs are connected in parallel, $R_{IN}$ is one half of this value (see typical curve of $R_{IN}$ versus Sampling Frequency). This finite input resistance causes an error due to the voltage divider between $R_S$ and $R_{IN}$ . The input voltage error caused by both of these effects is $V_{ERROR} = V_{IN} \left[ 2C_{IN}/(2C_{IN} + C_S) + R_S/(R_S + R_{IN}) \right]$ . Example: assume $f_S = 10$ Hz, $R_S = 1$ M, $C_S = 1\mu$ F, $V_{IN} = 1$ V, $V_{ERROR} = 1$ V( $66\mu$ V + $660\mu$ V) = $726\mu$ V. Notice that most of the error is caused by $R_{IN}$ . If the sampling frequency is reduced to 1Hz, the voltage error from the input impedance effects is reduced to 136 $\mu$ V. #### **Input Voltage Range** The input switches of the LTC1041 are capable of switching either to the V<sup>+</sup> supply or ground. Consequently, the input voltage range includes both supply rails. This is a further benefit of the sampling input structure. #### **Error Specifications** The only measurable errors on the LTC1041 are the deviations from "ideal" of the upper and lower switching levels (Figure 1b). From a control standpoint, the error in the SET POINT and deadband is critical. These errors may be defined in terms of $V_{IJ}$ and $V_{IJ}$ . SET POINT error $$\equiv \left(\frac{V_U + V_L}{2}\right) - SET POINT$$ deadband error $\equiv (V_H - V_L) - 2 \cdot DELTA$ The specified error limits (see electrical characteristics) include error due to offset, power supply variation, gain, time and temperature. ### Pulsed Power (V<sub>P-P</sub>) Output It is often desirable to use the LTC1041 with resistive networks such as bridges and voltage dividers. The power consumed by these resistive networks can far exceed that of the LTC1041 itself. At low sample rates the LTC1041 spends most of its time off. A switched power output, $V_{P\text{-}P},$ is provided to drive the input network, reducing its average power as well. $V_{P\text{-}P}$ is switched to V+ during the controller's active time ( $\approx 80 \mu s$ ) and to a high impedance (open circuit) when internal power is switched off. Figure 3 shows the $V_{P-P}$ output circuit. The $V_{P-P}$ output voltage is not precisely controlled when driving a load (see typical curve of $V_{P-P}$ Output Voltage vs Load Current). In spite of this, high precision can be achieved in two ways: (1) driving ratiometric networks and (2) driving fast settling references. In ratiometric networks all the inputs are proportional to $V_{P-P}$ (Figure 4). Consequently, the absolute value of $V_{P-P}$ does not affect accuracy. # APPLICATIONS INFORMATION Figure 3. V<sub>P-P</sub> Output Switch Figure 4. Ratiometric Network Driven by V<sub>P-P</sub> Figure 5. Driving Reference with V<sub>P-P</sub> Output If the best possible performance is needed, the inputs to the LTC1041 must completely settle within 4µs of the start of the comparison cycle ( $V_{P-P}$ high impedance to $V^+$ transition). Also, it is critical that the input voltages do not change during the 80µs active time. When driving resistive input networks with $V_{P-P}$ , capacitive loading should be minimized to meet the 4µs settling time requirement. Further, care should be exercised in layout when driving networks with source impedances, as seen by the LTC1041, of greater than $10k\Omega$ (see For $R_S > 10k\Omega$ ). In applications where an absolute reference is required, the $V_{P-P}$ output can be used to drive a fast settling reference. The LTC1009 2.5V reference settles in $\approx 2\mu s$ and is ideal for this application (Figure 5). The current through R1 must be large enough to supply the LT1009 minimum bias current ( $\approx 1mA$ ) and the load current, $I_1$ . #### **Internal Oscillator** An internal oscillator allows the LTC1041 to strobe itself. The frequency of the oscillation, and hence the sampling rate, is set with an external RC network (see typical curve, Sampling Rate R<sub>EXT</sub>, C<sub>EXT</sub>). R<sub>EXT</sub> and C<sub>EXT</sub> are connected as shown in Figure 1. To assure oscillation, R<sub>EXT</sub> must be between $100k\Omega$ and $10M\Omega$ . There is no limit to the size of C<sub>EXT</sub>. At low sampling rates, $R_{EXT}$ is very important in determining the power consumption. $R_{EXT}$ consumes power continuously. The average voltage at the OSC pin is approximately V+/2, giving a power dissipation of $P_{REXT} = (V^+/2)^2/R_{EXT}$ . Example: assume $R_{EXT}=1M\Omega$ , $V^+=5V$ , $P_{REXT}=(2.5)^2/10^6=6.25/\mu W$ . This is approximately four times the power consumed by the LTC1041 at $V^+=5V$ and $f_S=1$ sample/second. Where power is a premium, $R_{EXT}$ should be made as large as possible. Note that the power dissipated by $R_{EXT}$ is *not* a function of $f_S$ or $C_{EXT}$ . If high sampling rates are needed and power consumption is of secondary importance, a convenient way to get the maximum possible sampling rate is to make $R_{EXT}$ = $100 k\Omega$ and $C_{EXT}$ = 0. The sampling rate, set by the controller's active time, will nominally be $\approx 10 kHz$ . To synchronize the Sampling of the LTC1041 to an external frequency source, the OSC pin can be driven by a CMOS gate. A CMOS gate is necessary because the input trip points of the oscillator are close to the supply rails and TTL does not have enough output swing. Externally driven, there will be a delay from the rising edge of the OSC input and the start of the sampling cycle of approximately $5\mu$ s. LINEAR # TYPICAL APPLICATIONS #### **Motor Speed Controller** #### **Battery Charger** ### PACKAGE DESCRIPTION #### **N8 Package** 8-Lead PDIP (Narrow .300 Inch) (Reference LTC DWG # 05-08-1510) 1. DIMENSIONS ARE MILLIMETERS \*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm) #### S8 Package 8-Lead Plastic Small Outline (Narrow .150 Inch) (Reference LTC DWG # 05-08-1610) LW/TP 1202 1K REV A • PRINTED IN USA © LINEAR TECHNOLOGY CORPORATION 1985