## **Ordering Information** | Part Number | Temperature Range | Package | Lead Finish | |-------------|-------------------|------------|-------------| | MIC1832NY | −40° to +85°C | 8-Pin PDIP | Pb-Free | | MIC1832MY | –40° to +85°C | 8-Pin SOIC | Pb-Free | # **Pin Configuration** ## **Pin Description** | Pin Number | Pin Name | Pin Function | |------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | /PBRST | Pushbutton Reset input: This input is debounced and can be driven with external logic signals or by using a mechanical pushbutton to actively force a reset. All pulses less than 1ms in duration on the /PBRST pin are ignored; any pulse with a duration of 20ms or greater is guaranteed to cause a reset. | | 2 | TD | Time Delay input: This input selects the timebase used by the watchdog timer. When TD = 0V, the watchdog timeout period is set to a normal value of 150ms. When TD = open, the watchdog timeout period is set to a nominal value of 600ms. When TD = $V_{CC}$ , the watchdog period is 1.2s nominally. | | 3 | TOL | Tolerance Select input: This input selects whether 10% or 20% of $V_{CC}$ is used as the reset threshold voltage. When TOL = 0V, the 10% tolerance level is selected and when TOL = $V_{CC}$ , a 20% tolerance level is selected. | | 4 | GND | IC ground pin, 0V reference | | 5 | RST | RST is asserted high if either $V_{CC}$ goes below the reset threshold, the watchdog times out, or /PBRST is pulled low for a minimum of 20ms. RST remains asserted for one reset timeout period after $V_{CC}$ exceeds the reset threshold, after the watch times out, or after /PBRST goes high. | | 6 | /RST | /RST is asserted low if either $V_{CC}$ goes below the reset threshold, the watchdog times out, or /PBRST is pulled low for a minimum of 20ms. /RST remains asserted for one reset timeout period after $V_{CC}$ exceeds the reset threshold, after the watch times out, or after /PBRST goes high. Opendrain output | | 7 | /ST | Input to watchdog timer. If /ST does not see a transition from high to low within the watchdog timeout period, RST and /RST are asserted. | | 8 | VCC | Primary supply input. | # **Absolute Maximum Ratings**(1) # Operating Ratings<sup>(2)</sup> | Terminal Voltage | | |---------------------------------------|---------------------------| | V <sub>CC</sub> | | | All other inputs | 0.3V to $(V_{CC} + 0.3V)$ | | Input Current | | | V <sub>CC</sub> | 250mA | | GND, all other inputs | | | Lead Temperature (soldering, 10 sec.) | 300°C | | Storage Temperature | 65°C to 150°C | | | | | Operating Temper | ature Range | |-------------------|--------------| | MIC1832M/N. | 40°C to 85°C | | Power Dissipation | 700mW | ### **Electrical Characteristics** $V_{CC} = 1.4V$ to 5.5V; $T_A = Operating Temperature Range;$ **bold** $values indicate <math>-40^{\circ}C \le T_A \le +85^{\circ}C$ , unless noted. | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------------------------------|-------------------------------------------|-----------------------|------|-----------------------|-------| | Supply Voltage Range | V <sub>CC</sub> | 1.4 | | 5.5 | V | | Supply Current | $I_{CC} @ V_{CC} = 5V^{(3)}$ | | 18 | 30 | μA | | | $I_{CC} @ V_{CC} = 3.3V^{(3)}$ | | 15 | 25 | μA | | /ST and /PBRST Input Levels | V <sub>IH</sub> <sup>(4)</sup> | 2 | | V <sub>CC</sub> + 0.3 | V | | | V <sub>IH</sub> <sup>(5)</sup> | V <sub>CC</sub> - 0.4 | | V <sub>CC</sub> + 0.3 | V | | | V <sub>IL</sub> | -0.3 | | 0.5 | V | | Input Leakage, /ST <sup>(6)</sup> | I <sub>IL</sub> | | | ±1 | μA | | Output Voltage, /RST, RST | $I_{SOURCE} = 350\mu A$ , $V_{CC} = 3.3V$ | 2.4 | | | V | | Output Voltage, /RST, RST | $I_{SINK}$ = 10mA, $V_{CC}$ = 3.3V | | | 0.4 | V | | Output Voltage | $V_{CC} = 1.4V$ , $I_{SINK} = 50\mu A$ | | | 0.3 | V | | V <sub>CC</sub> 10% Trip Point (Reset Threshold Voltage) | TOL = Gnd | 2.80 | 2.88 | 2.97 | V | | V <sub>CC</sub> 20% Trip Point (Reset Threshold Voltage) | TOL = V <sub>CC</sub> | 2.47 | 2.55 | 2.64 | V | | Input Capacitance, /ST, TOL | C <sub>IN</sub> <sup>(7)</sup> | | | 5 | pF | | Output Capacitance, /RST, RST | C <sub>OUT</sub> <sup>(7)</sup> | | | 7 | pF | ### Notes: - 1. Exceeding the absolute maximum rating may damage the device. - 2. The device is not guaranteed to function outside its operating rating. - 3. $I_{CC}$ is measured with /PBRST and all outputs open and inputs within 0.5V of supply rails. - 4. Measured with $V_{CC} \ge 2.7V$ . - 5. Measured with $V_{\text{CC}}$ < 2.7V. - 6. /PBRST has an internal pull-up resistor to $V_{CC}$ (typ. $40k\Omega$ ). - 7. Guaranteed by design at $T_A = 25$ °C. ### **AC Electrical Characteristics** $V_{CC} = 1.4 \text{V}$ to 5.5 V $T_A = \text{Operating Temperature Range}$ ; **bold** values indicate $-40^{\circ}\text{C} \le T_A \le +85^{\circ}\text{C}$ , unless noted. | Parameter | Condition | Min | Тур | Max | Units | |-------------------------------------------------------------------|-----------------------------------------|------|------|------|-------| | /PBRST Min. Pulse Width, t <sub>PB</sub> | /PBRST = V <sub>IL</sub> <sup>(1)</sup> | 20 | | | ms | | /PBRST Delay, t <sub>PBD</sub> | | 1 | 4 | 20 | ms | | Reset Active Time, t <sub>RST</sub> | | 250 | 610 | 1000 | ms | | /ST Pulse Width, t <sub>ST</sub> | | 20 | | | ns | | /ST Timeout Period, t <sub>TD</sub> | TD = 0V | 62.5 | 150 | 250 | ms | | | TD = Open | 250 | 600 | 1000 | ms | | | TD = V <sub>CC</sub> | 500 | 1200 | 2000 | ms | | V <sub>CC</sub> Fall Time, t <sub>F</sub> | | 40 | | | μs | | V <sub>CC</sub> Rise Time, t <sub>R</sub> | | 0 | | | ns | | $V_{\text{CC}}$ Detect to /RST Low and RST High, $t_{\text{RPD}}$ | V <sub>CC</sub> Falling <sup>(2)</sup> | | 5 | 8 | μs | | V <sub>CC</sub> Detect to /RST Low and RST Low, t <sub>RPD</sub> | V <sub>cc</sub> Falling <sup>(1)</sup> | 250 | 610 | 1000 | μs | #### Notes: - 1. /PBRST must be held low for a minimum of 20ms to guarantee a reset. - 2. $V_{CC}$ falling at 8.5mV/ $\mu$ s. ## **Timing Diagrams** Figure 1. Power-Up/Power-Down Sequence Figure 2. Watchdog Input Figure 3. Pushbutton Reset ### **Application Information** #### **Power Monitor** The /RST and RST pins are asserted whenever $V_{\rm CC}$ falls below the reset threshold voltage determined by the TOL pin. A 10% of 3.3V tolerance level (2.97V reset threshold voltage) can be selected by connecting the TOL pin to ground. A 20% of 3.3V tolerance level (2.64V reset threshold voltage) can be selected by connecting the TOL pin to VCC. The reset pins will remain asserted for a period of 250ms after $V_{\rm CC}$ has risen above the reset threshold voltage. The reset function ensures that the microprocessor is properly reset and powers up into a known condition after a power failure. /RST will remain valid with $V_{\rm CC}$ as low as 1.4V. ### **Watchdog Timer** The microprocessor can be mounted by connecting the /ST pin (watchdog input) to a bus line or I/O line. If a high-to-low does not occur on the /ST pin within the watchdog timeout period determined by the TD pin (see the Electrical Characteristics Table), the /RST and the RST will remain asserted for 250ms. A minimum pulse of 20ns or any transition high-to-low on the /ST pin resets the watchdog timer. The watchdog timer is reset if /ST sees a valid transition within the watchdog timeout period. ### **Pushbutton Reset Input** The /PBRST input can be driven with a manual pushbutton switch or with external logic signals. The input is internally debounced and requires an active low signal to force the reset outputs into their active states. The /PBRST input recognizes any pulse that is 20ms or longer in duration and ignores all pulses that are less than 1ms in duration. ### **Block Diagram** ## Package Information<sup>(1)</sup> 8-Pin DIP (N) 8-Pin SOIC (M) #### Note: 1. Package information is correct as of the publication date. For updates and most current information, go to www.micrel.com. #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2000 Micrel, Incorporated.