# **ABSOLUTE MAXIMUM RATINGS**

### (Note 1)

| ,                                                    |
|------------------------------------------------------|
| Supply Voltage (V <sub>CC</sub> )0.3V to 6.5V        |
| Input Voltages                                       |
| ON, IN1-IN40.3V to V <sub>CC</sub> + 0.3V            |
| PGT, TMR, HYS/CFG0.3V to V <sub>CC</sub> + 0.3V      |
| Open-Drain Output Voltages                           |
| FAULT, DONE0.3V to V <sub>CC</sub> + 0.3V            |
| Output Voltages                                      |
| (OUT1 - OUT4) (Note 5)0.3V to V <sub>CC</sub> + 4.5V |
| Operating Temperature Range                          |
| LTC2924C0°C to 70°C                                  |
| LTC2924I40°C to 85°C                                 |
| Storage Temperature Range65°C to 150°C               |
| Lead Temperature (Soldering, 10 sec)300°C            |
| · · · · · · · · · · · · · · · · · · ·                |

### PIN CONFIGURATION



# **ORDER INFORMATION**

| LEAD FREE FINISH  | TAPE AND REEL    | PART MARKING | PACKAGE DESCRIPTION  | TEMPERATURE RANGE |
|-------------------|------------------|--------------|----------------------|-------------------|
| LTC2924CGN#PBF    | LTC2924CGN#TRPBF | 2924         | 16-Lead Plastic SSOP | 0°C to 70°C       |
| LTC2924IGN#PBF    | LTC2924IGN#TRPBF | 29241        | 16-Lead Plastic SSOP | -40°C to 85°C     |
| LEAD BASED FINISH | TAPE AND REEL    | PART MARKING | PACKAGE DESCRIPTION  | TEMPERATURE RANGE |
| LTC2924CGN        | LTC2924CGN#TR    | 2924         | 16-Lead Plastic SSOP | 0°C to 70°C       |
| LTC2924IGN        | LTC2924IGN#TR    | 29241        | 16-Lead Plastic SSOP | -40°C to 85°C     |

Consult LTC Marketing for parts specified with wider operating temperature ranges.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

# **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 3V$ to 6V, unless otherwise noted.

| SYMBOL                 | PARAMETER CONDITIONS                                 |                                                                          |   | MIN                   | TYP                          | MAX                 | UNITS  |
|------------------------|------------------------------------------------------|--------------------------------------------------------------------------|---|-----------------------|------------------------------|---------------------|--------|
| Supply                 |                                                      |                                                                          |   |                       |                              |                     |        |
| $V_{CC}$               | Input Supply Range                                   |                                                                          | • | 3                     |                              | 6                   | V      |
| I <sub>CC</sub>        | Input Supply Current                                 |                                                                          | • |                       | 1.5                          | 3                   | mA     |
| ON Thresho             | ld                                                   |                                                                          |   |                       |                              |                     |        |
| V <sub>ON(TH)</sub>    | ON, Low to High Threshold                            |                                                                          | • | 0.6000                | 0.6060                       | 0.6121              | V      |
| V <sub>OFF(TH)</sub>   | ON, High to Low Threshold                            |                                                                          | • | 0.6014                | 0.6074                       | 0.6135              | V      |
| IN1-IN4 Thr            | eshold                                               |                                                                          |   |                       |                              |                     |        |
| V <sub>ON(TH)</sub>    | IN1-IN4 Low to High Threshold                        |                                                                          | • | 0.6020                | 0.6081                       | 0.6142              | V      |
| V <sub>OFF(TH)</sub>   | IN1-IN4 High to Low Threshold                        |                                                                          | • | 0.6026                | 0.6087                       | 0.6148              | V      |
| ON, IN1-IN4            | Characteristics                                      |                                                                          |   |                       |                              |                     |        |
| V <sub>FAULT</sub>     | ON, IN1-IN4 High Speed Low Fault Threshold           |                                                                          | • | 0.33                  | 0.4                          | 0.48                | V      |
| I <sub>ON(HYS)</sub>   | ON, IN1-IN4 Hysteresis Current Range                 | V <sub>ON</sub> ≥ V <sub>ON(TH)</sub> (Note 2)                           | • | 0.5                   |                              | 50                  | μА     |
| I <sub>ON(ERROR)</sub> | ON, IN1-IN4 Hysteresis Current Error                 |                                                                          | • |                       |                              | ±22<br>±10          | %<br>% |
| I <sub>LEAK</sub>      | ON, IN1-IN4 Leakage (Below Threshold)                | $V_{ON(TH)} = 0.5V$                                                      | • |                       | 2                            | ±100                | nA     |
| V <sub>ON(HYS)</sub>   | ON, IN1-IN4 Minimum Hysteresis Voltage               | I <sub>HYS</sub> • R <sub>IN</sub> (Note 6)                              | • | 4                     |                              |                     | mV     |
| 0UT1-0UT4              | Characteristics                                      |                                                                          |   |                       |                              |                     |        |
| V <sub>OUT(EN)</sub>   | OUT1-OUT4 Gate Drive Voltage                         | $I_{OUT} = 0$                                                            |   | V <sub>CC</sub> + 4.5 |                              | V <sub>CC</sub> + 6 | V      |
| I <sub>OUT(EN)</sub>   | OUT1-OUT4 On Current                                 | OUT $n$ On, $V_{OUT} = (V_{CC} + 4V)$                                    | • | 8.6                   | 10                           | 11.2                | μА     |
| R <sub>OUT(OFF)</sub>  | OUT1-OUT4 Off Resistance to GND                      | OUT <i>n</i> Off, I <sub>OUT</sub> = 2mA                                 | • |                       |                              | 240                 | Ω      |
| HYS Charac             | teristics                                            |                                                                          |   |                       |                              |                     |        |
| R <sub>HYS</sub>       | HYS Current Programming Resistor Range               | (Notes 2, 3)                                                             |   | 10k                   |                              | 1M                  | Ω      |
| V <sub>HYS</sub>       | HYS Programming Voltage                              | R <sub>HYS</sub> Tied to GND<br>R <sub>HYS</sub> Tied to V <sub>CC</sub> |   |                       | 0.5<br>V <sub>CC</sub> – 0.5 |                     | V      |
| TMR Charac             | teristics                                            |                                                                          |   |                       |                              |                     |        |
| I <sub>TMR</sub>       | Timer Pin Output Current                             | Timer On, V <sub>TMR</sub> ≤ 0.9V                                        | • | 4                     | 5                            | 6                   | μА     |
| $V_{TH(HI)}$           | Timer High Voltage Threshold                         | V <sub>CC</sub> = 5V                                                     |   | 0.93                  | 1                            | 1.07                | V      |
| PGT Charac             | teristics                                            |                                                                          |   |                       |                              |                     |        |
| I <sub>PGT</sub>       | Power Good Timer Pin Output Current                  | Power Good Timer On, V <sub>PGT</sub> ≤ 0.9V                             | • | 4                     | 5                            | 6                   | μА     |
| V <sub>PGT</sub>       | Power Good Timer Fault Detected Voltage<br>Threshold | V <sub>CC</sub> = 5V                                                     |   | 0.93                  | 1                            | 1.07                | V      |

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}\text{C}$ . $V_{CC} = 3V$ to 6V, unless otherwise noted.

| SYMBOL                  | PARAMETER                                                                               | CONDITIONS                                 |   | MIN | TYP | MAX | UNITS |
|-------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------|---|-----|-----|-----|-------|
| DONE Chara              | cteristics                                                                              |                                            |   | ,   |     |     |       |
| R <sub>D(L0)</sub>      | DONE Pin Pull-Down Resistance to GND                                                    | DONE = Low, I = 2mA                        | • |     |     | 100 | Ω     |
| I <sub>D(HI)</sub>      | DONE Pin Off Leakage Current                                                            | DONE = High                                | • |     |     | 15  | μА    |
| FAULT Chara             | cteristics                                                                              |                                            |   |     |     |     |       |
| R <sub>FAULT (LO)</sub> | FAULT Pin Pull-Down Resistance to GND                                                   | FAULT Being Pulled Low Internally, I = 2mA | • |     |     | 400 | Ω     |
| I <sub>FAULT(HI)</sub>  | FAULT Pin Off Leakage Current                                                           | FAULT High                                 | • |     |     | 2   | μА    |
| V <sub>FAULT(HI)</sub>  | Voltage Above Which an Externally Generated FAULT Condition Will Not be Detected        |                                            | • | 1.6 |     |     | V     |
| V <sub>FAULT(LO)</sub>  | Voltage Below Which an Externally Generated                                             |                                            | • |     |     | 0.6 | V     |
|                         | FAULT Condition Will be Detected                                                        |                                            |   |     |     |     |       |
| R <sub>F(EXT)</sub>     | External Pull-Up Resistance                                                             |                                            | • | 10  |     |     | kΩ    |
| t <sub>FAULT</sub>      | Externally Commanded FAULT Below V <sub>FAULT(LO)</sub> to OUT1-OUT4 Pull-Down On Delay |                                            | • |     |     | 1   | μs    |
| t <sub>FAULT(MIN)</sub> | Externally Commanded FAULT Minimum Time<br>Below V <sub>FAULT(LO)</sub>                 | (Note 4)                                   |   | 1   |     |     | μs    |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** Hysteresis current must be 500nA minimum. Hysteresis current may exceed  $50\mu$ A, but accuracy is not guaranteed.

Note 3: HYS/CFG pin must be pulled to GND or  $V_{CC}$  with an external resistor. See Applications Information for details.

**Note 4:** Determined by design, not production tested. External circuits pulling down on the  $\overline{FAULT}$  pin must maintain the signal below  $V_{FAULT(LO)}$  for  $\geq 1 \mu s$ .

**Note 5:** Internal circuits may drive the OUT*n* pins higher than the Absolute Maximum Ratings.

Note 6:  $R_{\text{IN}}$  is the parallel combination of the two resistors forming the resistive divider connected to the ON and IN1-IN4 pins.

# TYPICAL PERFORMANCE CHARACTERISTICS















### PIN FUNCTIONS

**IN1-IN4 (Pins 1, 2, 3, 4):** Sequenced Power Supply Monitor Input. Connect this pin to an external resistive divider between each sequenced power supply and GND. During Power On sequencing, 0.61V (typ) at this pin indicates that the sequenced power supply (enabled with each of the OUT1-OUT4 pins) has reached the desired Power On sequence voltage. A hysteresis current (programmed by the HYS pin) is sourced out of each of the IN1-IN4 pins after the 0.61V threshold is detected. During the Power Off sequence, 0.61V at this pin indicates that the sequenced power supply has reached the desired Power Off voltage. The hysteresis current is removed after the 0.61V threshold is detected.

OUT1-OUT4 (Pins 5, 6, 7, 8): Sequenced Power Supply Enable. Connect this pin to the shutdown pin or an external series N-channel MOSFET gate for each power supply being sequenced. (A low at this pin means the sequenced power supply is commanded to turn off.) When disabled, each output is connected to GND with a resistance of <240 $\Omega$ . When enabled, each output is connected to an internally generated charge pump supply (nominally  $V_{CC}$  + 5V) via an internal  $10\mu A$  (typ) current source.

**FAULT (Pin 9):** Fault Pin. Pull this pin high with an external 10k resistor. The LTC2924 will pull this pin low if a fault condition is detected (see Applications Information for details). Pulling this pin low externally causes a simultaneous unsequenced Power Off.

**DONE (Pin 10):** Done Pin. Pull this pin high with an external 10k resistor. This open-drain output pulls low at the completion of the Power-On sequence. At the end of the Power Off sequence, the LTC2924 floats this pin. For cascading multiple LTC2924s, see Application Information for connecting the DONE pin.

 $V_{CC}$  (Pin 11): LTC2924 Power Supply Input. All internal circuits are powered from this pin.  $V_{CC}$  should be connected to a low noise power supply voltage and should be bypassed with at least a  $0.1\mu F$  capacitor to the GND pin in close proximity to the LTC2924.

**PGT (Pin 12):** Power Good Timer. The PGT pin sets the time allowed for a power supply to turn on after being enabled with the OUT1-OUT4 pins. Connecting a capacitor between this pin and ground programs a 200mS/ $\mu$ F duration. The PGT pin is reset before each of the OUT1-OUT4 pins are asserted. If the voltage at the PGT pin reaches 1V, a fault condition is asserted. The PGT pin must be connected directly to ground to disable the power good timer function. Keep the ratio  $C_{PGT}/C_{TMR}$  between 1 and 100.

**GND (Pin 13):** Ground. All internal circuits are returned to the GND pin. Connect this pin to the ground of the power supplies that are being sequenced.

TMR (Pin 14): Timer. A capacitor connected between this pin and ground sets the time delay between a supply ready (IN1-IN4) signal and the enabling of the next power supply in the sequence (OUT1-OUT4), with a 200mS/ $\mu$ F duration. The TMR pin may be left floating if no delay is required between supplies being sequenced on or off. The PGT pin should be grounded if the TMR pin is left floating. If an internal fault condition occurs, TMR will indicate so by going to  $V_{CC}$  until the fault condition is cleared. Do not connect any other circuits to the TMR pin.

**HYS/CFG (Pin 15):** Hysteresis Current Setting and Cascade Configuration. Connecting a resistor between this pin and GND programs a 0.5/R<sub>EXT</sub> (typ) hysteresis current which is sourced out of each IN and ON pin. When multiple LTC2924s are cascaded, the HYS/CFG pin is also used to configure the position of the *first* LTC2924. See Applications Information for details.

**ON (Pin 16):** On Pin. Commands the LTC2924 to sequence the power supplies up (Power On sequence) or down (Power Off sequence). Typically connected to a system controller. Hysteresis current is applied to this pin when above 0.61V (typ). This pin has a precision 0.61V threshold and can be used to sense a nonsequenced power supply's voltage to start the Power On sequence. See Applications Information for details. For cascading multiple LTC2924s, see Applications Information for connecting the ON pin.

# **FUNCTIONAL DIAGRAM**





### **OPERATION**



Figure 1. Power On and Power Off Sequence for Four Supplies

The LTC2924 is a power supply sequencer designed for use with external N-channel MOSFETs or power supplies with shutdown pins. Four power supplies can be fully sequenced by a single LTC2924 (see Figure 1). An internally regulated charge pump provides ( $V_{\rm CC}$  + 5V) gate voltages for driving external logic-level and sub-logic level MOSFETs. Adding a single capacitor enables an adjustable time delay between power supplies during both Power On and Power Off sequencing. A second capacitor can be added to enable a power good timer which detects the failure of any power supply to turn on within the set time.

The ON pin signal is used to command the LTC2924 to start the Power On and Power Down sequences. To command the Power On sequence, the ON pin is pulled above 0.61V by a system controller or a resistive divider from a power supply. A voltage comparator senses the ON command and signals the sequencing logic to start the Power On sequence.

When the Power On sequence starts, the TMR grounding switch is released and a  $5\mu A$  current source charges an external capacitor,  $C_{TMR}$  (see Figure 2). When the voltage on this capacitor exceeds 1V, a comparator signals the



Figure 2. On Sequence for Four Supplies

2924fb



### **OPERATION**

logic, which starts the charge pump and enables OUT1 to turn on the first power supply. The power good timer circuit is also enabled by turning off the switch that is shorting the external capacitor to ground and enabling a  $5\mu$ A current source to charge the  $C_{PGT}$  capacitor.

The output circuit responds by opening a switch, which is shorting the OUT1 pin to ground and enabling a  $10\mu A$  current source, which is connected to the charge pump. The OUT1 pin can be connected to either the shutdown pin of a power supply or the gate of a N-channel MOSFET that is in series with the output of the sequenced power supply.

As the power supply turns on, the resistive divider connected to the IN1 pin starts to drive up the voltage at the IN1 pin. When the voltage at this pin exceeds 0.61V, the comparator signals the logic that the first power supply is on. At this time a current is sourced out of the IN1 pin which serves as the hysteresis current for the input comparator. This allows the application to choose a lower Power Off voltage sense during the Power Off sequence. The power good timer (PGT) circuit is signaled and resets the PGT capacitor. The timer circuit is enabled and the cycle repeats until the last power supply has turned on.

When the last power supply has turned on, the  $\overline{\text{DONE}}$  pin pull-down switch is turned on to signal that the Power On sequence has completed.

If a power supply fails to turn on after it is enabled and the voltage at the PGT pin exceeds 1V, the LTC2924 will disable all power supplies by pulling all OUT pins to ground. A fault condition will be indicated by the FAULT pin pulling low.

The hysteresis current sourced at the ON pin and each IN pin is set at the HYS/CFG pin. The current is determined

by an external resistor nominally pulled to ground. The hysteresis current is  $0.5V/R_{HYS}$ .

The Power Off sequence is initiated by pulling the ON pin below 0.61V after a Power On sequence has completed (see Figure 3). The Power Off sequence turns off the power supplies in the reverse order of the Power On sequence. OUT4 is turned off first. The timer function is used between each supply being sequenced down. The PGT is not used. The end of the Power Off sequence is indicated by the LTC2924 floating the DONE pin.



Figure 3. 4-Power Supply Power Off Sequence

Up to five supplies can be sequenced to a sixth master supply by a single LTC2924 (Figure 4). The turn on of the first power supply is sensed by the ON pin. Power supplies two through five are enabled by the OUT1 through OUT4 pins, and their turn on sensed by the IN1 through IN4 pins respectively. The last power supply is enabled by the DONE pin, which is generally connected through an inverter. This application is used where power supplies are sequentially sequenced on and the turn off is simultaneous. Multiple LTC2924s can be cascaded to facilitate sequencing of eight or more power supplies. See the Cascading Multiple LTC2924s section.

### Selecting the Hysteresis Current and IN Pin Feedback Resistors

The IN1-IN4 pins are connected to a sequenced power supply with a resistive divider. The resistors are calculated by first selecting a hysteresis current,  $I_{HYS}$ , and calculating  $R_{HYS}$ :

$$R_{HYS} = \frac{0.5V}{I_{HYS}}; 0.5\mu A \le I_{HYS} \le 50\mu A$$

For each sequenced power supply, choose a voltage when the power supply is considered to be On during



Figure 4. 6-Power Supply Sequencer Block Diagram



a Power On sequence ( $V_{ON}$ ) and Off during a Power Off sequence ( $V_{OFF}$ ).

Referring to Figures 5 and 6, each set of resistors can then be calculated by:

$$R_{B} = \frac{V_{ON} - V_{OFF}}{I_{HYS}}$$

$$R_{A} = \frac{R_{B} \cdot 0.61V}{V_{ON} - 0.61V}$$

In the following example (Figure 5)  $I_{HYS}$  is  $50\mu A$ . This corresponds to a  $R_{HYS}$  resistor of:



Figure 5. Designing I<sub>HYS</sub>, Feedback Resistors

$$R_{HYS} = \frac{0.5V}{50\mu A} = 10k\Omega$$

In Figure 5,  $V_{ON}$  = 2.2V and  $V_{OFF}$  = 1V. Using the equations provided above:

$$R_{B} = \frac{2.2V - 1V}{50\mu A} = 24k\Omega$$

$$R_{A} = \frac{24k\Omega \cdot 0.61V}{2.2V - 0.61V} = 9.2k\Omega$$

### **Hysteresis Voltage Check**

After calculating the resistors  $R_B$  and  $R_A$ , check to make sure the hystersis voltage at the ON and IN1-IN4 pins is greater than 4mV. Use the following equation:

$$V_{HYS} = \frac{(V_{ON} - V_{OFF}) \cdot R_A}{R_A + R_B}$$

For this example:

$$V_{HYS} = \frac{(2.2V - 1V) \cdot 9.2k\Omega}{9.2k\Omega + 24k\Omega} = 0.33V$$

which is greater than 4mV.



Figure 6. Typical Power Supply Sequencer



Minimize stray capacitance on the ON and IN1-IN4 pins. As a practical matter, lay out these resistors as close to the LTC2924 as possible.

### **Details of Resistor Calculations**

In this example, the voltage at the IN pins is 0.61V when the LTC2924 detects that the power supply is On during a Power On sequence or Off during a Power Off sequence.

The delta voltage,  $\Delta V$ , represents the difference:

$$\Delta V = 2.2V - 1V = 1.2V$$

This delta voltage on  $R_B$  will be equal to the product of hysteresis current  $I_{HYS}$  and  $R_B$ . Therefore:

$$R_B = \frac{\Delta V}{I_{HYS}} = \frac{1.2V}{50\mu A} = 24k\Omega$$

The current I<sub>RB</sub> at the Power On voltage of 2.2V is:

$$I_{RB} = \frac{2.2V - 0.61V}{24k} = 66\mu A$$

During the Power On sequence,  $I_{HYS} = 0$ , so  $I_{FB}$  is equal to  $I_{RB}$  and  $R_A$  is:

$$R_A = \frac{0.61}{66\mu A} = 9.2k$$

### **V<sub>OFF</sub>** Precaution

Use caution if designs call for  $V_{OFF}$  voltages less than ~0.8V. Many loads stop using significant current at this level, and the power supply may take a long time to go below this voltage. If  $V_{OFF}$  voltages at or less than this voltage are necessary, consider adding an extra resistive load at the output of the power supply to ensure it discharges in a reasonable amount of time.

### **Selecting the Timing Capacitor**

During the Power On sequence, the timer is used to create a delay between the time one supply reaches the On threshold and the next supply is enabled. During the Power Off sequence, the timer is used to create a delay between the time one supply reaches the Off threshold and the next supply is disabled. Select the timing capacitor with the following equation:

$$C_{TMR} [\mu F] = t_{DELAY} \cdot 5\mu F/s$$

Leaving the TMR pin unconnected will generate the minimum delay. If the TMR pin is unconnected then the PGT pin should be grounded. The accuracy of the time delay will be affected by the capacitor leakage (the nominal charge current is  $5\mu A$ ) and capacitor tolerance. A low leakage ceramic capacitor is recommended.

### Selecting the Power Good Timer (PGT) Capacitor

During the Power On sequence, the PGT can be used to detect the failure of a power supply to reach the desired On voltage. The PGT is enabled each time a power supply is enabled by the OUT1-OUT4 pins. The PGT is reset each time an IN1-IN4 pin detects that a power supply is at the desired On voltage. Select the PGT timeout capacitor with the following equation:

$$C_{PGT}[\mu F] = t_{PGT} \cdot 5\mu F/s$$

If no PGT is desired, the PGT pin must be shorted to ground. The accuracy of the PGT timeout will be affected by the capacitor leakage (the nominal charge current is  $5\mu A$ ) and capacitor tolerance. A low leakage ceramic capacitor is recommended. The ratio of  $C_{PGT}/C_{TMR}$  should be kept between 1 and 100. If a  $C_{PGT}$  value is required that exceeds the maximum ratio of  $C_{PGT}/C_{TMR}$  then  $C_{TMR}$  should be increased appropriately.





Figure 7. Cascading Two LTC2924s to Fully Sequence Up to Eight Power Supplies



Figure 8. Cascading Three LTC2924s to Fully Sequence Up to 12 Power Supplies

### Cascading Multiple LTC2924s

Two or more LTC2924s may be cascaded to fully sequence 8,12 or more power supplies. Figures 7 and 8 show how to configure the LTC2924 to sequence 8 and 12 power supplies. To sequence more power supplies, use the circuit in Figure 8 and add more LTC2924s in the middle.

Notice that the *last* LTC2924 in the cascade string must have a pull-up resistor on the  $\overline{\text{DONE}}$  pin. Any LTC2924 that is not the *first* in the cascade string should have the hysteresis current setting resistor, R<sub>HYS</sub>, pulled to V<sub>CC</sub> instead of ground. The value of the R<sub>HYS</sub> resistor remains unchanged. The  $\overline{\text{FAULT}}$  pins should all be connected together and pulled up with a single 10k resistor.

Care should be taken when designing a circuit cascading multiple LTC2924s. Use the following guidelines:

- All V<sub>CC</sub> and ground pins for the LTC2924s in the cascade chain must be connected to the same power supply.
- The ground pins should be connected via a ground plane.
- Cascaded LTC2924s communicate using a combination of levels and pulses which do not look like the normal output of a DONE pin nor input to an ON pin. Do not connect any other components to the node between the DONE and ON pins. Keep the parasitic capacitance on this node below 75pF. Care should be taken when routing a circuit trace between DONE and ON. If possible, run the trace adjacent to the ground plane, and/or shield the trace with a ground trace on either side. Leakage currents must be maintained below 2μA on this node.





Figure 9. Connecting Unused OUT and IN Pins

### **Connecting Unused OUT and IN Pins**

Figure 9 shows how to connect unused OUT and IN pins on the LTC2924. Unused OUT-IN pairs must be connected together to ensure proper operation.

### **Fault Detection**

The LTC2924 has sophisticated fault detection which can detect:

- Power On and Power Off sequence errors
- System controller command errors
- Power On timeout failure (with the power good timer enabled)
- Externally commanded faults (FAULT pin pulled low)

If any of the above faults are detected, the LTC2924 immediately pulls the OUT1-OUT4 pins low turning off all of the power supplies. If the fault condition is detected in one of the supplies controlled by the LTC2924 (an "internally generated" fault), the FAULT pin is immediately pulled low indicating the fault condition.

### **Clearing the Fault Condition**

In order to clear the fault condition within the LTC2924, the following conditions must exist:

- All four IN pins must be below 0.61V
- The ON pin must be below 0.61V
- In the case of an externally generated fault, the FAULT pin must not be pulled down.

### **Fault Condition Indicator**

If the LTC2924 receives a commanded fault (a cascaded LTC2924 or an external source pulls down on the FAULT pin) the LTC2924 will pull the TMR pin low. If the LTC2924 has detected the fault itself (from its internal fault detection circuits) it will indicate so by raising the TMR pin to  $V_{CC}.$  This internal/external fault indicator can be especially helpful while searching for the source of a fault condition when multiple LTC2924s are cascaded.

If a fault occurs when the ON pin is high, the fault status indication on the TMR pin will remain valid until the ON pin goes low.

LINEAR TECHNOLOGY

Note that the TMR pin may take a while to reach the  $V_{CC}$  voltage. The pin is pulled to  $V_{CC}$  with the same  $5\mu A$  current source used for the TMR function. The larger the timer capacitor, the longer this will take. To estimate the amount of time required for the TMR pin to reach  $V_{CC}$  in a fault condition, multiply the normal timer duration by  $V_{CC}$  (in Volts). See Figures 7 and 8 for FAULT pin connections when two or more LTC2924 chips are cascaded.

### **Sequence Errors**

The LTC2924 keeps track of power supplies that should be on during the Power On sequence and the Power Off sequence. The LTC2924 also monitors each IN pin after all of the power supplies have sequenced on. If a power supply (as monitored at the IN1-IN4 pins) goes low when it should be high, a fault condition is detected. All four OUT pins are pulled low and the FAULT pin will be pulled low.

The precision voltage threshold for detection of a sequence error at any of the IN1-IN4 pins is the same as the normal threshold ( $\sim$ 0.61V). The precision voltage comparators used in the LTC2924 employ a sampled technique to improve accuracy. The sample time is approximately 20µs. To improve the speed of detection for a sequence error, a second high speed comparator is used for detecting a low power supply. The voltage threshold for the high speed comparators is approximately 0.4V ( $V_{ON(FAULT)}$ ). Voltages sensed below this threshold when a power supply should be ON will cause a fault in  $\sim$ 1µs.

### **System Controller ON Command Errors**

Once the LTC2924 receives the Power On command via the ON pin, the ON pin must remain above 0.61V until the Power On sequence has completed (e.g. DONE is asserted). Removing the ON command before the LTC2924 Power On sequence has completed is considered a fault condition. All of the OUT1-OUT4 pins that are already high will be pulled low and the FAULT pin will be pulled low.

The same is true for the Power Off sequence. If the LTC2924 has completed the Power On sequence and the ON pin goes low, the ON pin must remain below 0.61V until the Power Off sequence has completed. Raising the ON pin above 0.61V before the Power Off sequence has completed is considered a fault condition. Any OUT*n* pins that are still high will immediately be pulled low and the FAULT pin will be pulled low.

### **Power On Timeout Errors**

If the LTC2924 PGT is being used (not tied to ground) a fault condition will be detected when the PGT pin goes above ~1V. If this occurs during Power On, all of the OUT1-OUT4 pins that are already high will be pulled low and the FAULT pin will be pulled low.

### **Externally Commanded Faults**

If an external circuit pulls the FAULT pin low, an external fault condition is detected and all OUT pins will be pulled low. After sensing the Externally Commanded Fault, the LTC2924 will also pull down on the FAULT pin until the conditions for clearing the fault condition exist (see Clearing the Fault Condition).



### **Series MOSFET Power Supply Sequencer**



### **Power-Up Sequence**



### Power-Down Sequence



### **Shutdown Pin Power Supply Sequencer**



# Power On Sequence Timer Delay Longer than Power Off Sequence Timer Delay



### 2-Supply Sequencer with Delayed Sense Pin, One Channel Unused







### **Precision Negative Rail Sequencer**



# Power-Up Sequence 5V/DIV 5V/DIV 5V/DIV 2V/DIV 10ms/DIV 5V 2824 TA07b



### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

### **GN Package** 16-Lead Plastic SSOP (Narrow .150 Inch)

(Reference LTC DWG # 05-08-1641)

 $(\overline{0.203 - 0.305})$ 

TYP









- 2. DIMENSIONS ARE IN  $\frac{\text{INCHES}}{\text{(MILLIMETERS)}}$
- 3. DRAWING NOT TO SCALE
- \*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE
- \*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE



# **REVISION HISTORY** (Revision history begins at Rev B)

| REV | DATE  | DESCRIPTION                                                                                                                     | PAGE NUMBER |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------|-------------|
| В   | 02/12 | Updated PGT and TMR pin descriptions in Pin Functions.                                                                          | 6           |
|     |       | Updated Selecting the Timing Capacitor and Selecting the Power Good Timer (PGT) Capacitor sections of Applications Information. | 12          |
|     |       | Revision to Typical Application drawing TA06a.                                                                                  | 19          |

12V 3-Supply Sequencer with LTC2924 Power Supplied by a Zener Shunt Regulator



## **RELATED PARTS**

| PART NUMBER         | DESCRIPTION                                   | COMMENTS                                            |
|---------------------|-----------------------------------------------|-----------------------------------------------------|
| LTC2920-1/LTC2920-2 | Single/Dual Power Supply Margining Controller | Symmetric/Asymmetric High and Low Voltage Margining |
| LTC2921/LTC2922     | Power Supply Tracker with Input Monitors      | 3 (LTC2921) or 5 (LTC2922) Remote Sense Switching   |
| LTC2923             | Power Supply Tracking Controller              | Up to 3 Supplies                                    |
| LTC2925             | Multiple Power Supply Tracking Controller     | Power Good Timer, Remote Sense Switch               |
| LTC2926             | MOSFET Controlled Power Supply Tracker        | Closed Loop (Feedback) Tracking for 3 Supplies      |
| LTC2927             | Single Power Supply Tracker                   | For Point of Load or Distributed Applications       |