

## Contents

| Logic Block Diagram Description                                                                                                      | 3                          |
|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Phase Frequency Detector and Filter                                                                                                  | 3                          |
| VCO, Control Logic, and Divide Generator                                                                                             | 3                          |
| Divide Matrix                                                                                                                        | 3                          |
| Output Disable Description                                                                                                           | 3                          |
| Lock Detect Output Description                                                                                                       | 4                          |
| Factory Test Mode Description                                                                                                        | 4                          |
| Pin Configuration                                                                                                                    | 5                          |
| -                                                                                                                                    |                            |
| Pin Definitions                                                                                                                      | 6                          |
| Pin Definitions<br>Absolute Maximum Conditions                                                                                       | 6<br>7                     |
| Pin Definitions<br>Absolute Maximum Conditions<br>Operating Range                                                                    | 6<br>7<br>7                |
| Pin Definitions<br>Absolute Maximum Conditions<br>Operating Range<br>Electrical Characteristics                                      | 6<br>7<br>7                |
| Pin Definitions<br>Absolute Maximum Conditions<br>Operating Range<br>Electrical Characteristics<br>Capacitance                       | 6<br>7<br>7<br>7<br>7<br>9 |
| Pin Definitions<br>Absolute Maximum Conditions<br>Operating Range<br>Electrical Characteristics<br>Capacitance<br>Thermal Resistance | 6<br>7<br>7<br>7<br>9<br>9 |

| 10              |
|-----------------|
| 11              |
| <b>12</b><br>12 |
| 13              |
| 13              |
| <b>14</b><br>14 |
| 15              |
| 16              |
| 16<br>16        |
| 16              |
| 16              |
| 16              |
|                 |



## Logic Block Diagram Description

#### **Phase Frequency Detector and Filter**

These two blocks accept signals from the REF inputs (REFA+, REFA-, REFB+ or REFB-) and the FB input (FBKA). Correction information is then generated to control the frequency of the Voltage Controlled Oscillator (VCO). These two blocks, along with the VCO, form a Phase-Locked Loop (PLL) that tracks the incoming REF signal.

The RoboClockII<sup>™</sup> Junior has a flexible REF input scheme. These inputs allow the use of either differential LVPECL or single ended LVTTL inputs. To configure as single ended LVTTL inputs, leave the complementary pin to 1.5V), then use the other input pin as an LVTTL input. The REF inputs are also tolerant to hot insertion.

The REF inputs can be changed dynamically. When changing from one reference input to the other reference input of the same frequency, the PLL is optimized to ensure that the clock outputs period is not less than the calculated system budget ( $t_{MIN} = t_{REF}$  (nominal reference clock period) –  $t_{CCJ}$  (cycle-to-cycle jitter) –  $t_{PDEV}$  (max. period deviation)) while reacquiring lock.

#### VCO, Control Logic, and Divide Generator

The VCO accepts analog control inputs from the PLL filter block. The FS control pin setting determines the nominal operational frequency range of the divide by one output ( $f_{NOM}$ ) of the device.  $f_{NOM}$  is directly related to the VCO frequency. There are two versions of the RoboClockII Junior, a low speed device (CY7B9930V) where  $f_{NOM}$  ranges from 12 MHz to 100 MHz, and a high speed device (CY7B9940V), which ranges from 24 MHz to 200 MHz. The FS setting for each device is shown in Table 1. The  $f_{NOM}$  frequency is seen on "divide-by-one" outputs.

|                          | CY7B                                                         | 9930V | CY7B  | 9940V              |
|--------------------------|--------------------------------------------------------------|-------|-------|--------------------|
| <b>FS</b> <sup>[1]</sup> | FS <sup>[1]</sup> f <sub>NOM</sub> (MHz) f <sub>NOM</sub> (M |       | (MHz) |                    |
|                          | Min.                                                         | Max.  | Min.  | Max.               |
| LOW                      | 12                                                           | 26    | 24    | 52                 |
| MID                      | 24                                                           | 52    | 48    | 100                |
| HIGH                     | 48                                                           | 100   | 96    | 200 <sup>[2]</sup> |

#### Table 1. Frequency Range Select

#### **Divide Matrix**

The Divide Matrix is comprised of three independent banks: two banks of clock outputs and one bank for feedback. Each clock output bank has two pairs of low-skew, high fanout output buffers ([1:2]Q[A:B][0:1]), and an output disable (DIS[1:2]).

The feedback bank has one pair of low-skew, high fanout output buffers (QFA[0:1]). One of these outputs may connect to the

selected feedback input (FBKA+). This feedback bank also has two divider function selects FBDS[0:1].

The divide capabilities for each bank are shown in Table 2.

**Table 2. Output Divider Function** 

| Function | n Selects | Output Divider Function |        |                  |  |
|----------|-----------|-------------------------|--------|------------------|--|
| FBDS1    | FBDS0     | Bank 1                  | Bank 2 | Feedback<br>Bank |  |
| LOW      | LOW       | /1                      | /1     | /1               |  |
| LOW      | MID       | /1                      | /1     | /2               |  |
| LOW      | HIGH      | /1                      | /1     | /3               |  |
| MID      | LOW       | /1                      | /1     | /4               |  |
| MID      | MID       | /1                      | /1     | /5               |  |
| MID      | HIGH      | /1                      | /1     | /6               |  |
| HIGH     | LOW       | /1                      | /1     | /8               |  |
| HIGH     | MID       | /1                      | /1     | /10              |  |
| HIGH     | HIGH      | /1                      | /1     | /12              |  |

#### **Output Disable Description**

The outputs of Bank 1 and Bank 2 can be independently put into a HOLD OFF or high impedance state. The combination of the Output\_Mode and DIS[1:2] inputs determines the clock outputs' state for each bank. When the DIS[1:2] is LOW, the outputs of the corresponding bank are enabled. When the DIS[1:2] is HIGH, the outputs for that bank are disabled to a high impedance (HI-Z) or HOLD OFF state depending on the Output\_Mode input. Table 3 defines the disabled output functions.

The HOLD OFF state is designed as a power saving feature. An output bank is disabled to the HOLD OFF state in a maximum of six output clock cycles from the time when the disable input (DIS[1:2]) is HIGH. When disabled to the HOLD OFF state, outputs are driven to a logic LOW state on its falling edge. This ensures the output clocks are stopped without glitch. When a bank of outputs is disabled to HI-Z state, the respective bank of outputs go HI-Z immediately.

#### Table 3. DIS[1:2] Pin Functionality

| OUTPUT_MODE | DIS[1:2]/FBDIS | Output Mode  |
|-------------|----------------|--------------|
| HIGH/LOW    | LOW            | ENABLED      |
| HIGH        | HIGH           | HI-Z         |
| LOW         | HIGH           | HOLD-OFF     |
| MID         | Х              | FACTORY TEST |

#### Notes

 The level to be set on FS is determined by the "nominal" operating frequency (f<sub>NOM</sub>) of the V<sub>CO</sub>. f<sub>NOM</sub> always appears on an output when the output is operating in the undivided mode. The REF and FB are at f<sub>NOM</sub> when the output connected to FB is undivided.

2. The maximum output frequency is 200 MHz.



#### Lock Detect Output Description

The LOCK detect output indicates the lock condition of the integrated PLL. Lock detection is accomplished by comparing the phase difference between the reference and feedback inputs. Phase error is declared when the phase difference between the two inputs is greater than the specified device propagation delay limit ( $t_{PD}$ ).

When in the locked state, after four or more consecutive feedback clock cycles with phase errors, the LOCK output is forced LOW to indicate out-of-lock state.

When in the out-of-lock state, 32 consecutive phase errorless feedback clock cycles are required to allow the LOCK output to indicate lock condition (LOCK = HIGH).

If the feedback clock is removed after LOCK has gone HIGH, a Watchdog circuit is implemented to indicate the out-of-lock condition after a timeout period by deasserting LOCK LOW. This timeout period is based upon a divided down reference clock.

This assumes that there is activity on the selected REF input. If there is no activity on the selected REF input then the LOCK detect pin may not accurately reflect the state of the internal PLL.

#### Factory Test Mode Description

The device enters factory test mode when the OUTPUT\_MODE is driven to MID. In factory test mode, the device operates with

its internal PLL disconnected; the input level supplied to the reference input is used in place of the PLL output. In TEST mode the selected FB input must be tied LOW. All functions of the device remain operational in factory test mode except the internal PLL and output bank disables. The OUTPUT\_MODE input is designed as a static input. Dynamically toggling this input from LOW to HIGH may temporarily cause the device to go into factory test mode (when passing through the MID state).

#### Factory Test Reset

When in factory test mode (OUTPUT\_MODE = MID), the device is reset to a deterministic state by driving the DIS2 input HIGH. When the DIS2 input is driven HIGH in factory test mode, all clock outputs go to HI-Z; after the selected reference clock pin has five positive transitions, all the internal finite state machines (FSM) are set to a deterministic state. The deterministic state of the state machines depends on the configurations of the divide selects and frequency select input. All clock outputs stay in high impedance mode and all FSMs stay in the deterministic state until DIS2 is deasserted. When DIS2 is deasserted (with OUTPUT\_MODE still at MID), the device reenters factory test mode.



# **Pin Configuration**





# **Pin Definitions**

| Name                          | I/O    | Туре             | Description                                                                                                                                                                                                                                                                                                          |
|-------------------------------|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FBKA                          | Input  | LVTTL            | Feedback Input.                                                                                                                                                                                                                                                                                                      |
| REFA+, REFA–,<br>REFB+, REFB– | Input  | LVTTL/<br>LVDIFF | <b>Reference Inputs</b> : These inputs operate as either differential PECL or single ended TTL reference inputs to the PLL. When operating as a single ended LVTTL input, leave the complementary input must be left open.                                                                                           |
| REFSEL                        | Input  | LVTTL            | <b>Reference Select Input</b> : The REFSEL input controls reference input configuration. When LOW, it uses the REFA pair as the reference input. When HIGH, it uses the REFB pair as the reference input. This input has an internal pull down.                                                                      |
| FS <sup>[3]</sup>             | Input  | 3 Level<br>Input | Frequency Select: Set this input according to the nominal frequency ( $f_{NOM}$ ). See Table 1.                                                                                                                                                                                                                      |
| FBDS[0:1] <sup>[3]</sup>      | Input  | 3 Level<br>Input | <b>Feedback Divider Function Select</b> . These inputs determine the function of the QFA0 and QFA1 outputs. See Table 2.                                                                                                                                                                                             |
| DIS[1:2]                      | Input  | LVTTL            | <b>Output Disable</b> : Each input controls the state of the respective output bank. When HIGH, the output bank is disabled to the "HOLD OFF" or "HI-Z" state; the disable state is determined by OUTPUT_MODE. When LOW, the [1:4]Q[A:B][0:1] is enabled. See Table 3. These inputs each have an internal pull down. |
| LOCK                          | Output | LVTTL            | <b>PLL Lock Indicator</b> : When HIGH, this output indicates that the internal PLL is locked to the reference signal. When LOW, the PLL is attempting to acquire lock.                                                                                                                                               |
| Output_Mode <sup>[3]</sup>    | Input  | 3 Level<br>Input | <b>Output Mode</b> : This pin determines the clock outputs' disable state. When this input is HIGH, the clock outputs disable to high impedance (HI-Z). When this input is LOW, the clock outputs disables to "HOLD OFF" mode. When in MID, the device enters factory test mode.                                     |
| QFA[0:1]                      | Output | LVTTL            | <b>Clock Feedback Output</b> : This pair of clock outputs connects to the FB input. These outputs have numerous divide options. The function is determined by the setting of the FBDS[0:1] pins.                                                                                                                     |
| [1:2]Q[A:B][0:1]              | Output | LVTTL            | Clock Output.                                                                                                                                                                                                                                                                                                        |
| VCCN                          |        | PWR              | Output Buffer Power: Power supply for each output pair.                                                                                                                                                                                                                                                              |
| VCCQ                          |        | PWR              | Internal Power: Power supply for the internal circuitry.                                                                                                                                                                                                                                                             |
| GND                           |        | PWR              | Device Ground.                                                                                                                                                                                                                                                                                                       |

Note

For all tri-state inputs, HIGH indicates a connection to V<sub>CC</sub>, LOW indicates a connection to GND, and MID indicates an open connection. Internal termination circuitry holds an unconnected input to V<sub>CC</sub>/2.



## **Absolute Maximum Conditions**

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested.

| Storage temperature                | 40 °C to +125 °C              |
|------------------------------------|-------------------------------|
| Ambient temperature with power ap  | oplied40 °C to +125 °C        |
| Supply voltage to ground potential | 0.5V to +4.6V                 |
| DC input voltage                   | 0.3V to V <sub>CC</sub> +0.5V |
| Output current into outputs (LOW)  | 40 mA                         |

Static discharge voltage (MIL-STD-883, Method 3015) .....>2000 V Latch up current ......>±200 mA

### **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Commercial | 0 °C to +70 °C      | 3.3 V ±10%      |
| Industrial | –40 °C to +85 °C    | 3.3 V ±10%      |

## **Electrical Characteristics**

Over the Operating Range

| Parameter        | Description                                                     |                               | Test Conditions                                   | Min                    | Мах                    | Unit |  |
|------------------|-----------------------------------------------------------------|-------------------------------|---------------------------------------------------|------------------------|------------------------|------|--|
| LVTTL Compa      | LVTTL Compatible Output Pins (QFA[0:1], [1:4]Q[A:B][0:1], LOCK) |                               |                                                   |                        |                        |      |  |
| V <sub>OH</sub>  | LVTTL HIGH voltage                                              | QFA[0:1],<br>[1:2]Q[A:B][0:1] | V <sub>CC</sub> = Min., I <sub>OH</sub> = –30 mA  | 2.4                    | -                      | V    |  |
|                  |                                                                 | LOCK                          | $I_{OH}$ = -2 mA, $V_{CC}$ = Min.                 | 2.4                    | -                      | V    |  |
| V <sub>OL</sub>  | LVTTL LOW voltage                                               | QFA[0:1],<br>[1:2]Q[A:B][0:1] | V <sub>CC</sub> = Min., I <sub>OL</sub> = 30 mA   | -                      | 0.5                    | V    |  |
|                  |                                                                 | LOCK                          | I <sub>OL</sub> = 2 mA, V <sub>CC</sub> = Min.    | -                      | 0.5                    | V    |  |
| I <sub>OZ</sub>  | High impedance state leakage cu                                 | rrent                         |                                                   | -100                   | 100                    | μA   |  |
| LVTTL Compa      | tible Input Pins (FBKA, REFA±,                                  | REFB±, REFSEL, DIS            | [1:2])                                            |                        |                        |      |  |
| V <sub>IH</sub>  | LVTTL Input HIGH                                                | FBKA+, REF[A:B]±              | Min. <u>≤</u> V <sub>CC</sub> <u>≤</u> Max.       | 2.0                    | V <sub>CC</sub> + 0.3  | V    |  |
|                  |                                                                 | REFSEL, DIS[1:2]              |                                                   | 2.0                    | V <sub>CC</sub> + 0.3  | V    |  |
| V <sub>IL</sub>  | LVTTL Input LOW                                                 | FBKA+, REF[A:B]±              | Min. <u>≤</u> V <sub>CC</sub> <u>≤</u> Max.       | -0.3                   | 0.8                    | V    |  |
|                  |                                                                 | REFSEL, DIS[1:2]              |                                                   | -0.3                   | 0.8                    | V    |  |
| l <sub>l</sub>   | LVTTL V <sub>IN</sub> > V <sub>CC</sub>                         | FBKA+, REF[A:B]±              | V <sub>CC</sub> = GND, V <sub>IN</sub> = 3.63V    | -                      | 100                    | μA   |  |
| I <sub>IH</sub>  | LVTTL Input HIGH Current                                        | FBKA+, REF[A:B]±              | $V_{CC}$ = Max., $V_{IN}$ = $V_{CC}$              | -                      | 500                    | μA   |  |
|                  |                                                                 | REFSEL, DIS[1:2]              | $V_{IN} = V_{CC}$                                 | -                      | 500                    | μA   |  |
| I <sub>IL</sub>  | LVTTL Input LOW Current                                         | FBKA+, REF[A:B]±              | V <sub>CC</sub> = Max., V <sub>IN</sub> = GND     | -500                   | -                      | μA   |  |
|                  |                                                                 | REFSEL, DIS[1:2]              |                                                   | -500                   | -                      | μA   |  |
| 3-Level Input    | Pins (FBDS[0:1], FS, Output_Mo                                  | de)                           |                                                   |                        |                        |      |  |
| V <sub>IHH</sub> | Three level input HIGH <sup>[4]</sup>                           |                               | Min. <u>≤</u> V <sub>CC</sub> <u>≤</u> Max.       | $0.87 \times V_{CC}$   | -                      | V    |  |
| V <sub>IMM</sub> | Three level input MID <sup>[4]</sup>                            |                               | Min. <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> Max. | 0.47 × V <sub>CC</sub> | $0.53 \times V_{CC}$   | V    |  |
| V <sub>ILL</sub> | Three level input LOW <sup>[4]</sup>                            |                               | Min. <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> Max. | _                      | 0.13 × V <sub>CC</sub> | V    |  |
| I <sub>IHH</sub> | Three level input HIGH current                                  | Three level input pins        | $V_{IN} = V_{CC}$                                 | _                      | 200                    | μA   |  |
| I <sub>IMM</sub> | Three level input MID current                                   | Three level input pins        | $V_{IN} = V_{CC}/2$                               | -50                    | 50                     | μA   |  |
| I <sub>ILL</sub> | Three level input LOW current                                   | Three level input pins        | V <sub>IN</sub> = GND                             | -200                   | _                      | μA   |  |

Note

<sup>4.</sup> These inputs are normally wired to V<sub>CC</sub>, GND, or left unconnected (actual threshold voltages vary as a percentage of V<sub>CC</sub>). Internal termination resistors hold the unconnected inputs at V<sub>CC</sub>/2. If these inputs are switched, the function and timing of the outputs may glitch and the PLL may require an additional t<sub>LOCK</sub> time before all data sheet limits are achieved.



### Electrical Characteristics (continued)

Over the Operating Range

| Parameter         | Description                                    | Test Conditions | Min                                                                                     | Max             | Unit            |    |
|-------------------|------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------|-----------------|-----------------|----|
| LVDIFF Input      | Pins (REF[A:B]±)                               |                 |                                                                                         |                 |                 |    |
| V <sub>DIFF</sub> | Input differential voltage                     |                 |                                                                                         | 400             | V <sub>CC</sub> | mV |
| V <sub>IHHP</sub> | Highest input HIGH voltage                     |                 |                                                                                         | 1.0             | V <sub>CC</sub> | V  |
| V <sub>ILLP</sub> | Lowest input LOW voltage                       |                 | GND                                                                                     | $V_{CC} - 0.4$  | V               |    |
| V <sub>COM</sub>  | Common mode range (crossing v                  |                 | 0.8                                                                                     | V <sub>CC</sub> | V               |    |
| Operating Cu      | rrent                                          |                 |                                                                                         |                 |                 |    |
| I <sub>CCI</sub>  | Internal operating current                     | CY7B9930V       | V <sub>CC</sub> = Max., f <sub>MAX</sub> <sup>[5]</sup>                                 | -               | 200             | mA |
|                   |                                                | CY7B9940V       |                                                                                         | -               | 200             | mA |
| I <sub>CCN</sub>  | Output current dissipation/pair <sup>[6]</sup> | CY7B9930V       | V <sub>CC</sub> = Max.,                                                                 | -               | 40              | mA |
|                   |                                                | CY7B9940V       | $C_{LOAD} = 25 \text{ pF},$<br>$R_{LOAD} = 50\Omega \text{ at } V_{CC}/2,$<br>$f_{MAX}$ | _               | 50              | mA |

Notes

 $I_{CCI}$  measurement is performed with Bank1 and FB Bank configured to run at maximum frequency ( $f_{NOM}$  = 100 MHz for CY7B9930V,  $f_{NOM}$  = 200 MHz for CY7B9940V), and all other clock output banks to run at half the maximum frequency. FS and OUTPUT\_MODE are asserted to the HIGH state. This is dependent upon frequency and number of outputs of a bank being loaded. The value indicates maximum  $I_{CCN}$  at maximum frequency and maximum load of 25 pF terminated to 50 $\Omega$  at  $V_{CC}/2$ . 5.

6.



## Capacitance

| Parameter       | Description       | Test Conditions                                            | Min. | Max. | Unit |
|-----------------|-------------------|------------------------------------------------------------|------|------|------|
| C <sub>IN</sub> | Input capacitance | T <sub>A</sub> = 25 °C, f = 1 MHz, V <sub>CC</sub> = 3.3 V | _    | 5    | pF   |

### **Thermal Resistance**

| Parameter <sup>[7]</sup> | Description                                 | Test Conditions                                                                                 | 44-pin TQFP | Unit |
|--------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------|-------------|------|
| $\theta_{JA}$            | Thermal resistance<br>(junction to ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, in | 50          | °C/W |
| θ <sub>JC</sub>          | Thermal resistance<br>(junction to case)    | accordance with EIA/JESD51.                                                                     | 15          | °C/W |

## **AC Test Loads and Waveforms**





#### (a) LVTTL AC Test Load



Notes

- These parameters are guaranteed by design and are not tested.
  These figures are for illustration only. The actual ATE loads may vary.



## **Switching Characteristics**

Over the Operating Range <sup>[9, 10, 11, 12, 13]</sup>

| Parameter                      | Description                                                                                                                       |           |    | CY7B9930/40V-2 |      | CY7B9930/40V-5 |                  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------|----|----------------|------|----------------|------------------|
| Parameter                      |                                                                                                                                   |           |    | Max.           | Min. | Max.           | Unit             |
| f <sub>in</sub>                | Clock input frequency                                                                                                             | CY7B9930V | 12 | 100            | 12   | 100            | MHz              |
|                                |                                                                                                                                   | CY7B9940V | 24 | 200            | 24   | 200            | MHz              |
| f <sub>out</sub>               | Clock input frequency                                                                                                             | CY7B9930V | 12 | 100            | 12   | 100            | MHz              |
|                                |                                                                                                                                   | CY7B9940V | 24 | 200            | 24   | 200            | MHz              |
| t <sub>SKEWPR</sub>            | Matched pair skew <sup>[14, 15]</sup>                                                                                             |           | -  | 185            | -    | 185            | ps               |
| t <sub>SKEWBNK</sub>           | Intrabank skew [14, 15]                                                                                                           |           |    | 200            | -    | 250            | ps               |
| t <sub>SKEW0</sub>             | Output-Output skew (same frequency and phase, rise to rise, fall to fall) <sup>[14, 15]</sup>                                     |           |    | 250            | _    | 550            | ps               |
| t <sub>SKEW1</sub>             | Output-Output skew (same frequency and phase, other banks at different frequency, rise to rise, fall to fall) <sup>[14, 15]</sup> |           |    | 250            | _    | 650            | ps               |
| t <sub>CCJ1-3</sub>            | Cycle-to-cycle jitter (divide by 1 output frequency,<br>FB = divide by 1, 2, 3)                                                   |           |    | 150            | _    | 150            | ps Peak-<br>Peak |
| t <sub>CCJ4-12</sub>           | Cycle-to-cycle jitter (divide by 1 output frequency,<br>FB = divide by 4, 5, 6, 8, 10, 12)                                        |           |    | 100            | _    | 100            | ps Peak-<br>Peak |
| t <sub>PD</sub>                | Propagation delay, REF to FB Rise                                                                                                 |           |    | 250            | -500 | 500            | ps               |
| t <sub>PDDELTA</sub>           | Propagation delay difference between two devices <sup>[16]</sup>                                                                  |           |    | 200            |      | 200            | ps               |
| t <sub>REFpwh</sub>            | REF input (pulse width HIGH) [17]                                                                                                 |           |    | -              | 2.0  | -              | ns               |
| t <sub>REFpwl</sub>            | REF input (pulse width LOW) [17]                                                                                                  |           |    | -              | 2.0  | _              | ns               |
| t <sub>r</sub> /t <sub>f</sub> | Output rise/fall time <sup>[18]</sup>                                                                                             |           |    | 2.0            | 0.15 | 2.0            | ns               |
| t <sub>LOCK</sub>              | PLL lock time from power-up                                                                                                       |           |    | 10             | -    | 10             | ms               |
| t <sub>RELOCK1</sub>           | PLL relock time (from same frequency, different phase) with stable power supply                                                   |           |    | 500            | _    | 500            | μS               |
| t <sub>RELOCK2</sub>           | PLL Relock Time (from different frequency, different phase) with Stable Power Supply <sup>[19]</sup>                              |           |    | 1000           | -    | 1000           | μS               |
| t <sub>ODCV</sub>              | Output duty cycle deviation from 50% <sup>[13]</sup>                                                                              |           |    | 1.0            | -1.0 | 1.0            | ns               |
| t <sub>PWH</sub>               | Output HIGH time deviation from 50% <sup>[20]</sup>                                                                               |           |    | 1.5            | -    | 1.5            | ns               |
| t <sub>PWL</sub>               | Output LOW time deviation from 50% <sup>[20]</sup>                                                                                |           |    | 2.0            | -    | 2.0            | ns               |
| t <sub>PDEV</sub>              | Period deviation when changing from reference to reference <sup>[21]</sup>                                                        |           |    | 0.025          | -    | 0.025          | UI               |
| t <sub>OAZ</sub>               | DIS[1:2] HIGH to output high impedance from ACTIVE [14, 22]                                                                       |           |    | 10             | 1.0  | 10             | ns               |
| t <sub>OZA</sub>               | DIS[1:2] LOW to output ACTIVE from output is high impedance <sup>[22, 23]</sup>                                                   |           |    | 14             | 0.5  | 14             | ns               |

#### Notes

9. This is for non-three level inputs.

Insist for our affect revenue of the second capacitance up to 185 Mhz. At 200 MHz the max load is 10 pF.
 Both outputs of pair must be terminated, even if only one is being used.

Both outputs of pair must be terminated, even if only one is being used.
 Each package must be properly decoupled.
 AC parameters are measured at 1.5V, unless otherwise indicated.
 Test Load C<sub>L</sub>= 25 pF, terminated to V<sub>CC</sub>/2 with 50Ω.
 SKEW is defined as the time between the earliest and the latest output transition among all outputs for which the same phase delay has been selected when all outputs are loaded with 25 pF and properly terminated up to 185 MHz. At 200 MHz the max load is 10 pF.
 Guaranteed by statistical correlation. Tested initially and after any design or process changes that may affect these parameters.
 Rise and fall times are measured between 2.0V and 0.8V.
 fmut he within the forument wave defined by the came ES ptate.

19.  $f_{\text{NOM}}$  must be within the frequency range defined by the same FS state.

19.  $r_{NOM}$  must be within the frequency range defined by the same FS state. 20.  $t_{PWH}$  is measured at 2.0V.  $t_{PWL}$  is measured at 0.8V. 21. UI = Unit Interval. Examples: 1 UI is a full period. 0.1 UI is 10% of period. 22. Measured at 0.5V deviation from starting voltage. 23. For  $t_{OZA}$  minimum,  $C_L$  = 0 pF. For  $t_{OZA}$  maximum,  $C_L$ = 25 pF to 18 MHz, 10 pF from 185 to 200 MHz.



## **AC Timing Diagrams**



FB DEVICE1

Figure 3. AC Timing Diagrams <sup>[24]</sup>





## **Ordering Information**

| Propagation Delay<br>(ps) | Max Speed<br>(MHz) | Ordering Code   | Package Type                | Operating Range |  |
|---------------------------|--------------------|-----------------|-----------------------------|-----------------|--|
| Pb-free                   |                    |                 |                             |                 |  |
| 500                       | 100                | CY7B9930V-5AXC  | 44-pin TQFP                 | Commercial      |  |
| 500                       | 100                | CY7B9930V-5AXCT | 44-pin TQFP – Tape and Reel | Commercial      |  |
| 500                       | 200                | CY7B9940V-5AXC  | 44-pin TQFP                 | Commercial      |  |
| 500                       | 200                | CY7B9940V-5AXCT | 44-pin TQFP – Tape and Reel |                 |  |
| 250                       | 200                | CY7B9940V-2AXC  | 44-pin TQFP                 | Commercial      |  |
| 250                       | 200                | CY7B9940V-2AXCT | 44-pin TQFP – Tape and Reel |                 |  |

#### **Ordering Code Definitions**





## Package Diagram

Figure 4. 44-pin TQFP (10 × 10 × 1.4 mm) A44S Package Outline, 51-85064





NDTE:





- 1. JEDEC STD REF MS-026
- 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE
- BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH 3. DIMENSIONS IN MILLIMETERS

51-85064 \*G

### Acronyms

| Acronym | Description                                              |  |  |  |
|---------|----------------------------------------------------------|--|--|--|
| EMI     | Electromagnetic Interference                             |  |  |  |
| LVPECL  | Low-Voltage Positive-Referenced Emitter<br>Coupled Logic |  |  |  |
| LVTTL   | Low Voltage Transistor-Transistor Logic                  |  |  |  |
| PLL     | Phase-Locked Loop                                        |  |  |  |
| TQFP    | Thin Quad Flat Pack                                      |  |  |  |
| VCO     | Voltage Controlled Oscillator                            |  |  |  |



# **Document Conventions**

### Units of Measure

| Symbol | Unit of Measure |  |  |
|--------|-----------------|--|--|
| °C     | degree Celsius  |  |  |
| MHz    | megahertz       |  |  |
| μA     | microampere     |  |  |
| mA     | milliampere     |  |  |
| ms     | millisecond     |  |  |
| mV     | millivolt       |  |  |
| ns     | nanosecond      |  |  |
| Ω      | ohm             |  |  |
| %      | percent         |  |  |
| pF     | picofarad       |  |  |
| ps     | picosecond      |  |  |
| V      | volt            |  |  |



# **Document History Page**

| Document Title: CY7B9930V/CY7B9940V RoboClock II™ Junior, High-Speed Multi-frequency PLL Clock Buffer<br>Document Number: 38-07271 |         |                    |                    |                                                                                                                                                                                                                                                                          |  |  |
|------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Rev.                                                                                                                               | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                    |  |  |
| **                                                                                                                                 | 110536  | 12/02/01           | SZV                | Change from Spec number: 38-01141                                                                                                                                                                                                                                        |  |  |
| *A                                                                                                                                 | 115109  | 7/03/02            | HWT                | Updated Ordering Information (Updated part numbers).                                                                                                                                                                                                                     |  |  |
| *B                                                                                                                                 | 128463  | 7/29/03            | RGL                | Updated Switching Characteristics:<br>Added f <sub>in</sub> parameter and its details.<br>Added minimum values for f <sub>out</sub> parameter.                                                                                                                           |  |  |
| *C                                                                                                                                 | 1346903 | 8/8/07             | WWZ /<br>VED / ARI | Updated Ordering Information:<br>Updated part numbers.<br>Updated Package Diagram.<br>Updated to new template.                                                                                                                                                           |  |  |
| *D                                                                                                                                 | 2894960 | 03/18/2010         | KVM                | Added Contents.<br>Updated Ordering Information:<br>Removed part numbers CY7B9930V-5AC, CY7B9930V-5AI,<br>CY7B9940V-5AC, CY7B9940V-5AI, CY7B9930V-2AC, CY7B9930V-2AI and<br>CY7B9940V-2AI.<br>Updated Package Diagram.<br>Added Sales, Solutions, and Legal Information. |  |  |
| *E                                                                                                                                 | 2906750 | 04/07/2010         | KVM                | Updated Ordering Information:<br>Removed inactive parts.                                                                                                                                                                                                                 |  |  |
| *F                                                                                                                                 | 3053421 | 10/08/2010         | CXQ                | Updated Ordering Information:<br>Removed inactive parts CY7B9940V-2AXI, CY7B9940V-2AXIT.<br>Added Ordering Code Definitions.                                                                                                                                             |  |  |
| *G                                                                                                                                 | 3859773 | 01/07/2013         | AJU                | Updated Ordering Information (Updated part numbers).<br>Updated Package Diagram:<br>spec 51-85064 – Changed revision from *D to *E.                                                                                                                                      |  |  |
| *H                                                                                                                                 | 4177300 | 10/29/2013         | CINM               | Added Acronyms and Units of Measure.<br>Updated to new template.<br>Completing Sunset Review.                                                                                                                                                                            |  |  |
| *                                                                                                                                  | 4570131 | 11/14/2014         | CINM               | Updated Functional Description:<br>Added "For a complete list of related documentation, click here." at the end.<br>Updated Package Diagram:<br>spec 51-85064 – Changed revision from *E to *F.                                                                          |  |  |
| *J                                                                                                                                 | 5256972 | 05/03/2016         | PSR                | Added Thermal Resistance.<br>Updated Package Diagram:<br>spec 51-85064 – Changed revision from *F to *G.<br>Updated to new template.                                                                                                                                     |  |  |
| *К                                                                                                                                 | 5521868 | 11/15/2016         | TAVA               | Updated to new template.<br>Completing Sunset Review.                                                                                                                                                                                                                    |  |  |



## Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Lighting & Power Control                              | cypress.com/powerpsoc  |
| Memory                                                | cypress.com/memory     |
| PSoC                                                  | cypress.com/psoc       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless/RF                                           | cypress.com/wireless   |
|                                                       |                        |

#### PSoC<sup>®</sup>Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Forums | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2001-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and other countries intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software is no for externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

#### Document Number: 38-07271 Rev. \*K

Revised November 15, 2016

Page 16 of 16

RoboClock II is a trademark of Cypress Semiconductor Corporation.