# **ADL5358\* PRODUCT PAGE QUICK LINKS**

Last Content Update: 11/29/2017

# COMPARABLE PARTS -

View a parametric search of comparable parts.

# **EVALUATION KITS**

· ADL5358 Evaluation Board

## **DOCUMENTATION**

### **Data Sheet**

 ADL5358: 500 MHz to 1700 MHz, Dual-Balanced Mixer, LO Buffer, IF Amplifier, and RF Balun Data Sheet

## TOOLS AND SIMULATIONS •

- ADIsimPLL™
- ADIsimRF

# REFERENCE MATERIALS 🖵

### **Product Selection Guide**

- RF Source Booklet
- RF, Microwave, and Millimeter Wave IC Selection Guide 2017

# DESIGN RESOURCES 🖵

- · ADL5358 Material Declaration
- PCN-PDN Information
- · Quality And Reliability
- Symbols and Footprints

### **DISCUSSIONS**

View all ADL5358 EngineerZone Discussions.

## SAMPLE AND BUY 🖵

Visit the product page to see pricing options.

## TECHNICAL SUPPORT 🖳

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK 🖳

Submit feedback for this data sheet.

This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.

# **TABLE OF CONTENTS**

| reatures                                    | . І |
|---------------------------------------------|-----|
| Applications                                | . 1 |
| General Description                         | . 1 |
| Functional Block Diagram                    | . 1 |
| Revision History                            | . 2 |
| Specifications                              | . 3 |
| 5 V Performance                             | . 4 |
| 3.3 V Performance                           | . 4 |
| Absolute Maximum Ratings                    | . 5 |
| ESD Caution                                 | . 5 |
| Pin Configuration and Function Descriptions | . 6 |
| Typical Performance Characteristics         | . 7 |
| 5 V Performance                             | . 7 |

| 5.5 v Periorilance       | 13 |
|--------------------------|----|
| Spurious Performance     | 16 |
| Circuit Description      | 17 |
| RF Subsystem             | 17 |
| LO Subsystem             | 18 |
| Applications Information | 19 |
| Basic Connections        | 19 |
| IF Port                  | 19 |
| Bias Resistor Selection  | 19 |
| Mixer VGS Control DAC    | 19 |
| Evaluation Board         | 21 |
| Outline Dimensions       | 23 |
| Ordering Guide           | 23 |

### **REVISION HISTORY**

| 3/16—Rev. 0 to Rev. A           |    |
|---------------------------------|----|
|                                 |    |
| Changes to Figure 1             | 1  |
| Changes to Figure 2 and Table 6 | 6  |
| Changes to Figure 52            | 17 |
| Changes to Figure 54            | 21 |
| Updated Outline Dimensions      | 23 |
| Changes to Ordering Guide       | 23 |
|                                 |    |

11/09—Revision 0: Initial Version

# **SPECIFICATIONS**

 $V_{S} = 5 \text{ V}, I_{S} = 350 \text{ mA}, T_{A} = 25 ^{\circ}\text{C}, f_{RF} = 900 \text{ MHz}, f_{LO} = 1103 \text{ MHz}, LO \text{ power} = 0 \text{ dBm}, RF \text{ power} = -10 \text{ dBm}, R1 = R4 = 1.3 \text{ k}\Omega, R2 = R5 = 1 \text{ k}\Omega, R2 = R5 = 1 \text{ k}\Omega, R3 = 10 \text{ dBm}, R4 = 1.3 \text{ k}\Omega, R4 = 1$  $Z_0 = 50 \Omega$ , VGS0 = VGS1 = VGS2 = 0 V, unless otherwise noted.

Table 2.

| Parameter                                | Test Conditions/Comments                            | Min | Тур       | Max  | Unit  |
|------------------------------------------|-----------------------------------------------------|-----|-----------|------|-------|
| RF INPUT INTERFACE                       |                                                     |     |           |      |       |
| Return Loss                              | Tunable to >20 dB over a limited bandwidth          |     | 20        |      | dB    |
| Input Impedance                          |                                                     |     | 50        |      | Ω     |
| RF Frequency Range                       |                                                     | 500 |           | 1700 | MHz   |
| OUTPUT INTERFACE                         |                                                     |     |           |      |       |
| Output Impedance                         | Differential impedance, f = 200 MHz                 |     | 230  0.75 |      | Ω  pF |
| IF Frequency Range                       |                                                     | 30  |           | 450  | MHz   |
| DC Bias Voltage <sup>1</sup>             | Externally generated                                | 3.3 | 5.0       | 5.5  | V     |
| LO INTERFACE                             |                                                     |     |           |      |       |
| LO Power                                 |                                                     | -6  | 0         | +10  | dBm   |
| Return Loss                              |                                                     |     | 13        |      | dB    |
| Input Impedance                          |                                                     |     | 50        |      | Ω     |
| LO Frequency Range                       |                                                     | 530 |           | 1670 | MHz   |
| POWER-DOWN (PWDN) INTERFACE <sup>2</sup> |                                                     |     |           |      |       |
| PWDN Threshold                           |                                                     |     | 1.0       |      | V     |
| Logic 0 Level                            |                                                     |     |           | 0.4  | V     |
| Logic 1 Level                            |                                                     | 1.4 |           |      | V     |
| PWDN Response Time                       | Device enabled, IF output to 90% of its final level |     | 160       |      | ns    |
|                                          | Device disabled, supply current < 5 mA              |     | 230       |      | ns    |
| PWDN Input Bias Current                  | Device enabled                                      |     | 0         |      | μΑ    |
|                                          | Device disabled                                     |     | 70        |      | μΑ    |

 $<sup>^1</sup>$  Apply supply voltage from external circuit through choke inductors.  $^2$  PWDN function is intended for use with  $V_S \leq 3.6\ V$  only.

### **5 V PERFORMANCE**

 $V_S=5 \text{ V}, I_S=350 \text{ mA}, T_A=25 ^{\circ}\text{C}, f_{RF}=900 \text{ MHz}, f_{LO}=1103 \text{ MHz}, LO \text{ power}=0 \text{ dBm}, RF \text{ power}=-10 \text{ dBm}, R1=R4=1.3 \text{ k}\Omega, R2=R5=1 \text{ k}\Omega, VGS0=VGS1=VGS2=0 \text{ V}, and } Z_O=50 \Omega, unless \text{ otherwise noted}.$ 

Table 3.

| Parameter                            | Test Conditions/Comments                                                                                                 | Min  | Тур  | Max  | Unit |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| DYNAMIC PERFORMANCE                  |                                                                                                                          |      |      |      |      |
| Power Conversion Gain                | Including 4:1 IF port transformer and PCB loss                                                                           | 7.6  | 8.3  | 8.6  | dB   |
| Voltage Conversion Gain              | $Z_{SOURCE} = 50 \Omega$ , differential $Z_{LOAD} = 200 \Omega$ differential                                             |      | 14.6 |      | dB   |
| SSB Noise Figure                     |                                                                                                                          |      | 9.9  |      | dB   |
| SSB Noise Figure Under Blocking      | 5 dBm blocker present ±10 MHz from wanted RF input,<br>LO source filtered                                                |      | 23   |      | dB   |
| Input Third-Order Intercept (IIP3)   | $f_{RF1} = 899.5 \text{ MHz}, f_{RF2} = 900.5 \text{ MHz}, f_{LO} = 1103 \text{ MHz},$ each RF tone at $-10 \text{ dBm}$ | 22   | 25.2 |      | dBm  |
| Input Second-Order Intercept (IIP2)  | $f_{RF1}$ = 900 MHz, $f_{RF2}$ = 950 MHz, $f_{LO}$ = 1103 MHz, each RF tone at $-10$ dBm                                 |      | 57   |      | dBm  |
| Input 1 dB Compression Point (IP1dB) |                                                                                                                          |      | 10.6 |      | dBm  |
| LO-to-IF Leakage                     | Unfiltered IF output                                                                                                     |      | -33  |      | dBm  |
| LO-to-RF Leakage                     |                                                                                                                          |      | -31  |      | dBm  |
| RF-to-IF Isolation                   |                                                                                                                          |      | -43  |      | dBc  |
| IF/2 Spurious                        | −10 dBm input power                                                                                                      |      | -72  |      | dBc  |
| IF/3 Spurious                        | −10 dBm input power                                                                                                      |      | -79  |      | dBc  |
| IF Channel-to-Channel Isolation      |                                                                                                                          |      | 54   |      | dB   |
| POWER SUPPLY                         |                                                                                                                          |      |      |      |      |
| Positive Supply Voltage              |                                                                                                                          | 4.75 | 5    | 5.25 | V    |
| Quiescent Current                    | LO supply                                                                                                                |      | 170  |      | mA   |
|                                      | IF supply                                                                                                                |      | 180  |      | mA   |
| Total Quiescent Current              |                                                                                                                          |      | 350  |      | mA   |

### **3.3 V PERFORMANCE**

 $V_S=3.3 \text{ V}, I_S=200 \text{ mA}, T_A=25 ^{\circ}\text{C}, f_{RF}=900 \text{ MHz}, f_{LO}=1103 \text{ MHz}, LO \text{ power}=0 \text{ dBm}, RF \text{ power}=-10 \text{ dBm}, R1=R4=1.2 \text{ k}\Omega, R2=R5=400 \ \Omega, VGS0=VGS1=VGS2=0 \ V, and Z_O=50 \ \Omega, unless otherwise noted.$ 

Table 4.

| Parameter                            | Test Conditions/Comments                                                                 | Min  | Тур  | Max | Unit |
|--------------------------------------|------------------------------------------------------------------------------------------|------|------|-----|------|
| DYNAMIC PERFORMANCE                  |                                                                                          |      |      |     |      |
| Power Conversion Gain                | Including 4:1 IF port transformer and PCB loss                                           |      | 8.3  |     | dB   |
| Voltage Conversion Gain              | $Z_{SOURCE} = 50 \Omega$ , differential $Z_{LOAD} = 200 \Omega$ differential             |      | 14.6 |     | dB   |
| SSB Noise Figure                     |                                                                                          |      | 8.9  |     | dB   |
| Input Third-Order Intercept (IIP3)   | $f_{RF1}=899.5~MHz, f_{RF2}=900.5~MHz, f_{LO}=1103~MHz, \\ each~RF~tone~at~-10~dBm$      |      |      |     | dBm  |
| Input Second-Order Intercept (IIP2)  | $f_{RF1} = 950$ MHz, $f_{RF2} = 900$ MHz, $f_{LO} = 1103$ MHz, each RF tone at $-10$ dBm | 47.2 |      |     | dBm  |
| Input 1 dB Compression Point (IP1dB) |                                                                                          |      | 6.75 |     | dBm  |
| POWER INTERFACE                      |                                                                                          |      |      |     |      |
| Supply Voltage                       |                                                                                          | 3.0  | 3.3  | 3.6 | V    |
| Quiescent Current                    | Resistor programmable                                                                    |      | 200  |     | mA   |
| Total Quiescent Current              | Device disabled                                                                          |      | 300  |     | μΑ   |

## **ABSOLUTE MAXIMUM RATINGS**

### Table 5.

| Parameter                            | Rating          |
|--------------------------------------|-----------------|
| Supply Voltage, V <sub>5</sub>       | 5.5 V           |
| RF Input Level                       | 20 dBm          |
| LO Input Level                       | 13 dBm          |
| MNOP, MNON, DVOP, DVON Bias          | 6.0 V           |
| VGS2, VGS1, VGS0, LOSW, PWDN         | 5.5 V           |
| Internal Power Dissipation           | 2.2 W           |
| $	heta_{JA}$                         | 22°C/W          |
| Maximum Junction Temperature         | 150°C           |
| Operating Temperature Range          | -40°C to +85°C  |
| Storage Temperature Range            | −65°C to +150°C |
| Lead Temperature (Soldering, 60 sec) | 260°C           |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

**Table 6. Pin Function Descriptions** 

| Pin No.                     | Mnemonic         | Description                                                                                                                                            |
|-----------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                           | MNIN             | RF Input for Main Channel. Internally matched to 50 Ω. This pin must be ac-coupled.                                                                    |
| 2                           | MNCT             | Center Tap for Main Channel Input Balun. Bypass this pin to ground using low inductance capacitor.                                                     |
| 3, 5, 7, 12, 20, 34         | COMM             | Device Common (DC Ground).                                                                                                                             |
| 4, 6, 10, 16,<br>21, 30, 36 | VPOS             | Positive Supply Voltage.                                                                                                                               |
| 8                           | DVCT             | Center Tap for Diversity Channel Input Balun. Bypass to ground using low inductance capacitor.                                                         |
| 9                           | DVIN             | RF Input for Diversity Channel. Internally matched to 50 $\Omega$ . This pin must be ac-coupled.                                                       |
| 11                          | DVGM             | Diverstiy Amplifier Bias Setting. Connect a 1.3 k $\Omega$ resistor to ground for typical operation.                                                   |
| 13, 14                      | DVOP, DVON       | Diversity Channel Differential Open-Collector Outputs. DVOP and DVON should be pulled-up to VCC using external inductors.                              |
| 15                          | DVLE             | Diversity Channel IF Return. This pin must be grounded.                                                                                                |
| 17                          | DVLG             | Diverstiy Channel LO Buffer Bias Setting. Connect a 1 k $\Omega$ resistor to ground for typical operation.                                             |
| 18, 28                      | NIC              | No Internal Connection.                                                                                                                                |
| 19                          | LOI1             | Local Oscillator Input 1. Internally matched to 50 $\Omega$ . This pin must be ac-coupled.                                                             |
| 22                          | PWDN             | Connect to Ground for Normal Operation. Connect this pin to 3 V for disable mode when using VPOS < 3.6 V. PWDN pin must be grounded when VPOS > 3.6 V. |
| 23                          | LOSW             | Local Oscillator Input Selection Switch. Set LOSW high to select LOI1 or set LOSW low to select LOI2.                                                  |
| 24, 25, 26                  | VGS0, VGS1, VGS2 | Gate to Source Control Voltages. For typical operation, set VGS0, VGS1, and VGS2 to low logic level.                                                   |
| 27                          | LOI2             | Local Oscillator Input 2. Internally matched to 50 $\Omega$ . This pin must be ac-coupled.                                                             |
| 29                          | MNLG             | Main Channel LO Buffer Bias Setting. Connect a 1 k $\Omega$ resistor to ground for typical operation.                                                  |
| 31                          | MNLE             | Main Channel IF Return. This pin must be grounded.                                                                                                     |
| 32, 33                      | MNOP, MNON       | Main Channel Differential Open-Collector Outputs. MNOP and MNON should be pulled-up to VCC using external inductors.                                   |
| 35                          | MNGM             | Main Amplifier Bias Setting. Connect a 1.3 k $\Omega$ resistor to ground for typical operation.                                                        |
| 0                           | EPAD             | Exposed Pad. The exposed pad must be connected to ground.                                                                                              |

## TYPICAL PERFORMANCE CHARACTERISTICS

### **5 V PERFORMANCE**

 $V_S = 5 \text{ V}, I_S = 350 \text{ mA}, T_A = 25^{\circ}\text{C}, f_{RF} = 900 \text{ MHz}, f_{LO} = 1103 \text{ MHz}, LO \text{ power} = 0 \text{ dBm}, RF \text{ power} = -10 \text{ dBm}, R1 = R4 = 1.3 \text{ k}\Omega, R2 = R5 = 1 \text{ k}\Omega, VGS0 = VGS1 = VGS2 = 0 \text{ V}, Z_O = 50 \Omega, \text{ unless otherwise noted.}$ 



Figure 3. Supply Current vs. RF Frequency



Figure 4. Power Conversion Gain vs. RF Frequency



Figure 5. Input IP3 vs. RF Frequency



Figure 6. Input IP2 vs. RF Frequency



Figure 7. Input P1dB vs. RF Frequency



Figure 8. SSB Noise Figure vs. RF Frequency

 $V_S=5 \text{ V, } I_S=350 \text{ mA}, T_A=25 ^{\circ}\text{C, } f_{RF}=900 \text{ MHz, } f_{LO}=1103 \text{ MHz, } LO \text{ power}=0 \text{ dBm, } RF \text{ power}=-10 \text{ dBm, } R1=R4=1.3 \text{ k}\Omega, R2=R5=1 \text{ k}\Omega, VGS0=VGS1=VGS2=0 \text{ V, } Z_O=50 \text{ }\Omega, \text{ unless otherwise noted.}$ 



Figure 9. Supply Current vs. Temperature



Figure 10. Power Conversion Gain vs. Temperature



Figure 11. Input IP3 vs. Temperature



Figure 12. Input IP2 vs. Temperature



Figure 13. Input P1dB vs. Temperature



Figure 14. SSB Noise Figure vs. Temperature

 $V_S=5 \text{ V, } I_S=350 \text{ mA}, T_A=25 ^{\circ}\text{C, } f_{RF}=900 \text{ MHz, } f_{LO}=1103 \text{ MHz, } LO \text{ power}=0 \text{ dBm, } RF \text{ power}=-10 \text{ dBm, } R1=R4=1.3 \text{ k}\Omega, R2=R5=1 \text{ k}\Omega, VGS0=VGS1=VGS2=0 \text{ V, } Z_O=50 \text{ } \Omega, \text{ unless otherwise noted.}$ 



Figure 15. Supply Current vs. IF Frequency



Figure 16. Power Conversion Gain vs. IF Frequency



Figure 17. Input IP3 vs. IF Frequency



Figure 18. Input IP2 vs. IF Frequency



Figure 19. Input P1dB vs. IF Frequency



Figure 20. SSB Noise Figure vs. IF Frequency

 $V_S=5 \text{ V, } I_S=350 \text{ mA}, T_A=25 ^{\circ}\text{C, } f_{RF}=900 \text{ MHz, } f_{LO}=1103 \text{ MHz, } LO \text{ power}=0 \text{ dBm, } RF \text{ power}=-10 \text{ dBm, } R1=R4=1.3 \text{ k}\Omega, R2=R5=1 \text{ k}\Omega, VGS0=VGS1=VGS2=0 \text{ V, } Z_O=50 \text{ } \Omega, \text{ unless otherwise noted.}$ 



Figure 21. Power Conversion Gain vs. LO Power



Figure 22. Input IP3 vs. LO Power



Figure 23. Input IP2 vs. LO Power



Figure 24. Input P1dB vs. LO Power



Figure 25. IF/2 Spurious vs. RF Frequency



Figure 26. IF/3 Spurious vs. RF Frequency

 $V_S=5 \text{ V, } I_S=350 \text{ mA}, T_A=25 ^{\circ}\text{C, } f_{RF}=900 \text{ MHz, } f_{LO}=1103 \text{ MHz, } LO \text{ power}=0 \text{ dBm, } RF \text{ power}=-10 \text{ dBm, } R1=R4=1.3 \text{ k}\Omega, R2=R5=1 \text{ k}\Omega, R2=R5=1 \text{ k}\Omega, R2=R5=1 \text{ k}\Omega, R3=R5=1 \text{$ 



Figure 27. Conversion Gain Distribution



Figure 28. Input IP3 Distribution



Figure 29. Input P1dB Distribution



Figure 30. IF Output Impedance (R Parallel, C Equivalent)



Figure 31. RF Return Loss, Fixed IF



Figure 32. LO Return Loss, Selected and Unselected

 $V_S=5 \text{ V}, I_S=350 \text{ mA}, T_A=25 ^{\circ}\text{C}, f_{RF}=900 \text{ MHz}, f_{LO}=1103 \text{ MHz}, LO \text{ power}=0 \text{ dBm}, RF \text{ power}=-10 \text{ dBm}, R1=R4=1.3 \text{ k}\Omega, R2=R5=1 \text{ k}\Omega, Z_O=50 \text{ }\Omega, VGS0=VGS1=VGS2=0 \text{ V}, unless \text{ otherwise noted}.$ 



Figure 33. LO Switch Isolation vs. RF Frequency



Figure 34. RF-to-IF Isolation vs. RF Frequency



Figure 35. LO-to-IF Leakage vs. LO Frequency



Figure 36. LO-to-RF Leakage vs. LO Frequency



Figure 37. 2XLO Leakage vs. LO Frequency



Figure 38. 3XLO Leakage vs. LO Frequency

 $V_S=5 \text{ V, } I_S=350 \text{ mA}, T_A=25^{\circ}\text{C, } f_{RF}=900 \text{ MHz, } f_{LO}=1103 \text{ MHz, } LO \text{ power}=0 \text{ dBm, } RF \text{ power}=-10 \text{ dBm, } R1=R4=1.3 \text{ k}\Omega, R2=R5=1 \text{ k}\Omega, VGS0=VGS1=VGS2=0 \text{ V, } Z_O=50 \Omega, \text{ unless otherwise noted.}$ 



Figure 39. Power Conversion Gain and SSB Noise Figure vs. RF Frequency for Various VGS Settings



Figure 40. Input P1dB and Input IP3 vs. RF Frequency for Various VGS Settings



Figure 41. Power Conversion Gain, SSB Noise Figure, and Input IP3 vs. LO Bias Resistor Value



Figure 42. SSB Noise Figure vs. 10 MHz Offset Blocker Level



Figure 43. LO and IF Supply Current vs. IF and LO Bias Resistor Value



Figure 44. Power Conversion Gain, SSB Noise Figure, and Input IP3 vs.

IF Bias Resistor Value

 $V_S=5 \text{ V, } I_S=350 \text{ mA}, T_A=25 ^{\circ}\text{C}, f_{RF}=900 \text{ MHz}, f_{LO}=1103 \text{ MHz}, LO \text{ power}=0 \text{ dBm}, RF \text{ power}=-10 \text{ dBm}, R1=R4=1.3 \text{ k}\Omega, R2=R5=1 \text{ k}\Omega, VGS0=VGS1=VGS2=0 \text{ V, } Z_O=50 \text{ }\Omega, \text{ unless otherwise noted}.$ 



Figure 45. IF Channel-to-Channel Isolation vs. RF Frequency

### **3.3 V PERFORMANCE**

 $V_S=3.3\ V,\ I_S=200\ mA,\ T_A=25^\circ C,\ f_{RF}=900\ MHz,\ f_{LO}=1103\ MHz,\ LO\ power=0\ dBm,\ RF\ power=-10\ dBm,\ R1=R4=1.2\ k\Omega,\ R2=R5=400\ \Omega,\ VGS0=VGS1=VGS2=0\ V,\ Z_O=50\ \Omega,\ unless\ otherwise\ noted.$ 



Figure 46. Supply Current vs. RF Frequency at 3.3 V



Figure 47. Power Conversion Gain vs. RF Frequency at 3.3 V



Figure 48. Input IP3 vs. RF Frequency at 3.3 V



Figure 49. Input IP2 vs. RF Frequency at 3.3 V



Figure 50. Input P1dB vs. RF Frequency at 3.3 V



Figure 51. SSB Noise Figure vs. RF Frequency at 3.3 V

### **SPURIOUS PERFORMANCE**

All spur tables are  $(N \times f_{RF}) - (M \times f_{LO})$  and were measured using the standard evaluation board. Mixer spurious products are measured in dBc from the IF output power level. Data was measured only for frequencies less than 6 GHz. Typical noise floor of the measurement system = -100 dBm.

### **5 V Performance**

 $V_S=5~V, I_S=350~mA, T_A=25^{\circ}C, f_{RF}=900~MHz, f_{LO}=1103~MHz, LO~power=0~dBm, RF~power=-10~dBm, R1=R4=1.3~k\Omega, R2=R5=1~k\Omega, VGS0=VGS1=VGS2=0~V, and Z_O=50~\Omega, unless otherwise noted.$ 

|   |    | M     |       |       |       |       |       |       |       |       |       |       |       |       |       |       |
|---|----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|   |    | 0     | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9     | 10    | 11    | 12    | 13    | 14    |
|   | 0  |       | -28.0 | -21.5 | -59.0 | -44.2 | -71.2 |       |       |       |       |       |       |       |       |       |
|   | 1  | -52.4 | 0.0   | -70.8 | -42.4 | -67.8 | -65.5 | -86.2 |       |       |       |       |       |       |       |       |
|   | 2  | -74.8 | -73.1 | -78.2 | -90.2 | -77.6 | <-100 | -91.0 | <-100 |       |       |       |       |       |       |       |
|   | 3  | <-100 | <-100 | <-100 | -91.1 | <-100 | <-100 | <-100 | <-100 |       |       |       |       |       |       |       |
|   | 4  | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |       |       |       |       |
|   | 5  | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |       |       |       |
|   | 6  | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |       |       |
| N | 7  |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |       |
|   | 8  |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |       |
|   | 9  |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |
|   | 10 |       |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |
|   | 11 |       |       |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |
|   | 12 |       |       |       |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |
|   | 13 |       |       |       |       |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |
|   | 14 |       |       |       |       |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |

### 3.3 V Performance

 $V_S = 3.3 \text{ V}, I_S = 200 \text{ mA}, T_A = 25^{\circ}\text{C}, f_{RF} = 900 \text{ MHz}, f_{LO} = 1103 \text{ MHz}, LO \text{ power} = 0 \text{ dBm}, RF \text{ power} = -10 \text{ dBm}, R1 = R4 = 1.2 \text{ k}\Omega, R2 = R5 = 400 \Omega, VGS0 = VGS1 = VG2 = 0 \text{ V}, and Z_O = 50 \Omega, unless otherwise noted.}$ 

|   |    |       | M     |       |       |       |       |       |       |       |       |       |       |       |       |       |
|---|----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|   |    | 0     | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9     | 10    | 11    | 12    | 13    | 14    |
|   | 0  |       | -33.3 | -23.7 | -49.1 | -41.3 | -82.9 |       |       |       |       |       |       |       |       |       |
|   | 1  | -46.3 | 0.0   | -64.4 | -39.4 | -71.2 | -73.1 | -86.1 |       |       |       |       |       |       |       |       |
|   | 2  | -68.2 | -61.5 | -78.4 | -81.2 | -71.8 | -94.6 | -88.8 | <-100 |       |       |       |       |       |       |       |
|   | 3  | -99.9 | -90.6 | -95.2 | -75.7 | <-100 | <-100 | <-100 | <-100 |       |       |       |       |       |       |       |
|   | 4  | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |       |       |       |       |
|   | 5  | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |       |       |       |
|   | 6  | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |       |       |
| N | 7  |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |       |
|   | 8  |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |       |
|   | 9  |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |       |
|   | 10 |       |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |       |
|   | 11 |       |       |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |
|   | 12 |       |       |       |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |
|   | 13 |       |       |       |       |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |
|   | 14 |       |       |       |       |       |       | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 | <-100 |

## CIRCUIT DESCRIPTION

The ADL5358 consists of two primary components: the radio frequency (RF) subsystem and the local oscillator (LO) subsystem. The combination of design, process, and packaging technology allows the functions of these subsystems to be integrated into a single die, using mature packaging and interconnection technologies to provide a high performance, low cost design with excellent electrical, mechanical, and thermal properties. In addition, the need for external components is minimized, optimizing cost and size.

The RF subsystem consists of integrated, low loss RF baluns, passive MOSFET mixers, sum termination networks, and IF amplifiers. The LO subsystem consists of an SPDT-terminated FET switch and two multistage limiting LO amplifiers. The purpose of the LO subsystem is to provide a large, fixed amplitude balanced signal to drive the mixer independent of the level of the LO input.

A simplified schematic of the device is shown in Figure 52.



Figure 52. Simplified Schematic

### **RF SUBSYSTEM**

The single-ended, 50  $\Omega$  RF input is internally transformed to a balanced signal using a low loss (<1 dB) unbalanced-to-balanced (balun) transformer. This transformer is made possible by an extremely low loss metal stack, which provides both excellent balance and dc isolation for the RF port. Although the port can be dc connected, it is recommended that a blocking capacitor be used to avoid running excessive dc current through the part. The RF balun can easily support an RF input frequency range of 500 MHz to 1700 MHz.

The resulting balanced RF signal is applied to a passive mixer that commutates the RF input with the output of the LO subsystem. The passive mixer is essentially a balanced, low loss switch that adds minimum noise to the frequency translation. The only noise contribution from the mixer is due to the resistive loss of the switches, which is in the order of a few ohms.

Because the mixer is inherently broadband and bidirectional, it is necessary to properly terminate all the idler ( $M \times N$  product) frequencies generated by the mixing process. Terminating the mixer avoids the generation of unwanted intermodulation products and reduces the level of unwanted signals at the input of the IF amplifier, where high peak signal levels can compromise the compression and intermodulation performance of the system. This termination is accomplished by the addition of a sum network between the IF amplifier and the mixer and in the feedback elements in the IF amplifier.

The IF amplifier is a balanced feedback design that simultaneously provides the desired gain, noise figure, and input impedance that is required to achieve the overall performance. The balanced open-collector output of the IF amplifier, with impedance modified by the feedback within the amplifier, permits the output to be connected directly to a high impedance filter, differential amplifier, or an analog-to-digital input while providing optimum second-order intermodulation suppression. The differential output impedance of the IF amplifier is approximately 200  $\Omega$ . If operation in a 50  $\Omega$  system is desired, the output can be transformed to 50  $\Omega$  by using a 4:1 transformer.

The intermodulation performance of the design is generally limited by the IF amplifier. The IP3 performance can be optimized by adjusting the IF current with an external resistor. Figure 41, Figure 43, and Figure 44 illustrate how various IF and LO bias resistors affect the performance with a 5 V supply. Additionally, dc current can be saved by increasing either or both resistors. It is permissible to reduce the dc supply voltage to as low as 3.3 V, further reducing the dissipated power of the part. No performance enhancement is obtained by reducing the value of these resistors, and excessive dc power dissipation may result.

#### **LO SUBSYSTEM**

The LO amplifier is designed to provide a large signal level to the mixer to obtain optimum intermodulation performance. The resulting amplifier provides extremely high performance centered on an operating frequency of 1100 MHz. The best operation is achieved with either high-side LO injection for RF signals in the 500 MHz to 1200 MHz range or low-side injection for RF signals in the 1200 MHz to 1700 MHz range. Operation outside these ranges is permissible, and conversion gain is extremely wideband, easily spanning 500 MHz to 1700 MHz, but intermodulation is optimal over the aforementioned ranges.

The ADL5358 has two LO inputs permitting multiple synthesizers to be rapidly switched with extremely short switching times (<40 ns) for frequency agile applications. The two inputs are applied to a high isolation SPDT switch that provides a constant input impedance, regardless of whether the port is selected, to avoid pulling the LO sources. This multiple section switch also ensures high isolation to the off input, minimizing any leakage from the unwanted LO input that may result in undesired IF responses.

The single-ended LO input is converted to a fixed amplitude differential signal using a multistage, limiting LO amplifier. This results in consistent performance over a range of LO input power. Optimum performance is achieved from  $-6~\mathrm{dBm}$  to  $+10~\mathrm{dBm}$ , but the circuit continues to function at considerably lower levels of LO input power.

The performance of this amplifier is critical in achieving a high intercept passive mixer without degrading the noise floor of the system. This is a critical requirement in an interferer rich environment, such as cellular infrastructure, where blocking interferers can limit mixer performance. The bandwidth of the intermodulation performance is somewhat influenced by the current in the LO amplifier chain. For dc current sensitive applications, it is permissible to reduce the current in the LO amplifier by raising the value of the external bias control resistor. For dc current critical applications, the LO chain can operate with a supply voltage as low as 3.3 V, resulting in substantial dc power savings.

In addition, when operating with supply voltages below 3.6 V, the ADL5358 has a power-down mode that permits the dc current to drop to  $<\!300~\mu A.$ 

The logic inputs are designed to work with any logic family that provides a Logic 0 input level of less than 0.4 V and a Logic 1 input level that exceeds 1.4 V. All logic inputs are high impedance up to Logic 1 levels of 3.3 V. At levels exceeding 3.3 V, protection circuitry permits operation up to 5.5 V, although a small bias current is drawn.

## APPLICATIONS INFORMATION

### **BASIC CONNECTIONS**

The ADL5358 mixer is designed to downconvert radio frequencies (RF) primarily between 500 MHz and 1700 MHz to lower intermediate frequencies (IF) between 30 MHz and 450 MHz. Figure 53 depicts the basic connections of the mixer. It is recommended to ac-couple the RF and LO input ports to prevent non-zero dc voltages from damaging the RF balun or LO input circuit. The RFIN matching network consists of a series 8 pF capacitor to provide the optimized RF input return loss for the desired frequency band.

#### **IF PORT**

The mixer differential IF interface requires pull-up choke inductors to bias the open-collector outputs and to set the output match. The shunting impedance of the choke inductors used to couple dc current into the IF amplifier should be selected to provide the desired output return loss.

The real part of the output impedance is approximately 200  $\Omega$ , as seen in Figure 30, which matches many commonly used SAW filters without the need for a transformer. This results in a voltage conversion gain that is approximately 6 dB higher than the power conversion gain, as shown in Table 3. When a 50  $\Omega$  output impedance is needed, use a 4:1 impedance transformer, as shown in Figure 53.

### **BIAS RESISTOR SELECTION**

The IF bias resistors (R1 and R4) and LO bias resistors (R2 and R5) are used to adjust the bias current of the integrated amplifiers at the IF and LO terminals. It is necessary to have a sufficient amount of current to bias both the internal IF and LO amplifiers to optimize dc current vs. optimum IIP3 performance. Figure 41, Figure 43, and Figure 44 provide the reference for the bias resistor selection when lower power consumption is preferred at the expense of conversion gain and IP3 performance.

### MIXER VGS CONTROL DAC

The ADL5358 features three logic control pins, VGS0 (Pin 24), VGS1 (Pin 25), and VGS2 (Pin 26), that allow programmability for internal gate-to-source voltages for optimizing mixer performance over desired frequency bands. The evaluation board defaults VGS0, VGS1, and VGS2 to ground. Power conversion gain, NF, IIP3, and input P1dB can be optimized, as shown in Figure 39 and Figure 40.



Figure 53. Typical Application Circuit

## **EVALUATION BOARD**

An evaluation board is available for the family of double balanced mixers. The standard evaluation board schematic is shown in Figure 54. The evaluation board is fabricated using Rogers\* RO3003 material.

Table 7 describes the various configuration options of the evaluation board. The evaluation board layout is shown in Figure 55 and Figure 56.



Figure 54. Evaluation Board Schematic

Rev. A | Page 21 of 24

1. NIC = NO INTERNAL CONNECTION.

**Table 7. Evaluation Board Configuration** 

| Components                                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Default Conditions                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C1, C8, C10, C12,<br>C13, C15, C18,<br>C21, C22, C23,<br>C24, C25, C26      | Power Supply Decoupling. Nominal supply decoupling consists of a 0.01 $\mu$ F capacitor to ground in parallel with 10 pF capacitors to ground positioned as close to the device as possible.                                                                                                                                                                                                                                                                                             | C1, C8, C12, C21 = 150 pF (Size 0402),<br>C10 = 4.7 μF (Size 3216),<br>C13, C15, C18 = 0.1 μF (Size 0402)<br>C22, C23, C24, C25, C26 = 10 pF (Size 0402)                                                                                                   |
| Z1 to Z4, C2, C3,<br>C6, C7, C9, C11                                        | RF Main and Diversity Input Interface. Main and diversity input channels are ac-coupled through C9 and C11. Z1 to Z4 provide additional component placement for external matching/filter networks. C2, C3, C6, and C7 provide bypassing for the center taps of the main and diversity on-chip input baluns.                                                                                                                                                                              | Z1, Z3 = open (Size 0402),<br>Z2, Z4 = open (Size 0402),<br>C2, C7 = 10 pF (Size 0402),<br>C3, C6 = 0.01 μF (Size 0402),<br>C9, C11 = 8 pF (Size 0402)                                                                                                     |
| T1, T2, C17, C19,<br>C20, C27 to C33,<br>L1, L2, L4, L5,<br>R3, R6, R9, R10 | IF Main and Diversity Output Interface. The open collector IF output interfaces are biased through pull-up choke inductors L1, L2, L4, and L5, with R3 and R6 available for additional supply bypassing. T1 and T2 are 4:1 impedance transformers used to provide a single-ended IF output interface with C27 and C28 providing center-tap bypassing. C17, C19, C20, C29, C30, C31, C32, and C33 ensure an ac-coupled output interface. Remove R9 and R10 for balanced output operation. | T1, T2 = TC4-1T+ (Mini-Circuits),<br>C17, C19, C20, C29 to C33 = 0.001 $\mu$ F (Size 0402),<br>C27, C28 = 150 pF (Size 0402),<br>L1, L2, L4, L5 = 330 nH (Size 0805),<br>R3, R6, R9, R10 = 0 $\Omega$ (Size 0402)                                          |
| C14, C16,<br>R15, LOSW                                                      | LO Interface. C14 and C16 provide ac coupling for the LOI1 and LOI2 local oscillator inputs. LOSW selects the appropriate LO input for both mixer cores. R15 provides a pull-down to ensure LOI2 is enabled when the LOSW jumper is removed. Jumper can be removed to allow LOSW interface to be exercised using an external logic generator.                                                                                                                                            | C14, C16 = 10 pF (Size 0402),<br>R15 = 10 k $\Omega$ (Size 0402),<br>LOSW = 2-pin shunt                                                                                                                                                                    |
| R19, PWDN                                                                   | PWDN Interface. When the PWDN 2-pin shunt is inserted, the ADL5358 is powered down. When R19 is open, it pulls the PWDN logic low and enables the device. Jumper can be removed to allow PWDN interface to be exercised using an external logic generator. Grounding the PWDN pin is allowed during nominal operation but is not permitted when supply voltages exceed 3.3 V.                                                                                                            | R19 = 10 k $\Omega$ (Size 0402),<br>PWDN = 2-pin shunt                                                                                                                                                                                                     |
| R1, R2, R4, R5, R7,<br>R8, R11 to R14,<br>R16, R17, C34                     | Bias Control. R16 and R17 form a voltage divider to provide a 3 V for logic control, bypassed to ground through C34. R7, R8, R11, R12, R13, and R14 provide resistor programmability of VGS0, VGS1, and VGS2. Typically, these nodes can be hardwired for nominal operation. Grounding these pins is allowed for nominal operation. R2 and R5 set the bias point for the internal LO buffers. R1 and R4 set the bias point for the internal IF amplifiers.                               | R1, R4 = 1.3 k $\Omega$ (Size 0402),<br>R2, R5 = 1 k $\Omega$ (Size 0402),<br>R7, R8, R11 = 0 $\Omega$ (Size 0402),<br>R12, R13, R14 = open (Size 0402),<br>R16 = 10 k $\Omega$ (Size 0402),<br>R17 = 15 k $\Omega$ (Size 0402),<br>C34 = 1 nF (Size 0402) |



Figure 55. Evaluation Board Top Layer



Figure 56. Evaluation Board Bottom Layer

# **OUTLINE DIMENSIONS**



Figure 57. 36-Lead Lead Frame Chip Scale Package [LFCSP] 6 mm × 6 mm Body and 0.75 mm Package Height (CP-36-4) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                           | Package Option |
|--------------------|-------------------|-----------------------------------------------|----------------|
| ADL5358ACPZ-R7     | −40°C to +85°C    | 36-Lead Lead Frame Chip Scale Package [LFCSP] | CP-36-4        |
| ADL5358-EVALZ      |                   | Evaluation Board                              |                |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

**NOTES**