

# TABLE OF CONTENTS

| <u>Section</u>                                          | <u>Page</u> |
|---------------------------------------------------------|-------------|
| 1. Electrical Specifications                            | 4           |
| 2. Detailed Block Diagrams                              |             |
| 3. Functional Description                               |             |
| 3.1. Input Stage                                        |             |
| 3.2. Synthesis Stages                                   |             |
| 3.3. Output Stage                                       |             |
| 3.4. Spread Spectrum                                    |             |
| 3.5. Control Pins (OEB, SSEN)                           |             |
| 4. I2C Interface                                        |             |
| 5. Configuring the Si5351                               |             |
| 5.1. Writing a Custom Configuration to RAM              |             |
| 5.2. Si5351 Application Examples                        |             |
| 5.3. Replacing Crystals and Crystal Oscillators         |             |
| 5.4. Replacing Crystals, Crystal Oscillators, and VCXOs |             |
| 5.5. Replacing Crystals, Crystal Oscillators, and PLLs  |             |
| 5.6. Applying a Reference Clock at XTAL Input           |             |
| 5.7. HCSL Compatible Outputs                            |             |
| 6. Design Considerations                                |             |
| 6.1. Power Supply Decoupling/Filtering                  |             |
| 6.2. Power Supply Sequencing                            |             |
| 6.3. External Crystal                                   |             |
| 6.4. External Crystal Load Capacitors                   |             |
| 6.5. Unused Pins                                        |             |
| 6.6. Trace Characteristics                              |             |
| 7. Register Map Summary                                 |             |
| 8. Register Descriptions                                |             |
| 9. Si5351 Pin Descriptions                              |             |
| 9.1. Si5351A 20-pin QFN                                 |             |
| 9.2. Si5351B 20-Pin QFN                                 |             |
| 9.3. Si5351C 20-Pin QFN                                 |             |
| 9.4. Si5351A 10-Pin MSOP                                |             |
| 10. Ordering Information                                |             |
| 11. Package Outlines                                    |             |
| 11.1. 20-pin QFN                                        |             |
| 11.2. 10-Pin MSOP                                       |             |
| Contact Information                                     |             |



# 1. Electrical Specifications

**Table 1. Recommended Operating Conditions** 

| Parameter             | Symbol            | Test Condition | Min  | Тур | Max  | Unit |
|-----------------------|-------------------|----------------|------|-----|------|------|
| Ambient Temperature   | T <sub>A</sub>    |                | -40  | 25  | 85   | °C   |
| Core Supply Voltage   | V                 |                | 3.0  | 3.3 | 3.60 | V    |
|                       | V <sub>DD</sub>   |                | 2.25 | 2.5 | 2.75 | V    |
|                       | V <sub>DDOx</sub> |                | 1.71 | 1.8 | 1.89 | V    |
| Output Buffer Voltage |                   |                | 2.25 | 2.5 | 2.75 | V    |
|                       |                   |                | 3.0  | 3.3 | 3.60 | V    |

Notes: All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions.

Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise noted.

VDD and VDDOx can be operated at independent voltages.

Power supply sequencing for VDD and VDDOx requires that all VDDOx be powered up either before or at the same time as VDD.

**Table 2. DC Characteristics** 

 $(V_{DD} = 2.5 \text{ V } \pm 10\%, \text{ or } 3.3 \text{ V } \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                                  | Symbol                                             | Test Condition                 | Min | Тур | Max | Unit |  |  |
|--------------------------------------------|----------------------------------------------------|--------------------------------|-----|-----|-----|------|--|--|
| Core Supply Current                        | 1                                                  | Enabled 3 outputs              | _   | 22  | 35  | mA   |  |  |
| Core Supply Current                        | I <sub>DD</sub>                                    | Enabled 8 outputs              | _   | 27  | 45  | mA   |  |  |
| Output Buffer Supply Current (Per Output)* | I <sub>DDOx</sub>                                  | C <sub>L</sub> = 5 pF          | _   | 2.2 | 5   | mA   |  |  |
| Input Current                              | I <sub>CLKIN</sub>                                 | CLKIN, SDA, SCL<br>Vin < 3.6 V | _   | _   | 10  | μΑ   |  |  |
|                                            | I <sub>VC</sub>                                    | VC                             | _   | _   | 30  | μA   |  |  |
| Output Impedance                           | Z <sub>O</sub>                                     | 3.3 V VDDO, default high drive | _   | 50  | _   | Ω    |  |  |
| *Note: Output clocks less than or ed       | Note: Output clocks less than or equal to 100 MHz. |                                |     |     |     |      |  |  |



#### **Table 3. AC Characteristics**

 $(V_{DD} = 2.5 \text{ V } \pm 10\%, \text{ or } 3.3 \text{ V } \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                           | Symbol            | Test Condition                                                                               | Min        | Тур                | Max      | Unit    |
|-------------------------------------|-------------------|----------------------------------------------------------------------------------------------|------------|--------------------|----------|---------|
| Power-up Time                       | T <sub>RDY</sub>  | From $V_{DD} = V_{DDmin}$ to valid output clock, $C_L = 5$ pF, $f_{CLKn} > 1$ MHz            | _          | 1                  | 10       | ms      |
| Output Enable Time                  | T <sub>OE</sub>   | From OEB pulled low to valid clock output, $C_L = 5 \text{ pF}$ , $f_{CLKn} > 1 \text{ MHz}$ | _          | _                  | 10       | μs      |
| Output Phase Offset                 | P <sub>STEP</sub> |                                                                                              | _          | 333                | 1        | ps/step |
| Spread Spectrum Frequency           | 00                | Down spread                                                                                  | -0.1       |                    | -2.5     | %       |
| Deviation                           | SS <sub>DEV</sub> | Center spread                                                                                | ±0.1       | _                  | ±1.5     | %       |
| Spread Spectrum Modulation Rate     | SS <sub>MOD</sub> |                                                                                              | 30         | 31.5               | 33       | kHz     |
| VCXO Specifications (Si5351B        | only)             |                                                                                              |            |                    |          |         |
| VCXO Control Voltage Range          | Vc                |                                                                                              | 0          | V <sub>DD</sub> /2 | $V_{DD}$ | V       |
| VCXO Gain (configurable)            | Kv                | $Vc = 10-90\% \text{ of } V_{DD}, V_{DD} = 3.3 \text{ V}$                                    | 18         | _                  | 150      | ppm/V   |
| VCXO Control Voltage Linearity      | KVL               | Vc = 10–90% of V <sub>DD</sub>                                                               | <b>–</b> 5 | _                  | +5       | %       |
| VCXO Pull Range<br>(configurable)   | PR                | V <sub>DD</sub> = 3.3 V*                                                                     | ±30        | 0                  | ±240     | ppm     |
| VCXO Modulation Bandwidth           |                   |                                                                                              | _          | 10                 | _        | kHz     |
| *Note: Contact Silicon Labs for 2.5 | V VCXO oper       | ation.                                                                                       |            | •                  |          |         |

Table 4. Input Clock Characteristics ( $V_{DD} = 2.5 \text{ V} \pm 10\%$ , or 3.3 V  $\pm 10\%$ ,  $T_A = -40$  to 85 °C)

| Parameter                | Symbol             | Test Condition | Min                   | Тур | Max                   | Unit |
|--------------------------|--------------------|----------------|-----------------------|-----|-----------------------|------|
| CLKIN Input Low Voltage  | $V_{IL}$           |                | -0.1                  |     | 0.3 x V <sub>DD</sub> | V    |
| CLKIN Input High Voltage | V <sub>IH</sub>    |                | 0.7 x V <sub>DD</sub> | _   | 3.60                  | V    |
| CLKIN Frequency Range    | f <sub>CLKIN</sub> |                | 10                    | _   | 100                   | MHz  |

# Si5351A/B/C-B

**Table 5. Output Clock Characteristics** 

 $(V_{DD} = 2.5 \text{ V } \pm 10\%, \text{ or } 3.3 \text{ V } \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                      | Symbol                | Test Condition                                      | Min                   | Тур | Max | Unit          |
|--------------------------------|-----------------------|-----------------------------------------------------|-----------------------|-----|-----|---------------|
| Frequency Range                | F <sub>CLK</sub>      |                                                     | 0.008                 | _   | 160 | MHz           |
| Load Capacitance               | C <sub>L</sub>        |                                                     | _                     | _   | 15  | pF            |
| Duty Cycle                     | DC                    | Measured at $V_{DD}/2$ , $f_{CLK} = 50 \text{ MHz}$ | 45                    | 50  | 55  | %             |
| Rise/Fall Time                 | t <sub>r</sub>        | 20%–80%, C <sub>L</sub> = 5 pF,                     | _                     | 1   | 1.5 | ns            |
| Nise/Faii Tillie               | t <sub>f</sub>        | Default high drive strength                         | _                     | 1   | 1.5 | ns            |
| Output High Voltage            | V <sub>OH</sub>       | C <sub>I</sub> = 5 pF                               | V <sub>DD</sub> – 0.6 | _   | _   | V             |
| Output Low Voltage             | V <sub>OL</sub>       | OΓ = 2 bL                                           | _                     | _   | 0.6 | V             |
| Dariad litter*                 |                       | 20-QFN, 4 outputs running,<br>1 per VDDO            | _                     | 40  | 95  | ps, pk-<br>pk |
| Period Jitter*                 | J <sub>PER</sub>      | 10-MSOP or 20-QFN, all outputs running              | _                     | 70  | 140 | ps, pk-<br>pk |
| Cycle to Cycle litter*         |                       | 20-QFN, 4 outputs running,<br>1 per VDDO            | _                     | 50  | 90  | ps, pk        |
| Cycle-to-Cycle Jitter*         | Jcc                   | 10-MSOP or 20-QFN, all outputs running              | _                     | 70  | 130 | ps, pk        |
| Daried litter VCVO*            |                       | 20-QFN, 4 outputs running,<br>1 per VDDO            | _                     | 50  | 95  | ps, pk-<br>pk |
| Period Jitter VCXO*            | J <sub>PER_VCXO</sub> | 10-MSOP or 20-QFN, all outputs running              | _                     | 70  | 150 | ps, pk-<br>pk |
| Cycle-to-Cycle Jitter<br>VCXO* |                       | 20-QFN, 4 outputs running,<br>1 per VDDO            | _                     | 50  | 90  | ps, pk        |
|                                | Jcc_vcxo              | 10-MSOP or 20-QFN, all outputs running              | _                     | 70  | 140 | ps, pk        |

\*Note: Measured over 10k cycles. Jitter is highly dependent on device frequency configuration. Specifications represent a "worst case, real world" frequency plan; actual performance may be substantially better. For 3 output 10-MSOP package, measured with clock outputs of 74.25, 24.576, 48 MHz. For 8 output 20-QFN package, measured with clock outputs of 33.33, 74.25, 27, 24.576, 22.5792, 28.322, 125, 48 MHz.



Table 6. Crystal Requirements<sup>1,2</sup>

| Parameter                    | Symbol            | Min | Тур | Max | Unit |
|------------------------------|-------------------|-----|-----|-----|------|
| Crystal Frequency            | f <sub>XTAL</sub> | 25  | _   | 27  | MHz  |
| Load Capacitance             | C <sub>L</sub>    | 6   | _   | 12  | pF   |
| Equivalent Series Resistance | r <sub>ESR</sub>  | _   | _   | 150 | Ω    |
| Crystal Max Drive Level      | d <sub>L</sub>    | _   | _   | 100 | μW   |

#### Notes:

- 1. Crystals which require load capacitances of 6, 8, or 10 pF should use the device's internal load capacitance for optimum performance. See register 183 bits 7:6. A crystal with a 12 pF load capacitance requirement should use a combination of the internal 10 pF load capacitors in addition to external 2 pF load capacitors.
- 2. Refer to "AN551: Crystal Selection Guide" for more details.

Table 7. I<sup>2</sup>C Specifications (SCL,SDA)<sup>1</sup>

| Parameter                                                                    | Symbol                          | Test Condition                    |                         | Standard Mode<br>100 kbps |                                       | Mode<br>kbps                          | Unit |
|------------------------------------------------------------------------------|---------------------------------|-----------------------------------|-------------------------|---------------------------|---------------------------------------|---------------------------------------|------|
|                                                                              |                                 |                                   | Min                     | Max                       | Min                                   | Max                                   |      |
| LOW Level<br>Input Voltage                                                   | V <sub>ILI2C</sub>              |                                   | -0.5                    | 0.3 x V <sub>DDI2</sub>   | -0.5                                  | 0.3 x V <sub>DDI2C</sub> <sup>2</sup> | V    |
| HIGH Level<br>Input Voltage                                                  | V <sub>IHI2C</sub>              |                                   | 0.7 x V <sub>DDI2</sub> | 3.6                       | 0.7 x V <sub>DDI2C</sub> <sup>2</sup> | 3.6                                   | V    |
| Hysteresis of<br>Schmitt Trigger<br>Inputs                                   | V <sub>HYS</sub>                |                                   | _                       | _                         | 0.1                                   | _                                     | V    |
| LOW Level Output Voltage (open drain or open collector) at 3 mA Sink Current | V <sub>OLI2C</sub> <sup>2</sup> | $V_{DDI2C}^2 = 2.5/3.3 \text{ V}$ | 0                       | 0.4                       | 0                                     | 0.4                                   | V    |
| Input Current                                                                | I <sub>II2C</sub>               |                                   | -10                     | 10                        | -10                                   | 10                                    | μΑ   |
| Capacitance for<br>Each I/O Pin                                              | C <sub>II2C</sub>               | $V_{IN} = -0.1$ to $V_{DDI2C}$    | _                       | 4                         | _                                     | 4                                     | pF   |
| I <sup>2</sup> C Bus<br>Timeout                                              | T <sub>TO</sub>                 | Timeout Enabled                   | 25                      | 35                        | 25                                    | 35                                    | ms   |

#### Notes:

- 1. Refer to NXP's UM10204 I<sup>2</sup>C-bus specification and user manual, revision 03, for further details, go to: www.nxp.com/acrobat\_download/usermanuals/UM10204\_3.pdf.
- 2. Only I<sup>2</sup>C pullup voltages (VDDI2C) of 2.25 to 3.63 V are supported.



# Si5351A/B/C-B

**Table 8. Thermal Characteristics** 

| Parameter           | Symbol            | Test Condition | Package | Value | Unit |
|---------------------|-------------------|----------------|---------|-------|------|
| Thermal Resistance  |                   | 10-MSOP        | 131     | °C/W  |      |
| Junction to Ambient | $\theta_{\sf JA}$ | Still Air      | 20-QFN  | 51    | °C/W |
| Thermal Resistance  | 0                 | Still Air      | 10-MSOP | 43    | °C/W |
| Junction to Case    | θJC               | Still All      | 20-QFN  | 16    | °C/W |

# Table 9. Absolute Maximum Ratings<sup>1</sup>

| Parameter                                                          | Symbol                | Test Condition  | Value             | Unit |
|--------------------------------------------------------------------|-----------------------|-----------------|-------------------|------|
| DC Supply Voltage                                                  | V <sub>DD_max</sub>   |                 | -0.5 to 3.8       | V    |
|                                                                    | V <sub>IN_CLKIN</sub> | CLKIN, SCL, SDA | -0.5 to 3.8       | V    |
| Input Voltage                                                      | V <sub>IN_VC</sub>    | VC              | -0.5 to (VDD+0.3) | V    |
|                                                                    | V <sub>IN_XA/B</sub>  | Pins XA, XB     | -0.5 to 1.3 V     | V    |
| Junction Temperature                                               | TJ                    |                 | -55 to 150        | °C   |
| Soldering Temperature (Pb-free profile) <sup>2</sup>               | T <sub>PEAK</sub>     |                 | 260               | °C   |
| Soldering Temperature Time at TPEAK (Pb-free profile) <sup>2</sup> | T <sub>P</sub>        |                 | 20–40             | Sec  |

#### Notes:



<sup>1.</sup> Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<sup>2.</sup> The device is compliant with JEDEC J-STD-020.

# 2. Detailed Block Diagrams





Figure 1. Block Diagrams of 3-Output and 8-Output Si5351A Devices







Figure 2. Block Diagrams of Si5351B and Si5351C 8-Output Devices



# 3. Functional Description

The Si5351 is a versatile I<sup>2</sup>C programmable clock generator that is ideally suited for replacing crystals, crystal oscillators, VCXOs, PLLs, and buffers. A block diagram showing the general architecture of the Si5351 is shown in Figure 3. The device consists of an input stage, two synthesis stages, and an output stage.

The input stage accepts an external crystal (XTAL), a control voltage input (VC), or a clock input (CLKIN) depending on the version of the device (A/B/C). The first stage of synthesis multiplies the input frequencies to an high-frequency intermediate clock, while the second stage of synthesis uses high resolution MultiSynth fractional dividers to generate the desired output frequencies. Additional integer division is provided at the output stage for generating output frequencies as low as 8 kHz. Crosspoint switches at each of the synthesis stages allows total flexibility in routing any of the inputs to any of the outputs.

Because of this high resolution and flexible synthesis architecture, the Si5351 is capable of generating synchronous or free-running non-integer related clock frequencies at each of its outputs, enabling one device to synthesize clocks for multiple clock domains in a design.



Figure 3. Si5351 Block Diagram



11

#### 3.1. Input Stage

#### 3.1.1. Crystal Inputs (XA, XB)

The Si5351 uses a fixed-frequency standard AT-cut crystal as a reference to the internal oscillator. The output of the oscillator can be used to provide a free-running reference to one or both of the PLLs for generating asynchronous clocks. The output frequency of the oscillator will operate at the crystal frequency, either 25 MHz or 27 MHz. The crystal is also used as a reference to the VCXO to help maintain its frequency accuracy.

Internal load capacitors ( $C_L$ ) are provided to eliminate the need for external components when connecting a crystal to the Si5351. Options for internal load capacitors are 6, 8, or 10 pF. Crystals with alternate load capacitance requirements are supported using additional external load capacitors as shown in Figure 4. Refer to application note AN551 for crystal recommendations.



Figure 4. External XTAL with Optional Load Capacitors

#### 3.1.2. External Clock Input (CLKIN)

The external clock input is used as a clock reference for the PLLs when generating synchronous clock outputs. CLKIN can accept any frequency from 10 to 100 MHz. A divider at the input stage limits the PLL input frequency to 30 MHz.

#### 3.1.3. Voltage Control Input (VC)

The VCXO architecture of the Si5350B eliminates the need for an external pullable crystal. Only a standard, low-cost, fixed-frequency (25 or 27 MHz) AT-cut crystal is required.

The tuning range of the VCXO is configurable allowing for a wide variety of applications. Key advantages of the VCXO design in the Si5351 include high linearity, a wide operating range (linear from 10 to 90% of VDD), and reliable startup and operation. Refer to Table 3 on page 5 for VCXO specification details.

A unique feature of the Si5351B is its ability to generate multiple output frequencies controlled by the same control voltage applied to the VC pin. This replaces multiple PLLs or VCXOs that would normally be locked to the same reference. An example is illustrated in Figure 5 on page 13.



#### 3.2. Synthesis Stages

The Si5351 uses two stages of synthesis to generate its final output clocks. The first stage uses PLLs to multiply the lower frequency input references to a high-frequency intermediate clock. The second stage uses high-resolution MultiSynth fractional dividers to generate frequencies in the range of 1 MHz to 112.5 MHz. It is also possible to generate two unique frequencies up to 160 MHz on two or more of the outputs.

A crosspoint switch at the input of the first stage allows each of the PLLs to lock to the CLKIN or the XTAL input. This allows each of the PLLs to lock to a different source for generating independent free-running and synchronous clocks. Alternatively, both PLLs could lock to the same source. The crosspoint switch at the input of the second stage allows any of the MultiSynth dividers to connect to PLLA or PLLB. This flexible synthesis architecture allows any of the outputs to generate synchronous or non-synchronous clocks, with spread spectrum or without spread spectrum, and with the flexibility of generating non-integer related clock frequencies at each output.

All VCXO outputs are generated by PLLB only. The Multisynth high-resolution dividers can synthesize VCXO outputs with center frequencies up to 112.5 MHz. The center frequency is then controlled (or pulled) by the VC input. An interesting feature of the Si5351 is that the VCXO output can be routed to more than one MultiSynth divider. This creates a VCXO with multiple output frequencies controlled from one VC input as shown in Figure 5.

Frequencies down to 8 kHz can be generated by applying the R divider at the output of the Multisynth (see Figure 5 below).



Figure 5. Using the Si5351 as a Multi-Output VCXO



#### 3.3. Output Stage

An additional level of division (R) is available at the output stage for generating clocks as low as 8 kHz. All output drivers generate CMOS level outputs with separate output voltage supply pins (VDDOx) allowing a different voltage signal level (1.8, 2.5, or 3.3 V) at each of the four 2-output banks.

#### 3.4. Spread Spectrum

Spread spectrum can be enabled on any of the clock outputs that use PLLA as its reference. Spread spectrum is useful for reducing electromagnetic interference (EMI). Enabling spread spectrum on an output clock modulates its frequency, which effectively reduces the overall amplitude of its radiated energy. Note that spread spectrum is not available on clocks synchronized to PLLB or to the VCXO.

The Si5351 supports several levels of spread spectrum allowing the designer to chose an ideal compromise between system performance and EMI compliance.



Figure 6. Available Spread Spectrum Profiles

### 3.5. Control Pins (OEB, SSEN)

The Si5351 offers control pins for enabling/disabling clock outputs and spread spectrum.

#### 3.5.1. Output Enable (OEB)

The output enable pin allows enabling or disabling outputs clocks. Output clocks are enabled when the OEB pin is held low, and disabled when pulled high. When disabled, the output state is configurable as output high, output low, or high-impedance.

The output enable control circuitry ensures glitchless operation by starting the output clock cycle on the first leading edge after OEB is pulled low. When OEB is pulled high, the clock is allowed to complete its full clock cycle before going into a disabled state.

#### 3.5.2. Spread Spectrum Enable (SSEN)—Si5351A and Si5351B only

This control pin allows disabling the spread spectrum feature for all outputs that were configured with spread spectrum enabled. Hold SSEN low to disable spread spectrum. The SSEN pin provides a convenient method of evaluating the effect of using spread spectrum clocks during EMI compliance testing.



# 4. I<sup>2</sup>C Interface

Many of the functions and features of the Si5351 are controlled by reading and writing to the RAM space using the I<sup>2</sup>C interface. The following is a list of the common features that are controllable through the I<sup>2</sup>C interface.

Read Status Indicators

- Crystal Reference Loss of signal, LOS\_XTAL, reg0[3]
- CLKIN Loss of signal, LOS\_CLKIN, reg0[4]
- PLLA and/or PLLB Loss of lock, LOL\_A or LOL\_B, reg0[6:5]
- Configuration of multiplication and divider values for the PLLs, MultiSynth dividers
- Configuration of the Spread Spectrum profile (down or center spread, modulation percentage)
- Control of the cross point switch selection for each of the PLLs and MultiSynth dividers
- Set output clock options
  - Enable/disable for each clock output
  - Invert/non-invert for each clock output
  - Output divider values (2<sup>n</sup>, n=1.. 7)
  - Output state when disabled (stop hi, stop low, Hi-Z)
  - · Output phase offset

The I<sup>2</sup>C interface operates in slave mode with 7-bit addressing and can operate in Standard-Mode (100 kbps) or Fast-Mode (400 kbps) and supports burst data transfer with auto address increments.

The  $I^2C$  bus consists of a bidirectional serial data line (SDA) and a serial clock input (SCL) as shown in Figure 7. Both the SDA and SCL pins must be connected to the VDD supply via an external pull-up as recommended by the  $I^2C$  specification.



Figure 7. I<sup>2</sup>C and Control Signals

The 7-bit device (slave) address of the Si5351 consist of a 6-bit fixed address plus a user selectable LSB bit as shown in Figure 8. The LSB bit is selectable as 0 or 1 using the optional A0 pin which is useful for applications that require more than one Si5351 on a single I<sup>2</sup>C bus.



Figure 8. Si5351 I<sup>2</sup>C Slave Address

Data is transferred MSB first in 8-bit words as specified by the I<sup>2</sup>C specification. A write command consists of a 7-bit device (slave) address + a write bit, an 8-bit register address, and 8 bits of data as shown in Figure 9. A write burst operation is also shown where every additional data word is written using to an auto-incremented address.





Figure 9. I<sup>2</sup>C Write Operation

A read operation is performed in two stages. A data write is used to set the register address, then a data read is performed to retrieve the data from the set address. A read burst operation is also supported. This is shown in Figure 10.



Figure 10. I<sup>2</sup>C Read Operation

AC and DC electrical specifications for the SCL and SDA pins are shown in Table 7. The timing specifications and timing diagram for the I<sup>2</sup>C bus is compatible with the I<sup>2</sup>C-Bus Standard. SDA timeout is supported for compatibility with SMBus interfaces.



# 5. Configuring the Si5351

The Si5351 is a highly flexible clock generator which is entirely configurable through its I<sup>2</sup>C interface. The device's default configuration is stored in non-volatile memory (NVM) as shown in Figure 11. The NVM is a one time programmable memory (OTP) which can store a custom user configuration at power-up. This is a useful feature for applications that need a clock present at power-up (e.g., for providing a clock to a processor).



Figure 11. Si5351 Memory Configuration

During a power cycle the contents of the NVM are copied into random access memory (RAM), which sets the device configuration that will be used during normal operation. Any changes to the device configuration after power-up are made by reading and writing to registers in the RAM space through the I<sup>2</sup>C interface.

#### 5.1. Writing a Custom Configuration to RAM

To simplify device configuration, Silicon Labs has released the ClockBuilder Desktop. The software serves two purposes: to configure the Si5351 with optimal configuration based on the desired frequencies and to control the EVB when connected to a host PC.

The optimal configuration can be saved from the software in text files that can be used in any system, which configures the device over I<sup>2</sup>C. ClockBuilder Desktop can be downloaded from www.silabs.com/ClockBuilder and runs on Windows XP, Windows Vista, and Windows 7.

Once the configuration file has been saved, the device can be programmed via I<sup>2</sup>C by following the steps shown in Figure 12.





Figure 12. I<sup>2</sup>C Programming Procedure



#### 5.2. Si5351 Application Examples

The Si5351 is a versatile clock generator which serves a wide variety of applications. The following examples show how it can be used to replace crystals, crystal oscillators, VCXOs, and PLLs.

#### 5.3. Replacing Crystals and Crystal Oscillators

Using an inexpensive external crystal, the Si5351A can generate up to 8 different free-running clock frequencies for replacing crystals and crystal oscillators. A 3-output version packaged in a small 10-MSOP is also available for applications that require fewer clocks. An example is shown in Figure 13.



Figure 13. Using the Si5351A to Replace Multiple Crystals, Crystal Oscillators, and PLLs

#### 5.4. Replacing Crystals, Crystal Oscillators, and VCXOs

The Si5351B combines free-running clock generation and a VCXO in a single package for cost sensitive video applications. An example is shown in Figure 14.



Figure 14. Using the Si5351B to Replace Crystals, Crystal Oscillators, VCXOs, and PLLs



#### 5.5. Replacing Crystals, Crystal Oscillators, and PLLs

The Si5350C generates synchronous clocks for applications that require a fully integrated PLL instead of a VCXO. Because of its dual PLL architecture, the Si5351C is capable of generating both synchronous and free-running clocks. An example is shown in Figure 15.



Figure 15. Using the Si5351C to Replace Crystals, Crystal Oscillators, and PLLs

#### 5.6. Applying a Reference Clock at XTAL Input

The Si5351 can be driven with a clock signal through the XA input pin. This is especially useful when in need of generating clock outputs in two synchronization domains. With the Si5351C, one reference clock can be provided at the CLKIN pin and at XA.



Figure 16. Si5351 Driven by a Clock Signal

#### 5.7. HCSL Compatible Outputs

The Si5351 can be configured to support HCSL compatible swing when the VDDO of the output pair of interest is set to 2.5 V (i.e., VDDOA must be 2.5 V when using CLK0/1; VDDOB must be 2.5 V for CLK2/3 and so on).

The circuit in the figure below must be applied to each of the two clocks used, and one of the clocks in the pair must also be inverted to generate a differential pair. See register setting CLKx\_INV.



Figure 17. Si5351 Output is HCSL Compatible



### 6. Design Considerations

The Si5351 is a self-contained clock generator that requires very few external components. The following general guidelines are recommended to ensure optimum performance. Refer to "AN554: Si5350/51 PCB Layout Guide" for additional layout recommendations.

#### 6.1. Power Supply Decoupling/Filtering

The Si5351 has built-in power supply filtering circuitry and extensive internal Low Drop Out (LDO) voltage regulators to help minimize the number of external bypass components. All that is recommended is one 0.1 to 1.0 µF decoupling capacitor per power supply pin. This capacitor should be mounted as close to the VDD and VDDOx pins as possible without using vias.

#### 6.2. Power Supply Sequencing

The VDD and VDDOx (i.e., VDDO0, VDDO1, VDDO2, VDDO3) power supply pins have been separated to allow flexibility in output signal levels. If a minimum output-to-output skew is important, then all VDDOx must be applied before VDD. Unused VDDOx pins should be tied to VDD.

#### 6.3. External Crystal

The external crystal should be mounted as close to the pins as possible using short PCB traces. The XA and XB traces should be kept away from other high-speed signal traces. See "AN551: Crystal Selection Guide" for more details.

#### 6.4. External Crystal Load Capacitors

The Si5351 provides the option of using internal and external crystal load capacitors. If internal load capacitance is insufficient, capacitors of value  $\leq 2$  pF may be used to increased equivalent load capacitance. If external load capacitors are used, they should be placed as close to the XA/XB pads as possible. See "AN551: Crystal Selection Guide" for more details.

#### 6.5. Unused Pins

Unused voltage control pin should be tied to GND.

Unused CLKIN pin should be tied to GND.

Unused XA/XB pins should be left floating. Refer to "5.6. Applying a Reference Clock at XTAL Input" on page 20 when using XA as a clock input pin.

Unused output pins (CLK0-CLK7) should be left floating.

Unused VDDOx pins should be tied to VDD.

#### 6.6. Trace Characteristics

The Si5351A/B/C features various output current drive strengths. It is recommended to configure the trace characteristics as shown in Figure 18 when the default high drive strength is used.



Figure 18. Recommended Trace Characteristics with Default Drive Strength Setting

Note: Jitter is only specified at default high drive strength.



# 7. Register Map Summary

For many applications, the Si5351's register values are easily configured using ClockBuilder Desktop software. However, for customers interested in using the Si5351 in operating modes beyond the capabilities available with ClockBuilder™, refer to "AN619: Manually Generating an Si5351 Register Map" for a detailed description of the Si5351 registers and their usage.

# 8. Register Descriptions

Refer to "AN619: Manually Generating an Si5351 Register Map" for a detailed description of Si5351 registers.



# 9. Si5351 Pin Descriptions

# 9.1. Si5351A 20-pin QFN



Figure 19. Si5315A 20-QFN Top View

Table 10. Si5351A Pin Descriptions

| Pin Name | Pin<br>Number | Pin Type <sup>1</sup> | Function                                                                |
|----------|---------------|-----------------------|-------------------------------------------------------------------------|
| XA       | 1             | I                     | Input pin for external crystal.                                         |
| XB       | 2             | I                     | Input pin for external crystal.                                         |
| CLK0     | 13            | 0                     | Output clock 0.                                                         |
| CLK1     | 12            | 0                     | Output clock 1.                                                         |
| CLK2     | 9             | 0                     | Output clock 2.                                                         |
| CLK3     | 8             | 0                     | Output clock 3.                                                         |
| CLK4     | 19            | 0                     | Output clock 4.                                                         |
| CLK5     | 17            | 0                     | Output clock 5.                                                         |
| CLK6     | 16            | 0                     | Output clock 6.                                                         |
| CLK7     | 15            | 0                     | Output clock 7.                                                         |
| A0       | 3             | I                     | I <sup>2</sup> C address bit.                                           |
| SCL      | 4             | I                     | $1^2$ C bus serial clock input. Pull-up to VDD core with 1 k $\Omega$ . |
| SDA      | 5             | I/O                   | $I^2C$ bus serial data input. Pull-up to VDD core with 1 k $\Omega$ .   |
| SSEN     | 6             | I                     | Spread spectrum enable. High = enabled, Low = disabled.                 |
| OEB      | 7             | I                     | Output driver enable. Low = enabled, High = disabled.                   |
| VDD      | 20            | Р                     | Core voltage supply pin. See 6.2.                                       |
| VDDOA    | 11            | Р                     | Output voltage supply pin for CLK0 and CLK1. See 6.2.                   |
| VDDOB    | 10            | Р                     | Output voltage supply pin for CLK2 and CLK3. See 6.2.                   |
| VDDOC    | 18            | Р                     | Output voltage supply pin for CLK4 and CLK5. See 6.2.                   |
| VDDOD    | 14            | Р                     | Output voltage supply pin for CLK6 and CLK7. See 6.2.                   |
| GND      | Center Pad    | Р                     | Ground. Use multiple vias to ensure a solid path to GND.                |

**<sup>1.</sup>** I = Input, O = Output, P = Power.

<sup>2.</sup> Input pins are not internally pulled up.

#### 9.2. Si5351B 20-Pin QFN



Figure 20. Si5351B 20-QFN Top View\*

Table 11. Si5351B Pin Descriptions

| Pin Name     | Pin<br>Number | Pin Type <sup>1</sup> | Function                                                       |
|--------------|---------------|-----------------------|----------------------------------------------------------------|
| XA           | 1             | I                     | Input pin for external crystal                                 |
| XB           | 2             | I                     | Input pin for external crystal                                 |
| CLK0         | 13            | 0                     | Output clock 0                                                 |
| CLK1         | 12            | 0                     | Output clock 1                                                 |
| CLK2         | 9             | 0                     | Output clock 2                                                 |
| CLK3         | 8             | 0                     | Output clock 3                                                 |
| CLK4         | 19            | 0                     | Output clock 4                                                 |
| CLK5         | 17            | 0                     | Output clock 5                                                 |
| CLK6         | 16            | 0                     | Output clock 6                                                 |
| CLK7         | 15            | 0                     | Output clock 7                                                 |
| VC           | 3             | I                     | VCXO control voltage input                                     |
| SCL          | 4             | I                     | $I^2$ C bus serial clock input. Pull-up to VDD core with 1 kΩ. |
| SDA          | 5             | I/O                   | $I^2$ C bus serial data input. Pull-up to VDD core with 1 kΩ.  |
| SSEN         | 6             | I                     | Spread spectrum enable. High = enabled, Low = disabled.        |
| OEB          | 7             | I                     | Output driver enable. Low = enabled, High = disabled.          |
| VDD          | 20            | Р                     | Core voltage supply pin                                        |
| VDDOA        | 11            | Р                     | Output voltage supply pin for CLK0 and CLK1. See 6.2           |
| VDDOB        | 10            | Р                     | Output voltage supply pin for CLK2 and CLK3. See 6.2           |
| VDDOC        | 18            | Р                     | Output voltage supply pin for CLK4 and CLK5. See 6.2           |
| VDDOD        | 14            | Р                     | Output voltage supply pin for CLK6 and CLK7. See 6.2           |
| GND          | Center Pad    | Р                     | Ground                                                         |
| VDDOD<br>GND | 14            | P<br>P                | Output voltage supply pin for CLK6 and CLK7. See 6.2           |

<sup>1.</sup> I = Input, O = Output, P = Power



<sup>2.</sup> Input pins are not internally pulled up.

#### 9.3. Si5351C 20-Pin QFN



Table 12. Si5351C Pin Descriptions

| Pin Name | Pin<br>Number | Pin Type <sup>1</sup> | Function                                                                                           |  |
|----------|---------------|-----------------------|----------------------------------------------------------------------------------------------------|--|
|          | 20-QFN        |                       |                                                                                                    |  |
| XA       | 1             | I                     | Input pin for external crystal.                                                                    |  |
| XB       | 2             | I                     | Input pin for external crystal.                                                                    |  |
| CLK0     | 13            | 0                     | Output clock 0.                                                                                    |  |
| CLK1     | 12            | 0                     | Output clock 1.                                                                                    |  |
| CLK2     | 9             | 0                     | Output clock 2.                                                                                    |  |
| CLK3     | 8             | 0                     | Output clock 3.                                                                                    |  |
| CLK4     | 19            | 0                     | Output clock 4.                                                                                    |  |
| CLK5     | 17            | 0                     | Output clock 5.                                                                                    |  |
| CLK6     | 16            | 0                     | Output clock 6.                                                                                    |  |
| CLK7     | 15            | 0                     | Output clock 7.                                                                                    |  |
| INTR     | 3             | 0                     | Interrupt pin. Open drain active low output, requires a pull-up resistor greater than 1 $k\Omega.$ |  |
| SCL      | 4             | I                     | $I^2C$ bus serial clock input. Pull-up to VDD core with 1 k $\Omega$ .                             |  |
| SDA      | 5             | I/O                   | $I^2C$ bus serial data input. Pull-up to VDD core with 1 k $\Omega$ .                              |  |
| CLKIN    | 6             | I                     | PLL clock input.                                                                                   |  |
| OEB      | 7             | I                     | Output driver enable. Low = enabled, High = disabled.                                              |  |
| VDD      | 20            | Р                     | Core voltage supply pin                                                                            |  |
| VDDOA    | 11            | Р                     | Output voltage supply pin for CLK0 and CLK1. See 6.2                                               |  |
| VDDOB    | 10            | Р                     | Output voltage supply pin for CLK2 and CLK3. See 6.2                                               |  |
| VDDOC    | 18            | Р                     | Output voltage supply pin for CLK4 and CLK5. See 6.2                                               |  |
| VDDOD    | 14            | Р                     | Output voltage supply pin for CLK6 and CLK7. See 6.2                                               |  |
| GND      | Center Pad    | Р                     | Ground.                                                                                            |  |
| Notes:   | •             | •                     |                                                                                                    |  |

### Notes:

- **1.** I = Input, O = Output, P = Power.
- 2. Input pins are not internally pulled up.

# 9.4. Si5351A 10-Pin MSOP



Figure 21. Si5351A 10-MSOP Top View

Table 13. Si5351A 10-MSOP Pin Descriptions

| Pin Name                                | Pin<br>Number | Pin Type* | Function                                                                                                             |  |
|-----------------------------------------|---------------|-----------|----------------------------------------------------------------------------------------------------------------------|--|
|                                         | 10-MSOP       |           |                                                                                                                      |  |
| XA                                      | 2             | I         | Input pin for external crystal.                                                                                      |  |
| ХВ                                      | 3             | I         | Input pin for external crystal.                                                                                      |  |
| CLK0                                    | 10            | 0         | Output clock 0.                                                                                                      |  |
| CLK1                                    | 9             | 0         | Output clock 1.                                                                                                      |  |
| CLK2                                    | 6             | 0         | Output clock 2.                                                                                                      |  |
| SCL                                     | 4             | I         | Serial clock input for the $I^2C$ bus. This pin must be pulled-up using a pull-up resistor of at least 1 $k\Omega$ . |  |
| SDA                                     | 5             | I/O       | Serial data input for the I $^2$ C bus. This pin must be pulled-up using a pull-up resistor of at least 1 $k\Omega.$ |  |
| VDD                                     | 1             | Р         | Core voltage supply pin.                                                                                             |  |
| VDDO                                    | 7             | Р         | Output voltage supply pin for CLK0, CLK1, and CLK2. See "6.2. Power Supply Sequencing" on page 22.                   |  |
| GND                                     | 8             | Р         | Ground.                                                                                                              |  |
| *Note: I = Input, O = Output, P = Power |               |           |                                                                                                                      |  |



# 10. Ordering Information



Figure 22. Device Part Numbers

An evaluation kit containing ClockBuilder Desktop software and hardware enable easy evaluation of the Si5351A/B/C. The orderable part numbers for the evaluation kits are provided in Figure 23.



Figure 23. Si5351A/B/C Evaluation Kit



# 11. Package Outlines

# 11.1. 20-pin QFN



Table 14. 20-pin QFN Package Dimensions

| Dimension | Min      | Nom      | Max  |  |
|-----------|----------|----------|------|--|
| A         | 0.80     | 0.85     | 0.90 |  |
| A1        | 0.00     | 0.02     | 0.05 |  |
| b         | 0.18     | 0.25     | 0.30 |  |
| D         |          | 4.00 BSC |      |  |
| D2        | 2.65     | 2.70     | 2.75 |  |
| е         | 0.50 BSC |          |      |  |
| E         | 4.00 BSC |          |      |  |
| E2        | 2.65     | 2.70     | 2.75 |  |
| L         | 0.30     | 0.40     | 0.50 |  |
| aaa       |          |          | 0.10 |  |
| bbb       |          |          | 0.10 |  |
| ccc       |          |          | 0.08 |  |
| ddd       |          |          | 0.10 |  |
| eee       |          |          | 0.10 |  |

#### Notes:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to the JEDEC Outline MO-220, variation VGGD-8.
- **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



#### 11.2. 10-Pin MSOP



**Table 15. 10-MSOP Package Dimensions** 

| Min      | Nom                          | Max                                                                                                                                                                           |  |  |
|----------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| _        | _                            | 1.10                                                                                                                                                                          |  |  |
| 0.00     | _                            | 0.15                                                                                                                                                                          |  |  |
| 0.75     | 0.85                         | 0.95                                                                                                                                                                          |  |  |
| 0.17     | _                            | 0.33                                                                                                                                                                          |  |  |
| 0.08     | _                            | 0.23                                                                                                                                                                          |  |  |
| 3.00 BSC |                              |                                                                                                                                                                               |  |  |
| 4.90 BSC |                              |                                                                                                                                                                               |  |  |
| 3.00 BSC |                              |                                                                                                                                                                               |  |  |
| 0.50 BSC |                              |                                                                                                                                                                               |  |  |
| 0.40     | 0.60                         | 0.80                                                                                                                                                                          |  |  |
|          |                              |                                                                                                                                                                               |  |  |
| 0        | _                            | 8                                                                                                                                                                             |  |  |
| _        | _                            | 0.20                                                                                                                                                                          |  |  |
| _        | _                            | 0.25                                                                                                                                                                          |  |  |
| _        | _                            | 0.10                                                                                                                                                                          |  |  |
| _        | _                            | 0.08                                                                                                                                                                          |  |  |
|          | 0.00<br>0.75<br>0.17<br>0.08 | —     —       0.00     —       0.75     0.85       0.17     —       0.08     —       3.00 BSC       4.90 BSC       3.00 BSC       0.50 BSC       0.40     0.60       0.25 BSC |  |  |

#### Notes:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- This drawing conforms to the JEDEC Solid State Outline MO-137, Variation C
- Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



31

# Si5351A/B/C-B

### **CONTACT INFORMATION**

Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500

Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request.

#### Patent Notice

Silicon Labs invests in research and development to help our customers differentiate in the market with innovative low-power, small size, analog-intensive mixed-signal solutions. Silicon Labs' extensive patent portfolio is a testament to our unique approach and world-class engineering team.

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

