# 1.0 ELECTRICAL CHARACTERISTICS

## **Absolute Maximum Ratings†**

| V <sub>DD</sub> – V <sub>SS</sub>                    | 7.0V                              |
|------------------------------------------------------|-----------------------------------|
| Current at Input Pins                                | ±2 mA                             |
| Analog Inputs ( $V_{IN}$ +, $V_{IN}$ -)†† $V_{SS}$ - | – 1.0V to V <sub>DD</sub> + 1.0V  |
| All Other Inputs and Outputs $V_{SS}$ -              | $-0.3V$ to $V_{DD} + 0.3V$        |
| Difference Input Voltage                             | V <sub>DD</sub> – V <sub>SS</sub> |
| Output Short-Circuit Current                         | continuous                        |
| Current at Output and Supply Pins                    | ±30 mA                            |
| Storage Temperature                                  | 65°C to +150°C                    |
| Maximum Junction Temperature (T <sub>J</sub> )       | +150°C                            |
| ESD Protection on All Pins (HBM; MM)                 | ≥ 4 kV; 400V                      |
|                                                      |                                   |

† Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

†† See Section 4.1.2 "Input Voltage and Current Limits".

### DC ELECTRICAL SPECIFICATIONS

| <b>Electrical Characteristics</b> : Unless otherwise indicated: $V_{DD} = \pm 1.8V$ to $\pm 5.5V$ , $V_{SS} = GND$ , $T_A = \pm 25$ °C, $V_{CM} = V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L = V_{DD}/2$ , $V_L = 1 MΩ$ to $V_L$ and $\overline{CS}$ is tied low. (Refer to Figure 1-2 and Figure 1-3.) |                              |                       |                      |                       |                |                                                                                   |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------|----------------------|-----------------------|----------------|-----------------------------------------------------------------------------------|--|--|
| Parameters                                                                                                                                                                                                                                                                                                 | Sym                          | Min                   | Тур                  | Max                   | Units          | Conditions                                                                        |  |  |
| Input Offset                                                                                                                                                                                                                                                                                               |                              |                       |                      |                       |                |                                                                                   |  |  |
| Input Offset Voltage                                                                                                                                                                                                                                                                                       | V <sub>OS</sub>              | -150                  | _                    | +150                  | μV             | $V_{DD} = 3.0V, V_{CM} = V_{DD}/3$                                                |  |  |
| Input Offset Drift with Temperature                                                                                                                                                                                                                                                                        | $\Delta V_{OS}/\Delta T_{A}$ |                       | ±3.0                 |                       | μV/°C          | $T_A = -40$ °C to +125°C,<br>$V_{DD} = 3.0$ V, $V_{CM} = V_{DD}/3$                |  |  |
| Power Supply Rejection Ratio                                                                                                                                                                                                                                                                               | PSRR                         | 70                    | 88                   | _                     | dB             | V <sub>CM</sub> = V <sub>SS</sub>                                                 |  |  |
| Input Bias Current and Impedance                                                                                                                                                                                                                                                                           | e                            |                       |                      |                       |                |                                                                                   |  |  |
| Input Bias Current                                                                                                                                                                                                                                                                                         | I <sub>B</sub>               |                       | ±1.0                 | 100                   | pА             |                                                                                   |  |  |
|                                                                                                                                                                                                                                                                                                            | I <sub>B</sub>               |                       | 60                   |                       | pА             | $T_A = +85^{\circ}C$                                                              |  |  |
|                                                                                                                                                                                                                                                                                                            | Ι <sub>Β</sub>               |                       | 2000                 | 5000                  | pА             | T <sub>A</sub> = +125°C                                                           |  |  |
| Input Offset Current                                                                                                                                                                                                                                                                                       | Ios                          |                       | ±1.0                 |                       | pА             |                                                                                   |  |  |
| Common-mode Input Impedance                                                                                                                                                                                                                                                                                | Z <sub>CM</sub>              | _                     | 10 <sup>13</sup>   6 | _                     | $\Omega    pF$ |                                                                                   |  |  |
| Differential Input Impedance                                                                                                                                                                                                                                                                               | Z <sub>DIFF</sub>            | _                     | 10 <sup>13</sup>   6 | _                     | $\Omega    pF$ |                                                                                   |  |  |
| Common-mode                                                                                                                                                                                                                                                                                                |                              |                       |                      |                       |                |                                                                                   |  |  |
| Common-mode Input Voltage<br>Range                                                                                                                                                                                                                                                                         | $V_{CMR}$                    | V <sub>SS</sub> – 0.3 | _                    | V <sub>DD</sub> + 0.3 | V              |                                                                                   |  |  |
| Common-mode Rejection Ratio                                                                                                                                                                                                                                                                                | CMRR                         | 70                    | 95                   |                       | dB             | $V_{CM} = -0.3V \text{ to } 2.1V,$<br>$V_{DD} = 1.8V$                             |  |  |
|                                                                                                                                                                                                                                                                                                            |                              | 72                    | 93                   | _                     | dB             | $V_{CM} = -0.3V \text{ to } 5.8V,$<br>$V_{DD} = 5.5V$                             |  |  |
|                                                                                                                                                                                                                                                                                                            |                              | 70                    | 89                   | _                     | dB             | V <sub>CM</sub> = 2.75V to 5.8V,<br>V <sub>DD</sub> = 5.5V                        |  |  |
|                                                                                                                                                                                                                                                                                                            |                              | 72                    | 93                   | _                     | dB             | $V_{CM} = -0.3V \text{ to } 2.75V,$<br>$V_{DD} = 5.5V$                            |  |  |
| Open-Loop Gain                                                                                                                                                                                                                                                                                             |                              |                       |                      |                       |                |                                                                                   |  |  |
| DC Open-Loop Gain<br>(Large Signal)                                                                                                                                                                                                                                                                        | A <sub>OL</sub>              | 95                    | 115                  | _                     | dB             | $0.2V < V_{OUT} < (V_{DD} - 0.2V),$<br>$R_L = 50 \text{ k}\Omega \text{ to } V_L$ |  |  |

## DC ELECTRICAL SPECIFICATIONS (CONTINUED)

**Electrical Characteristics**: Unless otherwise indicated:  $V_{DD} = \pm 1.8 \text{V}$  to +5.5V,  $V_{SS} = \text{GND}$ ,  $T_{A} = \pm 25 ^{\circ}\text{C}$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_{L} = V_{DD}/2$ ,  $V_{L} = 1 \text{ M}\Omega$  to  $V_{L}$  and  $\overline{\text{CS}}$  is tied low. (Refer to Figure 1-2 and Figure 1-3.) **Parameters** Sym Min Max Units **Conditions** Тур Output  $R_L = 50 \text{ k}\Omega \text{ to } V_L$ Maximum Output Voltage Swing  $V_{OL}, V_{OH}$  $V_{SS} + 10$ mV  $V_{DD} - 10$ 0.5V input overdrive  $V_{DD} = 1.8V$ Output Short-Circuit Current ±5 mΑ  $I_{SC}$ ±23 mΑ  $V_{DD} = 5.5V$ **Power Supply** Supply Voltage  $V_{DD}$ 1.8 5.5 ٧  $I_{O} = 0, V_{CM} = V_{DD,}$  $V_{DD} = 5.5V$ Quiescent Current per Amplifier 0.4 0.9 1.35 μΑ  $I_Q$ 

#### **AC ELECTRICAL SPECIFICATIONS**

**Electrical Characteristics:** Unless otherwise indicated:  $T_A = \pm 25$ °C,  $V_{DD} = \pm 1.8$  to  $\pm 5.5$ V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $V_L = 60$  pF,  $V_L = 1$  MΩ to  $V_L = 1$  and  $V_L = 1$  is tied low. (Refer to Figure 1-2 and Figure 1-3.)

| 1001 100-3 12 100-3 12 10 pt. 3 12 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |                 |     |     |     |        |                     |  |  |  |
|----------------------------------------------------------------------|-----------------|-----|-----|-----|--------|---------------------|--|--|--|
| Parameters                                                           | Sym             | Min | Тур | Max | Units  | Conditions          |  |  |  |
| AC Response                                                          |                 |     |     |     |        |                     |  |  |  |
| Gain Bandwidth Product                                               | GBWP            | _   | 10  | _   | kHz    |                     |  |  |  |
| Phase Margin                                                         | PM              |     | 65  | _   | ٥      | G = +1 V/V          |  |  |  |
| Slew Rate                                                            | SR              | _   | 4.0 | _   | V/ms   |                     |  |  |  |
| Noise                                                                |                 |     |     |     |        |                     |  |  |  |
| Input Noise Voltage                                                  | E <sub>ni</sub> | _   | 3.9 | _   | µVр-р  | f = 0.1 Hz to 10 Hz |  |  |  |
| Input Noise Voltage Density                                          | e <sub>ni</sub> | _   | 165 | _   | nV/√Hz | f = 1 kHz           |  |  |  |
| Input Noise Current Density                                          | i <sub>ni</sub> | _   | 0.6 | _   | fA/√Hz | f = 1 kHz           |  |  |  |

### MCP6033 CHIP SELECT ELECTRICAL CHARACTERISTICS

**Electrical Specifications:** Unless otherwise indicated,  $V_{DD} = \pm 1.8V$  to  $\pm 5.5V$ ,  $V_{SS} = GND$ ,  $V_{A} = \pm 25$ °C,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} = V_{DD}/2$ ,  $V_{L} = V_{DD}/2$ ,  $V_{L} = 60$  pF,  $V_{L} = 1$  MΩ to  $V_{L}$  and  $\overline{CS}$  is tied low (Refer to Figure 1-1).

| 001 DD 7 L DD 7 - L                        | <u>' ' '</u>         |                     |                     |                     | `     | ,                                                                                                                                                                                                                                                 |  |  |  |
|--------------------------------------------|----------------------|---------------------|---------------------|---------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Parameters                                 | Sym                  | Min                 | Тур                 | Max                 | Units | Conditions                                                                                                                                                                                                                                        |  |  |  |
| CS Low Specifications                      |                      |                     |                     |                     |       |                                                                                                                                                                                                                                                   |  |  |  |
| CS Logic Threshold, Low                    | V <sub>IL</sub>      | V <sub>SS</sub>     | _                   | 0.2 V <sub>DD</sub> | V     |                                                                                                                                                                                                                                                   |  |  |  |
| CS Input Current, Low                      | I <sub>CSL</sub>     |                     | -10                 |                     | рА    | CS = V <sub>SS</sub>                                                                                                                                                                                                                              |  |  |  |
| CS High Specifications                     |                      |                     |                     |                     |       |                                                                                                                                                                                                                                                   |  |  |  |
| CS Logic Threshold, High                   | V <sub>IH</sub>      | 0.8 V <sub>DD</sub> | _                   | $V_{DD}$            | >     |                                                                                                                                                                                                                                                   |  |  |  |
| CS Input Current, High                     | I <sub>CSH</sub>     | _                   | 10                  | _                   | рА    | CS = V <sub>DD</sub>                                                                                                                                                                                                                              |  |  |  |
| GND Current                                | I <sub>SS</sub>      | _                   | -400                | _                   | рА    | CS = V <sub>DD</sub>                                                                                                                                                                                                                              |  |  |  |
| Amplifier Output Leakage                   | I <sub>O(LEAK)</sub> | _                   | 10                  | _                   | рА    | CS = V <sub>DD</sub>                                                                                                                                                                                                                              |  |  |  |
| CS Dynamic Specifications                  |                      |                     |                     |                     |       |                                                                                                                                                                                                                                                   |  |  |  |
| CS Low to Amplifier Output<br>Turn-on Time | t <sub>ON</sub>      | _                   | 4                   | 100                 | ms    | $\label{eq:cs} \begin{split} \overline{CS} &\leq 0.2 \text{ V}_{DD} \text{ to V}_{OUT} = 0.9 \text{ V}_{DD}/2, \\ G &= +1 \text{ V/V}, \text{ V}_{IN} = \text{V}_{DD}/2, \\ R_L &= 50 \text{ k}\Omega \text{ to V}_L = \text{V}_{SS} \end{split}$ |  |  |  |
| CS High to Amplifier Output<br>High-Z      | t <sub>OFF</sub>     | _                   | 10                  | _                   | μs    | $\label{eq:cs} \begin{split} \overline{CS} &\geq 0.8 \text{ V}_{DD} \text{ to V}_{OUT} = 0.1 \text{ V}_{DD}/2, \\ G &= +1 \text{ V/V}, \text{ V}_{IN} = \text{V}_{DD}/2, \\ R_L &= 50 \text{ k}\Omega \text{ to V}_L = \text{V}_{SS} \end{split}$ |  |  |  |
| CS Hysteresis                              | V <sub>HYST</sub>    | _                   | 0.3 V <sub>DD</sub> | _                   | V     |                                                                                                                                                                                                                                                   |  |  |  |



**FIGURE 1-1:** Timing Diagram for the  $\overline{\text{CS}}$  Pin on the MCP6033.

### **TEMPERATURE SPECIFICATIONS**

| <b>Electrical Characteristics:</b> Unless otherwise indicated: $V_{DD}$ = +1.8V to +5.5V and $V_{SS}$ = GND. |                   |     |     |      |       |            |  |  |
|--------------------------------------------------------------------------------------------------------------|-------------------|-----|-----|------|-------|------------|--|--|
| Parameters                                                                                                   | Sym               | Min | Тур | Max  | Units | Conditions |  |  |
| Temperature Ranges                                                                                           |                   |     |     |      |       |            |  |  |
| Operating Temperature Range                                                                                  | T <sub>A</sub>    | -40 | _   | +125 | °C    | Note 1     |  |  |
| Storage Temperature Range                                                                                    | T <sub>A</sub>    | -65 | _   | +150 | °C    |            |  |  |
| Thermal Package Resistances                                                                                  |                   |     |     |      |       |            |  |  |
| Thermal Resistance, 5-Lead SOT-23                                                                            | $\theta_{JA}$     | _   | 256 | _    | °C/W  |            |  |  |
| Thermal Resistance, 8-Lead DFN                                                                               | $\theta_{\sf JA}$ | _   | 84  | _    | °C/W  |            |  |  |
| Thermal Resistance, 8-Lead SOIC                                                                              | $\theta_{\sf JA}$ | _   | 163 | _    | °C/W  |            |  |  |
| Thermal Resistance, 8-Lead MSOP                                                                              | $\theta_{\sf JA}$ | _   | 206 | _    | °C/W  |            |  |  |
| Thermal Resistance, 14-Lead SOIC                                                                             | $\theta_{\sf JA}$ | _   | 120 | _    | °C/W  |            |  |  |
| Thermal Resistance, 14-Lead TSSOP                                                                            | $\theta_{JA}$     | _   | 100 | _    | °C/W  |            |  |  |

**Note 1:** The internal junction temperature (T<sub>J</sub>) must not exceed the absolute maximum specification of +150°C.

#### 1.1 Test Circuits

The test circuits used for the DC and AC tests are shown in Figure 1-2 and Figure 1-3. The bypass capacitors are laid out according to the rules discussed in **Section 4.6 "Supply Bypass"**.



FIGURE 1-2: AC and DC Test Circuit for Most Noninverting Gain Conditions.



FIGURE 1-3: AC and DC Test Circuit for Most Inverting Gain Conditions.

#### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise indicated:  $T_A$  = +25°C,  $V_{DD}$  = +1.8V to +5.5V,  $V_{SS}$  = GND,  $V_{CM}$  =  $V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L$  =  $V_{DD}/2$ ,  $R_L$  = 1 M $\Omega$  to  $V_L$ ,  $C_L$  = 60 pF and  $\overline{CS}$  is tied low.



FIGURE 2-1: Input Offset Voltage with  $V_{DD} = 3.0V$ .



**FIGURE 2-2:** Input Offset Voltage Drift with  $V_{DD} = 3.0V$  and  $T_A \le +85^{\circ}C$ .



**FIGURE 2-3:** Input Offset Voltage Drift with  $V_{DD} = 3.0V$  and  $T_A \ge +85^{\circ}C$ .



**FIGURE 2-4:** Input Offset Voltage vs. Common-mode Input Voltage with  $V_{DD} = 5.5V$ .



**FIGURE 2-5:** Input Offset Voltage vs. Common-mode Input Voltage with  $V_{DD} = 1.8V$ .



**FIGURE 2-6:** Input Offset Voltage vs. Output Voltage.

**Note:** Unless otherwise indicated:  $T_A$  = +25°C,  $V_{DD}$  = +1.8V to +5.5V,  $V_{SS}$  = GND,  $V_{CM}$  =  $V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L$  =  $V_{DD}/2$ ,  $V_L$  = 1 M $\Omega$  to  $V_L$ ,  $C_L$  = 60 pF and  $\overline{CS}$  is tied low.



**FIGURE 2-7:** Input Noise Voltage Density vs. Frequency.



FIGURE 2-8: Input Noise Voltage Density vs. Common-mode Input Voltage.



**FIGURE 2-9:** Common-mode Rejection Ratio, Power Supply Rejection Ratio vs. Frequency.



**FIGURE 2-10:** Common-mode Rejection Ratio, Power Supply Rejection Ratio vs. Ambient Temperature.



**FIGURE 2-11:** Input Bias, Offset Currents vs. Ambient Temperature.



FIGURE 2-12: Input Bias Current vs. Common-mode Input Voltage.

## MCP6031/2/3/4

**Note:** Unless otherwise indicated:  $T_A$  = +25°C,  $V_{DD}$  = +1.8V to +5.5V,  $V_{SS}$  = GND,  $V_{CM}$  =  $V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L$  =  $V_{DD}/2$ ,  $V_L$  = 1 M $\Omega$  to  $V_L$ ,  $C_L$  = 60 pF and CS is tied low.



**FIGURE 2-13:** Quiescent Current vs Ambient Temperature.



**FIGURE 2-14:** Quiescent Current vs. Power Supply Voltage with  $V_{CM} = V_{DD}$ .



**FIGURE 2-15:** Quiescent Current vs. Power Supply Voltage with  $V_{CM} = V_{SS}$ .



**FIGURE 2-16:** Open-Loop Gain, Phase vs. Frequency.



**FIGURE 2-17:** DC Open-Loop Gain vs. Power Supply Voltage.



**FIGURE 2-18:** DC Open-Loop Gain vs. Output Voltage Headroom.

**Note:** Unless otherwise indicated:  $T_A$  = +25°C,  $V_{DD}$  = +1.8V to +5.5V,  $V_{SS}$  = GND,  $V_{CM}$  =  $V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L$  =  $V_{DD}/2$ ,  $V_L$  = 1 M $\Omega$  to  $V_L$ ,  $C_L$  = 60 pF and CS is tied low.



FIGURE 2-19: Channel-to-Channel Separation vs. Frequency (MCP6032/4 only).



FIGURE 2-20: Gain Bandwidth Product, Phase Margin vs. Common-mode Input Voltage.



**FIGURE 2-21:** Gain Bandwidth Product, Phase Margin vs. Ambient Temperature.



**FIGURE 2-22:** Gain Bandwidth Product, Phase Margin vs. Ambient Temperature.



**FIGURE 2-23:** Ouput Short-Circuit Current vs. Power Supply Voltage.



FIGURE 2-24: Output Voltage Swing vs. Frequency.

## MCP6031/2/3/4

**Note:** Unless otherwise indicated:  $T_A$  = +25°C,  $V_{DD}$  = +1.8V to +5.5V,  $V_{SS}$  = GND,  $V_{CM}$  =  $V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L$  =  $V_{DD}/2$ ,  $R_L$  = 1 M $\Omega$  to  $V_L$ ,  $C_L$  = 60 pF and  $\overline{CS}$  is tied low.



FIGURE 2-25: Output Voltage Headroom vs. Output Current.



**FIGURE 2-26:** Output Voltage Headroom vs. Ambient Temperature.



FIGURE 2-27: Slew Rate vs. Ambient Temperature.



**FIGURE 2-28:** Small-Signal Noninverting Pulse Response.



**FIGURE 2-29:** Small-Signal Inverting Pulse Response.



FIGURE 2-30: Large-Signal Noninverting Pulse Response.

**Note:** Unless otherwise indicated:  $T_A$  = +25°C,  $V_{DD}$  = +1.8V to +5.5V,  $V_{SS}$  = GND,  $V_{CM}$  =  $V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L$  =  $V_{DD}/2$ ,  $V_L$  = 1 M $\Omega$  to  $V_L$ ,  $C_L$  = 60 pF and CS is tied low.



**FIGURE 2-31:** Large-Signal Inverting Pulse Response.



FIGURE 2-32: The MCP6031/2/3/4 Family Shows No Phase Reversal.



FIGURE 2-33: Chip Select (CS) to Amplifier Output Response Time (MCP6033 only).



**FIGURE 2-34:** Chip Select ( $\overline{CS}$ ) Hysteresis (MCP6033 only) with  $V_{DD} = 5.5V$ .



**FIGURE 2-35:** Chip Select (CS) Hysteresis (MCP6033 only) with  $V_{DD} = 3.0V$ .



**FIGURE 2-36:** Chip Select (CS) Hysteresis (MCP6033 only) with  $V_{DD} = 1.8V$ .

# MCP6031/2/3/4

**Note:** Unless otherwise indicated:  $T_A$  = +25°C,  $V_{DD}$  = +1.8V to +5.5V,  $V_{SS}$  = GND,  $V_{CM}$  =  $V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L$  =  $V_{DD}/2$ ,  $R_L$  = 1 M $\Omega$  to  $V_L$ ,  $C_L$  = 60 pF and  $\overline{CS}$  is tied low.



FIGURE 2-37: Closed-Loop Output Impedance vs. Frequency.



**FIGURE 2-38:** Measured Input Current vs. Input Voltage (below  $V_{SS}$ ).

## 3.0 PIN DESCRIPTIONS

Descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| MCF    | P6031                 | MCP6032       | MCP6033               | MCP6034        |                                       |                               |
|--------|-----------------------|---------------|-----------------------|----------------|---------------------------------------|-------------------------------|
| SOT-23 | DFN,<br>MSOP,<br>SOIC | MSOP,<br>SOIC | DFN,<br>MSOP,<br>SOIC | SOIC,<br>TSSOP | Symbol                                | Description                   |
| 1      | 6                     | 1             | 6                     | 1              | V <sub>OUT</sub> , V <sub>OUTA</sub>  | Analog Output (Op Amp A)      |
| 4      | 2                     | 2             | 2                     | 2              | V <sub>IN</sub> -, V <sub>INA</sub> - | Inverting Input (Op Amp A)    |
| 3      | 3                     | 3             | 3                     | 3              | V <sub>IN</sub> +, V <sub>INA</sub> + | Noninverting Input (Op Amp A) |
| 5      | 7                     | 8             | 7                     | 4              | $V_{\mathrm{DD}}$                     | Positive Power Supply         |
| _      | _                     | 5             | _                     | 5              | V <sub>INB</sub> +                    | Noninverting Input (Op Amp B) |
| _      | _                     | 6             | _                     | 6              | V <sub>INB</sub> -                    | Inverting Input (Op Amp B)    |
| _      | _                     | 7             | _                     | 7              | V <sub>OUTB</sub>                     | Analog Output (Op Amp B)      |
| _      | _                     | _             | _                     | 8              | V <sub>outc</sub>                     | Analog Output (Op Amp C)      |
| _      |                       | _             | 1                     | 9              | V <sub>INC</sub> -                    | Inverting Input (Op Amp C)    |
| _      | _                     | _             | _                     | 10             | V <sub>INC</sub> +                    | Noninverting Input (Op Amp C) |
| 2      | 4                     | 4             | 4                     | 11             | V <sub>SS</sub>                       | Negative Power Supply         |
| _      | _                     | _             | _                     | 12             | V <sub>IND</sub> +                    | Noninverting Input (Op Amp D) |
| _      | _                     | _             | _                     | 13             | V <sub>IND</sub> -                    | Inverting Input (Op Amp D)    |
| _      | _                     | _             | _                     | 14             | V <sub>OUTD</sub>                     | Analog Output (Op Amp D)      |
|        | _                     | _             | 8                     | _              | CS                                    | Chip Select                   |
| _      | 1, 5, 8               | _             | 1, 5                  | _              | NC                                    | No Internal Connection        |

### 3.1 Analog Outputs

The output pins are low-impedance voltage sources.

### 3.2 Analog Inputs

The noninverting and inverting inputs are high-impedance CMOS inputs with low bias currents.

### 3.3 Chip Select Digital Input

This is a CMOS, Schmitt-trigerred input that places the device into a Low-Power mode of operation.

## 3.4 Power Supply Pins

The positive power supply ( $V_{DD}$ ) is 1.8V to 5.5V higher than the negative power supply ( $V_{SS}$ ). For normal operation, the other pins are at voltages between  $V_{SS}$  and  $V_{DD}$ .

Typically, these parts are used in a single (positive) supply configuration. In this case,  $V_{SS}$  is connected to ground and  $V_{DD}$  is connected to the supply.  $V_{DD}$  will need bypass capacitors.

#### 4.0 APPLICATION INFORMATION

The MCP6031/2/3/4 family of op amps is manufactured using Microchip's state-of-the-art CMOS process and is specifically designed for low-power, high-precision applications.

### 4.1 Rail-to-Rail Input

#### 4.1.1 PHASE REVERASAL

The MCP6031/2/3/4 op amps are designed to prevent phase reversal when the input pins exceed the supply voltages. Figure 2-32 shows the input voltage exceeding the supply voltage without any phase reversal.

# 4.1.2 INPUT VOLTAGE AND CURRENT LIMITS

The ESD protection on the inputs can be depicted as shown in Figure 4-1. This structure was chosen to protect the input transistors and to minimize input bias current (I<sub>B</sub>). The input ESD diodes clamp the inputs when they try to go more than one diode drop below V<sub>SS</sub>. They also clamp any voltage that goes too far above V<sub>DD</sub>. Their breakdown voltage is high enough to allow normal operation and low enough to bypass ESD events within the specified limits.



FIGURE 4-1: Simplified Analog Input ESD Structures.

In order to prevent damage and/or improper operation of these op amps, the circuit they are in must limit the voltages and currents at the  $V_{IN}+$  and  $V_{IN}-$  pins (see "Absolute Maximum Ratings†" at the beginning of Section 1.0 "Electrical Characteristics"). Figure 4-2 shows the recommended approach to protecting these inputs. The internal ESD diodes prevent the input pins  $(V_{IN}+$  and  $V_{IN}-)$  from going too far below ground, and the resistors,  $R_1$  and  $R_2$ , limit the possible current drawn out of the input pins. Diodes,  $D_1$  and  $D_2$ , prevent the input pins  $(V_{IN}+$  and  $V_{IN}-)$  from going too far above  $V_{DD}$ . When implemented as shown, resistors,  $R_1$  and  $R_2$ , also limit the current through  $D_1$  and  $D_2$ .



FIGURE 4-2: Protecting the Analog Inputs.

It is also possible to connect the diodes to the left of the resistors,  $R_1$  and  $R_2.$  In this case, the currents through the diodes,  $D_1$  and  $D_2,$  need to be limited by some other mechanism. The resistors then serve as inrush current limiters; the DC currents into the input pins (V $_{\rm IN}$ + and V $_{\rm IN}$ -) should be very small. A significant amount of current can flow out of the inputs when the Common-mode voltage (V $_{\rm CM}$ ) is below ground (V $_{\rm SS}$ ).

#### 4.1.3 NORMAL OPERATION

The input stage of the MCP6031/2/3/4 op amps uses two differential input stages in parallel. One operates at a low Common-mode input voltage (V<sub>CM</sub>), while the other operates at a high V<sub>CM</sub>. With this topology, the device operates with a V<sub>CM</sub> up to 300 mV above V<sub>DD</sub> and 300 mV below V<sub>SS</sub>. The input offset voltage is measured at V<sub>CM</sub> = V<sub>SS</sub> - 0.3V and V<sub>DD</sub> + 0.3V to ensure proper operation.

There are two transitions in input behavior as  $V_{CM}$  is changed. The first occurs, when  $V_{CM}$  is near  $V_{SS}$  + 0.4V, and the second occurs when  $V_{CM}$  is near  $V_{DD}$  – 0.5V. For the best distortion performance with noninverting gains, avoid these regions of operation.

#### 4.2 Rail-to-Rail Output

The output voltage range of the MCP6031/2/3/4 op amps is V<sub>SS</sub> + 10 mV (minimum) and V<sub>DD</sub> - 10 mV (maximum) when R<sub>L</sub> = 50 k $\Omega$  is connected to V<sub>DD</sub>/2 and V<sub>DD</sub> = 5.5V. Refer to Figures 2-25 and 2-26 for more information.

#### 4.3 Output Loads and Battery Life

The MCP6031/2/3/4 op amp family has outstanding quiescent current, which supports battery-powered applications. There is minimal quiescent current glitching when Chip Select (CS) is raised or lowered. This prevents excessive current draw and reduced battery life when the part is turned off or on.

Heavy resistive loads at the output can cause excessive battery drain. Driving a DC voltage of 2.5V across a 100 k $\Omega$  load resistor will cause the supply current to increase by 25  $\mu$ A, depleting the battery 28 times as fast as I $_{\Omega}$  (0.9  $\mu$ A, typical) alone.

High-frequency signals (fast edge rate) across capacitive loads will also significantly increase supply current. For instance, a 0.1  $\mu\text{F}$  capacitor at the output presents an AC impedance of 15.9 k $\Omega$  (1/2 $\pi\text{fC}$ ) to a 100 Hz sinewave. It can be shown that the average power drawn from the battery by a 5.0  $V_{\text{p-p}}$  sinewave (1.77  $V_{\text{rms}}$ ) under these conditions is

#### **EQUATION 4-1:**

$$\begin{split} P_{Supply} &= (V_{DD} - V_{SS}) \; (I_Q + V_{L(p-p)} f C_L) \\ &= (5V)(0.9 \; \mu A + 5.0 \; V_{p-p} \bullet 100 \; Hz \bullet 0.1 \; \mu F) \\ &= 4.5 \; \mu W + 50 \; \mu W \end{split}$$

This will drain the battery about 12 times as fast as  $I_Q$  alone.

#### 4.4 Capacitive Loads

Driving large capacitive loads can cause stability problems for voltage feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. While a unity gain buffer (G = +1) is the most sensitive to capacitive loads, all gains show the same general behavior.

When driving large capacitive loads with these op amps (e.g., >100 pF when G = +1), a small series resistor at the output ( $R_{ISO}$  in Figure 4-3) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitance load.



FIGURE 4-3: Output Resistor, R<sub>ISO</sub>, Stabilizes Large Capacitive Loads.

Figure 4-4 gives recommended  $R_{ISO}$  values for different capacitive loads and gains. The x-axis is the normalized load capacitance ( $C_L/G_N$ ), where  $G_N$  is the circuit's noise gain. For noninverting gains,  $G_N$  and the Signal Gain are equal. For inverting gains,  $G_N$  is 1+|Signal Gain| (e.g., -1 V/V gives  $G_N$  = +2 V/V).



**FIGURE 4-4:** Recommended R<sub>ISO</sub> Values for Capacitive Loads.

After selecting  $R_{\rm ISO}$  for your circuit, double-check the resulting frequency response peaking and step response overshoot. Modify  $R_{\rm ISO}$ 's value until the response is reasonable. Bench evaluation and simulations with the MCP6031/2/3/4 SPICE macro model are very helpful.

#### 4.5 MCP6033 Chip Select

The MCP6033 is a single op amp with Chip Select ( $\overline{\text{CS}}$ ). When  $\overline{\text{CS}}$  is pulled high, the supply current drops to 0.4 nA (typical) and flows through the  $\overline{\text{CS}}$  pin to V<sub>SS</sub>. When this happens, the amplifier output is put into a high-impedance state. By pulling  $\overline{\text{CS}}$  low, the amplifier is enabled. If the  $\overline{\text{CS}}$  pin is left floating, the amplifier will not operate properly. Figure 1-1 shows the output voltage and supply current response to a  $\overline{\text{CS}}$  pulse.

#### 4.6 Supply Bypass

With this family of operational amplifiers, the power supply pin (V<sub>DD</sub> for single supply) should have a local bypass capacitor (i.e., 0.01  $\mu F$  to 0.1  $\mu F$ ) within 2 mm for good high-frequency performance. It can use a bulk capacitor (i.e., 1  $\mu F$  or larger) within 100 mm to provide large, slow currents. This bulk capacitor can be shared with other analog parts.

#### 4.7 Unused Op Amps

An unused op amp in a quad package (MCP6034) should be configured as shown in Figure 4-5. These circuits prevent the output from toggling and causing crosstalk. Circuit A sets the op amp at its minimum noise gain. The resistor divider produces any desired reference voltage within the output voltage range of the op amp; the op amp buffers that reference voltage. Circuit B uses the minimum number of components and operates as a comparator, but it may draw more current.



FIGURE 4-5: Unused Op Amps.

## 4.8 PCB Surface Leakage

In applications where low input bias current is critical, Printed Circuit Board (PCB) surface leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is  $10^{12}\Omega$ . A 5V difference would cause 5 pA of current to flow, which is greater than the MCP6031/2/3/4 family's bias current at +25°C (±1.0 pA, typical).

The easiest way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 4-6.



FIGURE 4-6: Example Guard Ring Layout for Inverting Gain.

- 1. Noninverting Gain and Unity Gain Buffer:
  - Connect the noninverting pin (V<sub>IN</sub>+) to the input with a wire that does not touch the PCB surface.
  - b) Connect the guard ring to the inverting input pin (V<sub>IN</sub>-). This biases the guard ring to the Common-mode input voltage.
- Inverting Gain and Transimpedance Gain Amplifiers (convert current to voltage, such as photo detectors):
  - a) Connect the guard ring to the noninverting input pin (V<sub>IN</sub>+). This biases the guard ring to the same reference voltage as the op amp (e.g., V<sub>DD</sub>/2 or ground).
  - b) Connect the inverting pin (V<sub>IN</sub>-) to the input with a wire that does not touch the PCB surface.

### 4.9 Application Circuits

#### 4.9.1 BATTERY CURRENT SENSING

The MCP6031/2/3/4 op amps' Common-mode input range, which goes 0.3V beyond both supply rails, supports their use in high-side and low-side battery current sensing applications. The ultra-low quiescent current (0.9  $\mu$ A, typical) helps prolong battery life and the rail-to-rail output supports detection of low currents.

Figure 4-7 shows a high-side battery current sensor circuit. The  $10\Omega$  resistor is sized to minimize power losses. The battery current ( $I_{DD}$ ) through the  $10\Omega$  resistor causes its top terminal to be more negative than the bottom terminal. This keeps the Common-mode input voltage of the op amp below  $V_{DD}$ , which is within its allowed range. The output of the op amp will also be below  $V_{DD}$ , which is within its maximum output voltage swing specification.



FIGURE 4-7: High-Side Battery Current Sensor.

#### 4.9.2 PRECISION COMPARATOR

Use high gain before a comparator to improve the latter's input offset performance. Figure 4-8 shows a gain of 11 V/V placed before a comparator. The reference voltage, V<sub>REF</sub>, can be any value between the supply rails.



FIGURE 4-8: Precision, Noninverting Comparator.

# 4.9.3 DRIVING MCP3421 $\Delta\Sigma$ A/D CONVERTER

A  $R_{SH}$  and  $C_{SH}$  snubber reduces the output impedance of the MCP6031 op amp, which reduces the gain error caused by switching transients, which occur at the MCP3421 ADC's sampling rate. The snubber also maintains feedback stability, and avoids AC response peaking and step response overshoot and ringing (caused by the op amp's inductive output impedance resonating with the ADC's input capacitance). The cost for this improvement is low. Best of all, using an op amp with higher supply current is avoided (see Figure 4-9). This figure also includes a resistor to balance the impedance at the ADC's inputs ( $R_{BAL}$ ) at the sampling frequency; it may not be needed in all designs.



FIGURE 4-9: Driving the MCP3421 Using an R-C Snubber.

#### 5.0 DESIGN AIDS

Microchip provides the basic design tools needed for the MCP6031/2/3/4 family of op amps.

#### 5.1 SPICE Macro Model

The latest SPICE macro model for the MCP6031/2/3/4 op amps is available on the Microchip website at www.microchip.com. This model is intended to be an initial design tool that works well in the op amp's linear region of operation over the temperature range. See the model file for information on its capabilities.

Bench testing is a very important part of any design and cannot be replaced with simulations. Also, simulation results using this macro model need to be validated by comparing them to the data sheet specifications and characteristic curves.

## 5.2 FilterLab<sup>®</sup> Software

Microchip's FilterLab<sup>®</sup> software is an innovative software tool that simplifies analog active filter (using op amps) design. Available at no cost from the Microchip website at www.microchip.com/filterlab, the FilterLab design tool provides full schematic diagrams of the filter circuit with component values. It also outputs the filter circuit in SPICE format, which can be used with the macro model to simulate actual filter performance.

# 5.3 Mindi™ Circuit Designer and Simulator

Microchip's Mindi™ Circuit Designer and Simulator aids in the design of various circuits useful for active filter, amplifier and power management applications. It is a free online circuit designer and simulator available from the Microchip website at <a href="https://www.microchip.com/mindi.">www.microchip.com/mindi.</a> This interactive circuit designer and simulator enables designers to quickly generate circuit diagrams and simulate circuits. Circuits developed using the Mindi Circuit Designer and Simulator can be downloaded to a personal computer or workstation.

# 5.4 MAPS (Microchip Advanced Part Selector)

MAPS is a software tool that helps semiconductor professionals efficiently identify Microchip devices that fit a particular design requirement. Available at no cost from the Microchip website at <a href="https://www.microchip.com/maps">www.microchip.com/maps</a>, the MAPS is an overall selection tool for Microchip's product portfolio that includes Analog, Memory, MCUs and DSCs. Using this tool you can define a filter to sort features for a parametric search of devices and export side-by-side technical comparison reports. Helpful links are also provided for Data Sheets, Purchase and Sampling of Microchip parts.

# 5.5 Analog Demonstration and Evaluation Boards

Microchip offers a broad spectrum of Analog Demonstration and Evaluation Boards that are designed to help you achieve faster time to market. For a complete listing of these boards and their corresponding user's guides and technical information, visit the Microchip website at <a href="https://www.microchip.com/analogtools">www.microchip.com/analogtools</a>.

Two of our boards that are especially useful are:

- P/N SOIC8EV: 8-Pin SOIC/MSOP/TSSOP/DIP Evaluation Board
- P/N SOIC14EV: 14-Pin SOIC/TSSOP/DIP Evaluation Board

#### 5.6 Application Notes

The following Microchip Analog Design Note and Application Notes are available on the Microchip website at <a href="https://www.microchip.com/appnotes">www.microchip.com/appnotes</a> and are recommended as supplemental reference resources.

**ADN003:** "Select the Right Operational Amplifier for your Filtering Circuits", DS21821

**AN722:** "Operational Amplifier Topologies and DC Specifications", DS00722

**AN723:** "Operational Amplifier AC Specifications and Applications", DS00723

AN884: "Driving Capacitive Loads With Op Amps", DS00884

**AN990:** "Analog Sensor Conditioning Circuits – An Overview", DS00990

These application notes and others are listed in the design guide:

"Signal Chain Design Guide", DS21825

#### 6.0 PACKAGING INFORMATION

## 6.1 Package Marking Information

5-Lead SOT-23 (MCP6031)



| Device        | E-Temp<br>Code |  |
|---------------|----------------|--|
| MCP6031T-E/OT | EANN           |  |





8-Lead 2x3 mm DFN (MCP6031 and MCP6033)







8-Lead MSOP







8-Lead SOIC (3.90 mm)





Legend: XX...X Customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')
NNN Alphanumeric traceability code

e3 Pb-free JEDEC designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3)

can be found on the outer packaging for this package.

In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

Note:

# MCP6031/2/3/4

## **Package Marking Information (Continued)**









## 5-Lead Plastic Small Outline Transistor (OT) [SOT23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-091-OT Rev F Sheet 1 of 2

## 5-Lead Plastic Small Outline Transistor (OT) [SOT23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units | MILLIMETERS |          |      |
|--------------------------|-------|-------------|----------|------|
| Dimension Limits         |       | MIN         | NOM      | MAX  |
| Number of Pins           | N     |             | 5        |      |
| Pitch                    | е     |             | 0.95 BSC |      |
| Outside lead pitch       | e1    |             | 1.90 BSC |      |
| Overall Height           | Α     | 0.90        | -        | 1.45 |
| Molded Package Thickness | A2    | 0.89        | -        | 1.30 |
| Standoff                 | A1    | 1           | -        | 0.15 |
| Overall Width            | Е     |             | 2.80 BSC |      |
| Molded Package Width     | E1    |             | 1.60 BSC |      |
| Overall Length           | D     |             | 2.90 BSC |      |
| Foot Length              | L     | 0.30        | -        | 0.60 |
| Footprint                | L1    | 0.60 REF    |          |      |
| Foot Angle               | ф     | 0°          | -        | 10°  |
| Lead Thickness           | С     | 0.08        | -        | 0.26 |
| Lead Width               | b     | 0.20        | -        | 0.51 |

#### Notes:

- Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side.
- 2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-091-OT Rev F Sheet 2 of 2

## 5-Lead Plastic Small Outline Transistor (OT) [SOT23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



**RECOMMENDED LAND PATTERN** 

|                         | MILLIMETERS |          |      |      |
|-------------------------|-------------|----------|------|------|
| Dimension Limits        |             | MIN      | NOM  | MAX  |
| Contact Pitch           | Е           | 0.95 BSC |      |      |
| Contact Pad Spacing     | С           |          | 2.80 |      |
| Contact Pad Width (X5)  | Х           |          |      | 0.60 |
| Contact Pad Length (X5) | Υ           |          |      | 1.10 |
| Distance Between Pads   | G           | 1.70     |      |      |
| Distance Between Pads   | GX          | 0.35     |      |      |
| Overall Width           | Z           |          |      | 3.90 |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2091-OT Rev F

## 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x0.9 mm Body [DFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | Units     | MILLIMETERS    |          |      |
|------------------------|-----------|----------------|----------|------|
| Dimensi                | on Limits | MIN            | NOM      | MAX  |
| Number of Pins         | N         |                | 8        |      |
| Pitch                  | е         |                | 0.50 BSC |      |
| Overall Height         | Α         | 0.80 0.90 1.00 |          |      |
| Standoff               | A1        | 0.00           | 0.02     | 0.05 |
| Contact Thickness      | А3        | 0.20 REF       |          |      |
| Overall Length         | D         | 2.00 BSC       |          |      |
| Overall Width          | Е         |                | 3.00 BSC |      |
| Exposed Pad Length     | D2        | 1.30           | _        | 1.55 |
| Exposed Pad Width      | E2        | 1.50           | _        | 1.75 |
| Contact Width          | b         | 0.20           | 0.25     | 0.30 |
| Contact Length         | L         | 0.30           | 0.40     | 0.50 |
| Contact-to-Exposed Pad | K         | 0.20           | _        | -    |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package may have one or more exposed tie bars at ends.
- 3. Package is saw singulated.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-123C

## 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x0.9mm Body [DFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

|                            | MILLIMETERS |          |      |      |
|----------------------------|-------------|----------|------|------|
| Dimension Limits           |             | MIN      | NOM  | MAX  |
| Contact Pitch              | E           | 0.50 BSC |      |      |
| Optional Center Pad Width  | W2          |          |      | 1.45 |
| Optional Center Pad Length | T2          |          |      | 1.75 |
| Contact Pad Spacing        | C1          |          | 2.90 |      |
| Contact Pad Width (X8)     | X1          |          |      | 0.30 |
| Contact Pad Length (X8)    | Y1          |          |      | 0.75 |
| Distance Between Pads      | G           | 0.20     |      |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2123B

## 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-111C Sheet 1 of 2

### 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS      |          |          |      |  |
|--------------------------|------------------|----------|----------|------|--|
| Dimension                | Dimension Limits |          | NOM      | MAX  |  |
| Number of Pins           | N                |          | 8        |      |  |
| Pitch                    | е                |          | 0.65 BSC |      |  |
| Overall Height           | Α                | 1        | -        | 1.10 |  |
| Molded Package Thickness | A2               | 0.75     | 0.85     | 0.95 |  |
| Standoff                 | A1               | 0.00     | -        | 0.15 |  |
| Overall Width            | E                | 4.90 BSC |          |      |  |
| Molded Package Width     | E1               | 3.00 BSC |          |      |  |
| Overall Length           | D                |          | 3.00 BSC |      |  |
| Foot Length              | L                | 0.40     | 0.60     | 0.80 |  |
| Footprint                | L1               | 0.95 REF |          |      |  |
| Foot Angle               | φ                | 0°       | -        | 8°   |  |
| Lead Thickness           | С                | 0.08     | -        | 0.23 |  |
| Lead Width               | b                | 0.22     | -        | 0.40 |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
- 3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-111C Sheet 2 of 2

## 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

| Units                   |    | MILLIMETERS |          |      |
|-------------------------|----|-------------|----------|------|
| Dimension Limits        |    | MIN         | NOM      | MAX  |
| Contact Pitch           | E  |             | 0.65 BSC |      |
| Contact Pad Spacing     | С  |             | 4.40     |      |
| Overall Width           | Z  |             |          | 5.85 |
| Contact Pad Width (X8)  | X1 |             |          | 0.45 |
| Contact Pad Length (X8) | Y1 |             |          | 1.45 |
| Distance Between Pads   | G1 | 2.95        |          |      |
| Distance Between Pads   | GX | 0.20        |          |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2111A

## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing No. C04-057-SN Rev E Sheet 1 of 2

## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                    |        | MILLIMETERS |          |      |
|--------------------------|--------|-------------|----------|------|
| Dimension                | Limits | MIN         | NOM      | MAX  |
| Number of Pins           | N      |             | 8        |      |
| Pitch                    | е      |             | 1.27 BSC |      |
| Overall Height           | Α      | -           | -        | 1.75 |
| Molded Package Thickness | A2     | 1.25        | -        | -    |
| Standoff §               | A1     | 0.10        | -        | 0.25 |
| Overall Width            | Е      | 6.00 BSC    |          |      |
| Molded Package Width     | E1     | 3.90 BSC    |          |      |
| Overall Length           | D      | 4.90 BSC    |          |      |
| Chamfer (Optional)       | h      | 0.25 - 0.50 |          |      |
| Foot Length              | L      | 0.40 - 1.27 |          | 1.27 |
| Footprint                | L1     | 1.04 REF    |          |      |
| Foot Angle               | φ      | 0° - 8°     |          | 8°   |
| Lead Thickness           | С      | 0.17 - 0.25 |          | 0.25 |
| Lead Width               | b      | 0.31        | -        | 0.51 |
| Mold Draft Angle Top     | α      | 5°          | -        | 15°  |
| Mold Draft Angle Bottom  | β      | 5°          | -        | 15°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-057-SN Rev E Sheet 2 of 2

## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### RECOMMENDED LAND PATTERN

|                         | Units  | N   | IILLIMETER: | S    |
|-------------------------|--------|-----|-------------|------|
| Dimension               | Limits | MIN | NOM         | MAX  |
| Contact Pitch           | Е      |     | 1.27 BSC    |      |
| Contact Pad Spacing     | С      |     | 5.40        |      |
| Contact Pad Width (X8)  | X1     |     |             | 0.60 |
| Contact Pad Length (X8) | Y1     |     |             | 1.55 |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2057-SN Rev E

## 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing No. C04-065-SL Rev D Sheet 1 of 2

### 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                    |    | MILLIMETERS |          |      |
|--------------------------|----|-------------|----------|------|
| Dimension Limits         |    | MIN         | NOM      | MAX  |
| Number of Pins           | N  |             | 14       |      |
| Pitch                    | е  |             | 1.27 BSC |      |
| Overall Height           | Α  | ı           | ı        | 1.75 |
| Molded Package Thickness | A2 | 1.25        | ı        | -    |
| Standoff §               | A1 | 0.10        | ı        | 0.25 |
| Overall Width            | Е  | 6.00 BSC    |          |      |
| Molded Package Width     | E1 | 3.90 BSC    |          |      |
| Overall Length           | D  | 8.65 BSC    |          |      |
| Chamfer (Optional)       | h  | 0.25        | ı        | 0.50 |
| Foot Length              | L  | 0.40        | 1        | 1.27 |
| Footprint                | L1 | 1.04 REF    |          |      |
| Lead Angle               | Θ  | 0°          | ı        | -    |
| Foot Angle               | φ  | 0° - 8°     |          | 8°   |
| Lead Thickness           | С  | 0.10 - 0.25 |          |      |
| Lead Width               | b  | 0.31        | -        | 0.51 |
| Mold Draft Angle Top     | α  | 5°          | -        | 15°  |
| Mold Draft Angle Bottom  | β  | 5°          | -        | 15°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-065-SL Rev D Sheet 2 of 2

## 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

| Units                    |   | MILLIMETERS |          |      |
|--------------------------|---|-------------|----------|------|
| Dimension Limits         |   | MIN         | NOM      | MAX  |
| Contact Pitch            | Е |             | 1.27 BSC |      |
| Contact Pad Spacing      | С |             | 5.40     |      |
| Contact Pad Width (X14)  | Х |             |          | 0.60 |
| Contact Pad Length (X14) | Υ |             |          | 1.55 |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2065-SL Rev D

## 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







Microchip Technology Drawing C04-087C Sheet 1 of 2

## 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units  |          | <b>IILLIMETER</b> | S    |
|--------------------------|--------|----------|-------------------|------|
| Dimension                | Limits | MIN      | NOM               | MAX  |
| Number of Pins           | N      |          | 14                |      |
| Pitch                    | е      | 0.65 BSC |                   |      |
| Overall Height           | Α      | ı        | -                 | 1.20 |
| Molded Package Thickness | A2     | 0.80     | 1.00              | 1.05 |
| Standoff                 | A1     | 0.05     | -                 | 0.15 |
| Overall Width            | E      | 6.40 BSC |                   |      |
| Molded Package Width     | E1     | 4.30     | 4.40              | 4.50 |
| Molded Package Length    | D      | 4.90     | 5.00              | 5.10 |
| Foot Length              | L      | 0.45     | 0.60              | 0.75 |
| Footprint                | (L1)   | 1.00 REF |                   |      |
| Foot Angle               | φ      | 0°       | -                 | 8°   |
| Lead Thickness           | С      | 0.09     | -                 | 0.20 |
| Lead Width               | b      | 0.19     | -                 | 0.30 |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
- 3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-087C Sheet 2 of 2

## 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### RECOMMENDED LAND PATTERN

| Units                    |    | MILLIMETERS |          |      |
|--------------------------|----|-------------|----------|------|
| Dimension Limits         |    | MIN         | NOM      | MAX  |
| Contact Pitch            | Е  |             | 0.65 BSC |      |
| Contact Pad Spacing      | C1 |             | 5.90     |      |
| Contact Pad Width (X14)  | X1 |             |          | 0.45 |
| Contact Pad Length (X14) | Y1 |             |          | 1.45 |
| Distance Between Pads    | G  | 0.20        |          |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2087A

# MCP6031/2/3/4

NOTES:

#### APPENDIX A: REVISION HISTORY

#### **Revision C (October 2019)**

The following is the list of modifications:

 Updated Section 6.0 "Packaging Information".

### Revision B (March 2008)

The following is the list of modifications:

- 1. Added SOT-23-5 and 2x3 DFN packages.
- 2. Added test circuits.
- 3. Corrected V<sub>OS</sub> temperature drift information.
- 4. Added Section 4.9.3.
- 5. Updated Package Marking Information.
- 6. Updated all package outline drawings and added package outline drawings for SOT-23-5 and 2x3 DFN packages.
- 7. Added Landing Pattern drawings for 2x3 DFN and 8-lead SOIC packages.
- 8. Updated information in Product Identification System for SOT-23-5 and 2x3 DFN packages.

## Revision A (March 2007)

· Original Release of this Document.

# MCP6031/2/3/4

NOTES:

## PRODUCT IDENTIFICATION SYSTEM

 $\underline{\text{To order or obtain information, e.g., on pricing or delivery, refer} \text{ to the factory or the listed} \text{ sales office.}$ 

| PART NO.           | <u>X</u> /XX                                                                                                                                                                                                                                                           | Examples:                                                                                                                                                                             |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •                  | <br>erature Package<br>ange                                                                                                                                                                                                                                            | a) MCP6031-E/SN: 8-Lead SOIC Package. b) MCP6031T-E/SN: Tape and Reel, 8-Lead SOIC Package.                                                                                           |
| Device:            | MCP6031: Single Op Amp MCP6031T: Single Op Amp (Tape and Reel) MCP6032: Dual Op Amp MCP6032T: Dual Op Amp (Tape and Reel) MCP6033: Single Op Amp with Chip Select MCP6033T: Single Op Amp with Chip Select                                                             | c) MCP6031-E/MS: 8-Lead MSOP Package. d) MCP6031T-E/MS: Tape and Reel, 8-Lead MSOP Package. e) MCP6031-E/MC: 8-Lead DFN Package. f) MCP6031T-E/MC: Tape and Reel, 8-Lead DFN Package. |
|                    | (Tape and Reel) MCP6034: Quad Op Amp MCP6034T: Quad Op Amp (Tape and Reel)                                                                                                                                                                                             | g) MCP6031T-E/OT: Tape and Reel, 5-Lead SOT-23 Package.                                                                                                                               |
| Temperature Range: | E = -40°C to +125°C                                                                                                                                                                                                                                                    | a) MCP6032-E/SN: 8-Lead SOIC Package. b) MCP6032T-E/SN: Tape and Reel, 8-Lead SOIC Package.                                                                                           |
| Package:           | MC = Plastic Dual Flat, No Lead, (2x3 mm DFN) 8-Lead** MS = Plastic MSOP, 8-Lead OT = Plastic Small Outline Transistor (SOT-23), 5-Lead* SL = Plastic SOIC (3.90 mm Body), 14-Lead SN = Plastic SOIC, (3.90 mm Body), 8-Lead ST = Plastic TSSOP (4.4 mm Body), 14-Lead | c) MCP6032-E/MS: 8-Lead MSOP Package. d) MCP6032T-E/MS: Tape and Reel 8-Lead MSOP Package.                                                                                            |
|                    | This package is only available on the MCP6031 device.     These packages are only available on the MCP6031 and MCP6033 devices.                                                                                                                                        | a) MCP6033-E/SN: 8-Lead SOIC Package. b) MCP6033T-E/SN: Tape and Reel, 8-Lead SOIC Package.                                                                                           |
|                    |                                                                                                                                                                                                                                                                        | c) MCP6033-E/MS: 8-Lead MSOP Package. d) MCP6033T-E/MS: Tape and Reel, 8-Lead MSOP Package.                                                                                           |
|                    |                                                                                                                                                                                                                                                                        | e) MCP6033-E/MC: 8-Lead DFN Package. f) MCP6033T-E/MC: Tape and Reel, 8-Lead DFN Package.                                                                                             |
|                    |                                                                                                                                                                                                                                                                        | a) MCP6034-E/SL: 14-Lead SOIC Package. b) MCP6034T-E/SL: Tape and Reel, 14-Lead SOIC Package.                                                                                         |
|                    |                                                                                                                                                                                                                                                                        | c) MCP6034-E/ST: 14-Lead TSSOP Package. d) MCP6034T-E/ST: Tape and Reel, 14-Lead TSSOP Package.                                                                                       |

# MCP6031/2/3/4

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2007-2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-5293-5

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



## **Worldwide Sales and Service**

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 **Technical Support:** 

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110

Canada - Toronto Tel: 905-695-1980

Fax: 905-695-2078

Tel: 408-436-4270

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou

Tel: 86-186-6233-1526 China - Wuhan

Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138

China - Zhuhai Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

Japan - Osaka Tel: 81-6-6152-7160

Japan - Tokyo Tel: 81-3-6880- 3770

Korea - Daegu Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79 Germany - Garching

Tel: 49-8931-9700 Germany - Haan Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820