

# **Table of Contents**

| 1 Ord  | lering parts                                              | 5.4 Thermal specifications                        | 20   |
|--------|-----------------------------------------------------------|---------------------------------------------------|------|
| 1.1    | Determining valid orderable parts                         | 5.4.1 Thermal operating requirements              | 20   |
| 2 Part | t identification                                          | 5.4.2 Thermal attributes                          | 20   |
| 2.1    | Description3                                              | 6 Peripheral operating requirements and behaviors | 21   |
| 2.2    | Format                                                    | 6.1 Core modules                                  | 21   |
| 2.3    | Fields                                                    | 6.1.1 Debug specifications                        | 21   |
| 2.4    | Example4                                                  | 6.2 System modules                                | 21   |
| 3 Ten  | minology and guidelines4                                  | 6.2.1 VREG electrical specifications              | 21   |
| 3.1    | Definition: Operating requirement4                        | 6.3 Clock modules                                 | 22   |
| 3.2    | Definition: Operating behavior4                           | 6.3.1 MCG specifications                          | 22   |
| 3.3    | Definition: Attribute                                     | 6.3.2 Oscillator electrical specifications        | 24   |
| 3.4    | Definition: Rating                                        | 6.4 Memories and memory interfaces                | 26   |
| 3.5    | Result of exceeding a rating6                             | 6.4.1 Flash electrical specifications             | 26   |
| 3.6    | Relationship between ratings and operating requirements 6 | 6.4.2 EzPort Switching Specifications             | 29   |
| 3.7    | Guidelines for ratings and operating requirements6        | 6.4.3 Mini-Flexbus Switching Specifications       | 30   |
| 3.8    | Definition: Typical value                                 | 6.5 Security and integrity modules                | 33   |
| 4 Rati | ings8                                                     | 6.6 Analog                                        | 34   |
| 4.1    | Thermal handling ratings                                  | 6.6.1 ADC electrical specifications               | 34   |
| 4.2    | Moisture handling ratings                                 | 6.6.2 CMP and 6-bit DAC electrical specification  | ıs38 |
| 4.3    | ESD handling ratings                                      | 6.6.3 12-bit DAC electrical characteristics       | 40   |
| 4.4    | Voltage and current operating ratings8                    | 6.6.4 Voltage reference electrical specifications | 43   |
| 5 Gen  | neral9                                                    | 6.7 Timers                                        | 44   |
| 5.1    | Typical Value Conditions                                  | 6.8 Communication interfaces                      | 45   |
| 5.2    | Nonswitching electrical specifications                    | 6.8.1 SPI switching specifications                | 45   |
|        | 5.2.1 Voltage and Current Operating Requirements9         | 6.9 Human-machine interfaces (HMI)                | 48   |
|        | 5.2.2 LVD and POR operating requirements                  | 6.9.1 TSI electrical specifications               | 48   |
|        | 5.2.3 Voltage and current operating behaviors             | 7 Dimensions                                      | 49   |
|        | 5.2.4 Power mode transition operating behaviors12         | 7.1 Obtaining package dimensions                  | 49   |
|        | 5.2.5 Power consumption operating behaviors               | 8 Pinout                                          | 50   |
|        | 5.2.6 EMC radiated emissions operating behaviors16        | 8.1 Signal Multiplexing and Pin Assignments       | 50   |
|        | 5.2.7 Designing with radiated emissions in mind           | 8.2 Pinout diagrams                               | 52   |
|        | 5.2.8 Capacitance attributes                              | 8.3 Module-by-module signals                      | 56   |
| 5.3    | Switching electrical specifications                       | 9 Revision History                                | 65   |
|        | 5.3.1 General Switching Specifications                    |                                                   |      |



## 1 Ordering parts

### 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device:

- 1. Go to www.freescale.com.
- 2. Perform a part number search for the following partial device numbers: PCF51QM and MCF51QM.

### 2 Part identification

### 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

### 2.2 Format

Part numbers for this device have the following format:

Q CCCC DD MMM T PP

### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                                     | Values                                                                                         |
|-------|-------------------------------------------------|------------------------------------------------------------------------------------------------|
| Q     | Qualification status                            | <ul> <li>M = Fully qualified, general market<br/>flow</li> <li>P = Prequalification</li> </ul> |
| cccc  | Core code                                       | CF51 = ColdFire V1                                                                             |
| DD    | Device number                                   | JF, JU, QF, QH, QM, QU                                                                         |
| MMM   | Memory size (program flash memory) <sup>1</sup> | • 32 = 32 KB                                                                                   |



#### reminology and guidelines

| Field | Description                     | Values                                                                                                                                                              |
|-------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                                 | • 64 = 64 KB<br>• 128 = 128 KB                                                                                                                                      |
| Т     | Temperature range, ambient (°C) | V = -40 to 105                                                                                                                                                      |
| PP    | Package identifier              | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>HS = 44 Laminate QFN (5 mm x 5 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> </ul> |

1. All parts also have FlexNVM, FlexRAM, and RAM.

### 2.4 Example

This is an example part number:

MCF51QM128VLH

## 3 Terminology and guidelines

### 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

### **3.1.1 Example**

This is an example of an operating requirement:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

### 3.2 Definition: Operating behavior

Unless otherwise specified, an *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.



### 3.2.1 Example

This is an example of an operating behavior:

| Symbol | Description                                  | Min. | Max. | Unit |
|--------|----------------------------------------------|------|------|------|
| ***    | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

### 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

## **3.3.1 Example**

This is an example of an attribute:

| Symbol | Description                     | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| CIN_D  | Input capacitance: digital pins | _    | 7    | pF   |

### 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

### **3.4.1 Example**

This is an example of an operating rating:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2  | V    |



### 3.5 Result of exceeding a rating



## 3.6 Relationship between ratings and operating requirements



### 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.



### 3.8 Definition: Typical value

A typical value is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

### 3.8.1 **Example 1**

This is an example of an operating behavior that includes a typical value:

| Symbol | Description                              | Min. | Тур. | Max. | Unit |
|--------|------------------------------------------|------|------|------|------|
|        | Digital I/O weak pullup/pulldown current | 10   | 70   | 130  | μΑ   |

### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:





## 4 Ratings

### 4.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |
|                  | Solder temperature, leaded    | _           | 245  |      |       |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| $V_{HBM}$        | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   | 3     |

- Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM).
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

# 4.4 Voltage and current operating ratings



| Symbol           | Description                                                               | Min.                  | Max.                  | Unit |
|------------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------|
| $V_{DD}$         | Digital supply voltage                                                    | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>  | Digital supply current                                                    | _                     | 120                   | mA   |
| $V_{DIO}$        | Digital input voltage (except RESET, EXTAL, and XTAL)                     | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| V <sub>AIO</sub> | Analog, RESET, EXTAL, and XTAL input voltage                              | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins) | <del>-</del> 25       | 25                    | mA   |
| $V_{DDA}$        | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| VREGIN           | Regulator input                                                           | -0.3                  | 6.0                   | V    |

### 5 General

## 5.1 Typical Value Conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol         | Description          | Value | Unit |
|----------------|----------------------|-------|------|
| T <sub>A</sub> | Ambient temperature  | 25    | °C   |
| $V_{DD}$       | 3.3 V supply voltage | 3.3   | V    |

### 5.2 Nonswitching electrical specifications

### 5.2.1 Voltage and Current Operating Requirements

Table 1. Voltage and current operating requirements

| Symbol             | Description                                               | Min.                 | Max.                 | Unit | Notes |
|--------------------|-----------------------------------------------------------|----------------------|----------------------|------|-------|
| V <sub>DD</sub>    | Supply voltage                                            | 1.71                 | 3.6                  | V    |       |
| V <sub>DDA</sub>   | Analog supply voltage                                     | 1.71                 | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$ | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage | -0.1                 | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$ | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage | -0.1                 | 0.1                  | V    |       |
| V <sub>IH</sub>    | Input high voltage                                        | $0.7 \times V_{DD}$  | _                    | V    | 1     |
|                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                         | $0.75 \times V_{DD}$ | _                    | V    |       |
|                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                         |                      |                      |      |       |
| V <sub>IL</sub>    | Input low voltage                                         | _                    | $0.35 \times V_{DD}$ | V    | 2     |



#### monswitching electrical specifications

### Table 1. Voltage and current operating requirements (continued)

| Symbol           | Description                                                                                        | Min. | Max.                | Unit | Notes |
|------------------|----------------------------------------------------------------------------------------------------|------|---------------------|------|-------|
|                  | <ul> <li>2.7 V ≤ V<sub>DD</sub> ≤ 3.6 V</li> <li>1.7 V ≤ V<sub>DD</sub> ≤ 2.7 V</li> </ul>         | _    | $0.3 \times V_{DD}$ | V    |       |
| I <sub>IC</sub>  | DC injection current — single pin                                                                  | 0    | 2                   | mA   | 3     |
|                  | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub></li> <li>V<sub>IN</sub> &lt; V<sub>SS</sub></li> </ul> | 0    | -0.2                | mA   |       |
|                  | DC injection current — total MCU limit, includes sum of                                            | 0    | 25                  | mA   | 3     |
|                  | all stressed pins  • V <sub>IN</sub> > V <sub>DD</sub> • V <sub>IN</sub> < V <sub>SS</sub>         | 0    | <b>-</b> 5          | mA   |       |
| V <sub>RAM</sub> | V <sub>DD</sub> voltage required to retain RAM                                                     | 1.2  | _                   | V    |       |

- 1. The device always interprets an input as a 1 when the input is greater than or equal to V<sub>IH</sub> (min.) and less than or equal to V<sub>IH</sub> (max.), regardless of whether input hysteresis is turned on.
- 2. The device always interprets an input as a 0 when the input is less than or equal to  $V_{IL}$  (max.) and greater than or equal to  $V_{IL}$  (min.), regardless of whether input hysteresis is turned on.
- 3. All functional non-supply pins are internally clamped to VSS and VDD. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. Power supply must maintain regulation within operating VDD range during instantaneous and operating maximum current conditions. If positive injection current (VIn > VDD) is greater than IDD, the injection current may flow out of VDD and could result in external power supply going out of regulation. Ensure external VDD load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).

### 5.2.2 LVD and POR operating requirements

### Table 2. LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| V <sub>LVDH</sub>  | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
| V <sub>LVW1H</sub> | Low-voltage warning thresholds — high range                 | 2.62 | 2.70 | 2.78 | V    | 1     |
| V <sub>LVW2H</sub> | Level 1 falling (LVWV=00)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | Level 2 falling (LVWV=01)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| V <sub>LVW4H</sub> | Level 3 falling (LVWV=10)                                   | 2.92 | 3.00 | 3.08 | V    |       |
|                    | Level 4 falling (LVWV=11)                                   |      |      |      |      |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | _    | ±80  | _    | mV   |       |
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
| V <sub>LVW1L</sub> | Low-voltage warning thresholds — low range                  | 1.74 | 1.80 | 1.86 | V    | 1     |



Table 2. LVD and POR operating requirements (continued)

| Symbol             | Description                                              | Min. | Тур. | Max. | Unit | Notes |
|--------------------|----------------------------------------------------------|------|------|------|------|-------|
| V <sub>LVW2L</sub> | Level 1 falling (LVWV=00)                                | 1.84 | 1.90 | 1.96 | V    |       |
| V <sub>LVW3L</sub> | Level 2 falling (LVWV=01)                                | 1.94 | 2.00 | 2.06 | V    |       |
| V <sub>LVW4L</sub> | Level 3 falling (LVWV=10)                                | 2.04 | 2.10 | 2.16 | V    |       |
|                    | Level 4 falling (LVWV=11)                                |      |      |      |      |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range | _    | ±60  | _    | mV   |       |
| $V_{BG}$           | Bandgap voltage reference                                | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period                     | 900  | 1000 | 1100 | μs   |       |
|                    | factory trimmed                                          |      |      |      |      |       |

<sup>1.</sup> Rising thresholds are falling threshold + hysteresis voltage

# 5.2.3 Voltage and current operating behaviors

Table 3. Voltage and current operating behaviors

| Symbol           | Description                                                                          | Min.                  | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                            |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -9 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3 mA                | V <sub>DD</sub> - 0.5 | _    | V    |       |
|                  | Output high voltage — low drive strength                                             |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -2 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6 mA              | V <sub>DD</sub> - 0.5 | _    | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                              | _                     | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                             |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 9 \text{ mA}$  | _                     | 0.5  | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3 mA                 | _                     | 0.5  | V    |       |
|                  | Output low voltage — low drive strength                                              |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 2 \text{ mA}$  | _                     | 0.5  | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 0.6 mA               | _                     | 0.5  | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                               | _                     | 100  | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin)                                                      |                       |      |      |       |
|                  | @ full temperature range                                                             | _                     | 1.0  | μΑ   | 1     |
|                  | • @ 25 °C                                                                            | _                     | 0.1  | μA   |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                           | _                     | 1    | μA   |       |
| l <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                              | _                     | 4    | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                            | 22                    | 50   | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                                          | 22                    | 50   | kΩ   | 3     |



#### **NOTISWITCHING electrical specifications**

- 1. Tested by ganged leakage method
- 2. Measured at Vinput = V<sub>SS</sub>
- 3. Measured at Vinput = V<sub>DD</sub>

### 5.2.4 Power mode transition operating behaviors

All specifications except t<sub>POR</sub> and VLLSx-RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 50 MHz
- Bus clock (and flash and Mini-FlexBus clocks) = 25 MHz

Table 4. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                        | Min. | Max.                                         | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. | _    | 300 1.71<br>V/(V <sub>DD</sub> slew<br>rate) | μs   | 1     |
|                  | <ul> <li>1.71 V/(V<sub>DD</sub> slew rate) ≤ 300 μs</li> <li>1.71 V/(V<sub>DD</sub> slew rate) &gt; 300 μs</li> </ul>                                              |      |                                              |      |       |
|                  | • VLLS1 → RUN                                                                                                                                                      |      | 132                                          | μs   | 1, 2  |
|                  | • VLLS2 → RUN                                                                                                                                                      |      | 92                                           | μs   | 1, 2  |
|                  | • VLLS3 → RUN                                                                                                                                                      | _    | 92                                           | μs   | 1, 2  |
|                  | • LLS → RUN                                                                                                                                                        | _    | 7.5                                          | μs   | 2     |
|                  | • VLPS → RUN                                                                                                                                                       | _    | 5.5                                          | μs   | 2     |
|                  | • STOP → RUN                                                                                                                                                       | _    | 5.5                                          | μs   | 2     |

<sup>1.</sup> Normal boot (FTFL\_FOPT[LPBOOT] is 1)

### 5.2.5 Power consumption operating behaviors

Table 5. Power consumption operating behaviors

| Symbol              | Description                                                                                      | Min. | Тур.     | Max.     | Unit     | Notes |
|---------------------|--------------------------------------------------------------------------------------------------|------|----------|----------|----------|-------|
| I <sub>DDA</sub>    | Analog supply current                                                                            | _    | _        | See note | mA       | 1     |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from RAM  • @ 1.8 V  • @ 3.0 V |      | 13<br>13 | —<br>16  | mA<br>mA | 2     |

Table continues on the next page...

The wakeup time includes the execution time for a small amount of firmware used to produce a GPIO clear event. Wakeup time is measured from the falling edge of the external wakeup event to the falling edge of a GPIO clear performed by software.



### Table 5. Power consumption operating behaviors (continued)

| Symbol                | Description                                                                                                      | Min. | Тур.         | Max.      | Unit     | Notes  |
|-----------------------|------------------------------------------------------------------------------------------------------------------|------|--------------|-----------|----------|--------|
| I <sub>DD_RUN</sub>   | Run mode current — all peripheral clocks disabled, code executing from flash memory with page buffering disabled |      | 14.3<br>14.5 | —<br>17.9 | mA<br>mA | 2      |
|                       | • @ 1.8 V<br>• @ 3.0 V                                                                                           |      |              |           |          |        |
| I <sub>DD_RUN</sub>   | Run mode current — all peripheral clocks enabled, code executing from RAM, exercising                            |      | 20           | 23.5      | mA       | 3      |
|                       | flash memory  • @ 1.8 V                                                                                          | _    | 20           | 25        | mA       |        |
|                       | • @ 3.0 V                                                                                                        |      |              |           |          |        |
| I <sub>DD_WAIT</sub>  | Wait mode current at 3.0 V — all peripheral clocks disabled                                                      | _    | 5.8          | 6.8       | mA       | 4      |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V  • @ -40 to 25 °C                                                                     | _    | 0.34         | 0.41      | mA       |        |
|                       | • @ 105 °C                                                                                                       | _    | 0.90         | 1.8       | mA       |        |
| I <sub>DD_VLPR</sub>  | Very low-power run mode current at 3.0 V — all peripheral clocks disabled                                        | _    | 0.63         | 1.32      | mA       | 5      |
| I <sub>DD_VLPR</sub>  | Very low-power run mode current at 3.0 V — all peripheral clocks enabled                                         | _    | 0.78         | 1.46      | mA       | 6      |
| I <sub>DD_VLPW</sub>  | Very low-power wait mode current at 3.0 V                                                                        | _    | 0.15         | 0.62      | mA       | 7      |
| I <sub>DD_VLPS</sub>  | Very low-power stop mode current at 3.0 V  • @ -40 to 25 °C                                                      | _    | 19           | 45        | μΑ       | 8      |
|                       | • @ 105 °C                                                                                                       | _    | 145          | 312       |          |        |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                                                           | _    | 3.0          | 4.8       | μΑ       | 8,9,10 |
|                       | @ -40 to 25 °C      @ 105 °C                                                                                     | _    | 53.3         | 157       | μΑ       |        |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                                                    | _    | 1.8          | 3.3       | μА       | 8,9,10 |
|                       | @ -40 to 25 °C      @ 105 °C                                                                                     | _    | 39.2         | 115       | μΑ       |        |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                                                                    | _    | 1.6          | 2.8       | μA       | 8,9    |
|                       | @ -40 to 25 °C     @ 105 °C                                                                                      | _    | 22.2         | 65        | μΑ       |        |
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V                                                                    | _    | 1.4          | 2.6       | μA       | 8,9    |
|                       | @ -40 to 25 °C      @ 105 °C                                                                                     | _    | 17.6         | 50        | μA       |        |
| I <sub>DD_RTC</sub>   | Average current adder for real-time clock function  • @ -40 to 25 °C                                             | _    | 0.7          | _         | μΑ       | 11     |



#### monswitching electrical specifications

- 1. The analog supply current is the sum of the active current for each of the analog modules on the device. See each module's specification for its supply current.
- 2. 50 MHz core and system clocks, and 25 MHz bus clock. MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 50 MHz core and system clocks, and 25 MHz bus clock. MCG configured for FEI mode. All peripheral clocks enabled, but peripherals are not in active operation.
- 4. 50 MHz core and system clocks, and 25 MHz bus clock. MCG configured for FEI mode.
- 2 MHz core and system clocks, and 1 MHz bus clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash memory.
- 6. 2 MHz core and system clocks, and 1 MHz bus clock. MCG configured for BLPE mode. All peripheral clocks enabled, but peripherals are not in active operation. Code executing from flash memory.
- 7. 2 MHz core and system clocks, and 1 MHz bus clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 8. OSC clocks disabled.
- 9. All pads disabled.
- 10. Data reflects devices with 32 KB of RAM. For devices with 16 KB of RAM, power consumption is reduced by 500 nA. For devices with 8 KB of RAM, power consumption is reduced by 750 nA.
- 11. RTC function current includes LPTMR with OSC enabled with 32.768 kHz crystal at 3.0 V

### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode, except for 50 MHz core (FEI mode)
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL
- For the ALLON curve, all peripheral clocks are enabled, but peripherals are not in active operation
- Voltage Regulator disabled
- No GPIOs toggled
- Code execution from flash memory with cache enabled





Figure 1. Run mode supply current vs. core frequency





Figure 2. VLPR mode supply current vs. core frequency

# 5.2.6 EMC radiated emissions operating behaviors Table 6. EMC radiated emissions operating behaviors

| Symbol           | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub> | Radiated emissions voltage, band 1 | 0.15–50                 | 20   | dΒμV | 1, 2  |
| V <sub>RE2</sub> | Radiated emissions voltage, band 2 | 50–150                  | 19   |      |       |
| V <sub>RE3</sub> | Radiated emissions voltage, band 3 | 150–500                 | 17   |      |       |
| V <sub>RE4</sub> | Radiated emissions voltage, band 4 | 500-1000                | 16   |      |       |

0.15-1000

 $V_{RE\_IEC}$ 

IEC level

2, 3



- 1. Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions, and IEC Standard 61967-2, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method.
- 2.  $V_{DD} = 3 \text{ V}$ ,  $T_A = 25 \text{ °C}$ ,  $f_{OSC} = 32 \text{ kHz}$  (crystal),  $f_{BUS} = 24 \text{ MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method

### 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 5.2.8 Capacitance attributes

Table 7. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

# 5.3 Switching electrical specifications

Table 8. Device clock specifications

| Symbol             | Description              | Min. | Max. | Unit | Notes |  |  |  |  |  |
|--------------------|--------------------------|------|------|------|-------|--|--|--|--|--|
|                    | Normal run mode          |      |      |      |       |  |  |  |  |  |
| f <sub>SYS</sub>   | System and core clock    | _    | 50   | MHz  |       |  |  |  |  |  |
| f <sub>BUS</sub>   | Bus clock                | _    | 25   | MHz  |       |  |  |  |  |  |
| FB_CLK             | Mini-FlexBus clock       | _    | 25   | MHz  | 1     |  |  |  |  |  |
| f <sub>LPTMR</sub> | LPTMR clock              | _    | 25   | MHz  |       |  |  |  |  |  |
|                    | VLPR mode                |      |      |      |       |  |  |  |  |  |
| f <sub>SYS</sub>   | System and core clock    | _    | 2    | MHz  |       |  |  |  |  |  |
| f <sub>BUS</sub>   | Bus clock                | _    | 1    | MHz  |       |  |  |  |  |  |
| FB_CLK             | Mini-FlexBus clock       | _    | 1    | MHz  | 1     |  |  |  |  |  |
| f <sub>LPTMR</sub> | LPTMR clock <sup>2</sup> | _    | 25   | MHz  |       |  |  |  |  |  |

1. When the Mini-FlexBus is enabled, its clock frequency is always the same as the bus clock frequency.



#### nonswitching electrical specifications

2. A maximum frequency of 25 MHz for the LPTMR in VLPR mode is possible when the LPTMR is configured for pulse counting mode and is driven externally via the LPTMR\_ALT1, LPTMR\_ALT2, or LPTMR\_ALT3 pin.

### 5.3.1 General Switching Specifications

These general purpose specifications apply to all signals configured for EGPIO, MTIM, CMT, PDB, IRQ, and  $I^2C$  signals. The conditions are 50 pf load,  $V_{DD} = 1.71 \text{ V}$  to 3.6 V, and full temperature range. The GPIO are set for high drive, no slew rate control, and no input filter, digital or analog, unless otherwise specified.

**Table 9. EGPIO General Control Timing** 

| Symbol | Description                                                                                   | Min. | Max. | Unit                   |
|--------|-----------------------------------------------------------------------------------------------|------|------|------------------------|
| G1     | Bus clock from CLK_OUT pin high to GPIO output valid                                          | _    | 32   | ns                     |
| G2     | Bus clock from CLK_OUT pin high to GPIO output invalid (output hold)                          | 1    | _    | ns                     |
| G3     | GPIO input valid to bus clock high                                                            | 28   | _    | ns                     |
| G4     | Bus clock from CLK_OUT pin high to GPIO input invalid                                         | _    | 4    | ns                     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) Synchronous path <sup>1</sup> | 1.5  | -    | Bus<br>clock<br>cycles |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled)        | 100  | _    | ns                     |
|        | Asynchronous path <sup>2</sup>                                                                |      |      |                        |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled)       | 50   | _    | ns                     |
|        | Asynchronous path <sup>2</sup>                                                                |      |      |                        |
|        | External reset pulse width (digital glitch filter disabled)                                   | 100  | _    | ns                     |
|        | Mode select (MS) hold time after reset deassertion                                            | 2    | _    | Bus<br>clock<br>cycles |

<sup>1.</sup> The greater synchronous and asynchronous timing must be met.

<sup>2.</sup> This is the shortest pulse that is guaranteed to be recognized.





Figure 3. EGPIO timing diagram

The following general purpose specifications apply to all signals configured for RGPIO, FTM, and UART. The conditions are 25 pf load,  $V_{DD} = 3.6 \text{ V}$  to 1.71 V, and full temperature range. The GPIO are set for high drive, no slew rate control, and no input filter, digital or analog, unless otherwise specified.

Table 10. RGPIO General Control Timing

| Symbol | Description                                                       | Min. | Max. | Unit |
|--------|-------------------------------------------------------------------|------|------|------|
| R1     | CPUCLK from CLK_OUT pin high to GPIO output valid                 | _    | 16   | ns   |
| R2     | CPUCLK from CLK_OUT pin high to GPIO output invalid (output hold) | 1    | _    | ns   |
| R3     | GPIO input valid to bus clock high                                | 17   | _    | ns   |
| R4     | CPUCLK from CLK_OUT pin high to GPIO input invalid                | _    | 2    | ns   |



Figure 4. RGPIO timing diagram



## 5.4 Thermal specifications

### 5.4.1 Thermal operating requirements

Table 11. Thermal operating requirements

|   | Symbol | Description              | Min. | Max. | Unit |
|---|--------|--------------------------|------|------|------|
| Γ | $T_J$  | Die junction temperature | -40  | 115  | °C   |
|   | $T_A$  | Ambient temperature      | -40  | 105  | °C   |

### 5.4.2 Thermal attributes

| Board type           | Symbol            | Description                                                                                     | 64 LQFP | 48 LQFP | 44<br>Laminate<br>QFN | 32 QFN | Unit | Notes |
|----------------------|-------------------|-------------------------------------------------------------------------------------------------|---------|---------|-----------------------|--------|------|-------|
| Single-layer (1s)    | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 73      | 79      | 108                   | 98     | °C/W | 1     |
| Four-layer<br>(2s2p) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 54      | 55      | 69                    | 33     | °C/W | 1     |
| Single-layer (1s)    | R <sub>θJMA</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | 61      | 66      | 91                    | 81     | °C/W | 1     |
| Four-layer<br>(2s2p) | $R_{\theta JMA}$  | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | 48      | 48      | 63                    | 28     | °C/W | 1     |
| _                    | $R_{\theta JB}$   | Thermal resistance, junction to board                                                           | 37      | 34      | 44                    | 13     | °C/W | 2     |
| _                    | R <sub>0JC</sub>  | Thermal resistance, junction to case                                                            | 20      | 20      | 31                    | 2.2    | °C/W | 3     |
| _                    | $\Psi_{ m JT}$    | Thermal characterization parameter, junction to package top outside center (natural convection) | 5.0     | 4.0     | 6.0                   | 6.0    | °C/W | 4     |

- Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions
   —Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method
   Environmental Conditions—Forced Convection (Moving Air).
- 2. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board.
- 3. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 4. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions*—Natural Convection (Still Air).



# 6 Peripheral operating requirements and behaviors

### 6.1 Core modules

### 6.1.1 Debug specifications

Table 12. Background debug mode (BDM) timing

| Number | Symbol | Description                                                                                         | Min. | Max. | Unit |
|--------|--------|-----------------------------------------------------------------------------------------------------|------|------|------|
| 1      |        | BKGD/MS setup time after issuing background debug force reset to enter user mode or BDM             | 500  | _    | ns   |
| 2      |        | BKGD/MS hold time after issuing background debug force reset to enter user mode or BDM <sup>1</sup> | 100  | _    | μs   |

To enter BDM mode following a POR, BKGD/MS should be held low during the power-up and for a hold time of t<sub>MSH</sub> after V<sub>DD</sub> rises above V<sub>LVD</sub>.

### 6.2 System modules

### 6.2.1 VREG electrical specifications

Table 13. VREG electrical specifications

| Symbol                | Description                                                                                                           | Min.          | Typ. <sup>1</sup> | Max.   | Unit     | Notes |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------|---------------|-------------------|--------|----------|-------|
| VREGIN                | Input supply voltage                                                                                                  | 2.7           | _                 | 5.5    | V        |       |
| I <sub>DDon</sub>     | Quiescent current — Run mode, load current equal zero, input supply (VREGIN) > 3.6 V                                  | _             | 120               | 186    | μΑ       |       |
| I <sub>DDstby</sub>   | Quiescent current — Standby mode, load current equal zero                                                             | _             | 1.1               | 10     | μΑ       |       |
| I <sub>DDoff</sub>    | Quiescent current — Shutdown mode  • VREGIN = 5.0 V and temperature=25 °C  • Across operating voltage and temperature | <u>-</u><br>- | 650<br>—          | _<br>4 | nA<br>μA |       |
| I <sub>LOADrun</sub>  | Maximum load current — Run mode                                                                                       | _             | _                 | 120    | mA       |       |
| I <sub>LOADstby</sub> | Maximum load current — Standby mode                                                                                   | _             | _                 | 1      | mA       |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) > 3.6 V                                                              |               |                   |        |          |       |
|                       | Run mode     Standby mode                                                                                             | 3             | 3.3               | 3.6    | V        |       |
|                       | •                                                                                                                     | 2.1           | 2.8               | 3.6    | V        |       |



#### **CIOCK modules**

Table 13. VREG electrical specifications (continued)

| Symbol                | Description                                                                 | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------------------------------------|------|-------------------|------|------|-------|
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) < 3.6 V, pass-through mode | 2.1  | _                 | 3.6  | V    | 2     |
| C <sub>OUT</sub>      | External output capacitor                                                   | 1.76 | 2.2               | 8.16 | μF   |       |
| ESR                   | External output capacitor equivalent series resistance                      | 1    | _                 | 100  | mΩ   |       |
| I <sub>LIM</sub>      | Short circuit current                                                       | _    | 290               | _    | mA   |       |

- 1. Typical values assume VREGIN = 5.0 V, Temp = 25 °C unless otherwise stated.
- 2. Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to I<sub>Load</sub>.

### 6.3 Clock modules

# 6.3.1 MCG specifications

Table 14. MCG specifications

| Symbol                   | Description                                                                                                    | Min.                            | Тур.   | Max.    | Unit              | Notes |
|--------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------|--------|---------|-------------------|-------|
| f <sub>ints_ft</sub>     | Internal reference frequency (slow clock) — factory trimmed at nominal VDD and 25 °C                           | _                               | 32.768 | _       | kHz               |       |
| f <sub>ints_t</sub>      | Internal reference frequency (slow clock) — user trimmed                                                       | 31.25                           | _      | 38.214  | kHz               |       |
| $\Delta_{fdco\_res\_t}$  | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using SCTRIM and SCFTRIM | _                               | ± 0.3  | ± 0.6   | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_res\_t}$ | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using SCTRIM only        | _                               | ± 0.2  | ± 0.5   | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_t}$      | Total deviation of trimmed average DCO output frequency over voltage and temperature                           | _                               | ± 10   | _       | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_t}$      | Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0–70°C     | _                               | ± 1.0  | ± 4.5   | %f <sub>dco</sub> | 1     |
| f <sub>intf_ft</sub>     | Internal reference frequency (fast clock) — factory trimmed at nominal VDD and 25°C                            | _                               | 3.3    | 4       | MHz               |       |
| f <sub>intf_t</sub>      | Internal reference frequency (fast clock) — user trimmed at nominal VDD and 25 °C                              | 3                               | _      | 5       | MHz               |       |
| f <sub>loc_low</sub>     | Loss of external clock minimum frequency — RANGE = 00                                                          | (3/5) x<br>f <sub>ints_t</sub>  | _      | _       | kHz               |       |
| f <sub>loc_high</sub>    | Loss of external clock minimum frequency — RANGE = 01, 10, or 11                                               | (16/5) x<br>f <sub>ints_t</sub> | _      | _       | kHz               |       |
|                          | FI                                                                                                             | L                               |        | •       |                   |       |
| f <sub>fII_ref</sub>     | FLL reference frequency range                                                                                  | 31.25                           | _      | 39.0625 | kHz               |       |



### Table 14. MCG specifications (continued)

| Symbol                   | Description                                            |                                                                                          | Min.   | Тур.  | Max.                                        | Unit | Notes |
|--------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------|--------|-------|---------------------------------------------|------|-------|
| f <sub>dco</sub>         | DCO output frequency range                             | Low range (DRS=00)<br>640 × f <sub>fll_ref</sub>                                         | 20     | 20.97 | 25                                          | MHz  | 2, 3  |
|                          |                                                        | Mid range (DRS=01)  1280 × f <sub>fll_ref</sub>                                          | 40     | 41.94 | 50                                          | MHz  | -     |
|                          |                                                        | Mid-high range (DRS=10)<br>$1920 \times f_{fil}$ ref                                     | 60     | 62.91 | 75                                          | MHz  | -     |
|                          |                                                        | High range (DRS=11)  2560 × f <sub>fll ref</sub>                                         | 80     | 83.89 | 100                                         | MHz  | -     |
| dco_t_DMX32              | DCO output frequency                                   | Low range (DRS=00) $732 \times f_{\text{fil\_ref}}$                                      | _      | 23.99 | _                                           | MHz  | 4, 5  |
|                          |                                                        | Mid range (DRS=01)<br>1464 × f <sub>fll_ref</sub>                                        | _      | 47.97 | _                                           | MHz  |       |
|                          |                                                        | Mid-high range (DRS=10) 2197 × f <sub>fll_ref</sub>                                      | _      | 71.99 | _                                           | MHz  |       |
|                          |                                                        | High range (DRS=11)  2929 × f <sub>fll_ref</sub>                                         | _      | 95.98 | _                                           | MHz  |       |
| J <sub>cyc_fll</sub>     | FLL period jitter                                      | <del>_</del>                                                                             | _      | 180   | _                                           | ps   |       |
|                          | • f <sub>DCO</sub> = 48 M<br>• f <sub>DCO</sub> = 98 M |                                                                                          | _      | 150   | _                                           |      |       |
| t <sub>fII_acquire</sub> | FLL target frequen                                     | cy acquisition time                                                                      | _      | _     | 1                                           | ms   | 6     |
|                          |                                                        | Р                                                                                        | LL     |       |                                             |      |       |
| f <sub>vco</sub>         | VCO operating fre                                      | quency                                                                                   | 48.0   | _     | 100                                         | MHz  |       |
| I <sub>pll</sub>         |                                                        | rent<br>lHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>/ multiplier = 48) | _      | 1060  | _                                           | μΑ   | 7     |
| I <sub>pli</sub>         |                                                        | rent<br>lHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>/ multiplier = 24) | _      | 600   | _                                           | μΑ   | 7     |
| f <sub>pll_ref</sub>     | PLL reference free                                     | luency range                                                                             | 2.0    | _     | 4.0                                         | MHz  |       |
| J <sub>cyc_pll</sub>     | PLL period jitter (F                                   | RMS)                                                                                     |        |       |                                             |      | 8     |
|                          | • f <sub>vco</sub> = 48 MH                             | Z                                                                                        | -      | 120   | -                                           | ps   |       |
|                          | • f <sub>vco</sub> = 100 M                             | Hz                                                                                       | _      | 50    | _                                           | ps   |       |
| J <sub>acc_pll</sub>     | PLL accumulated                                        | itter over 1µs (RMS)                                                                     |        |       |                                             |      | 8     |
| _,                       | • f <sub>vco</sub> = 48 MHz                            |                                                                                          | _      | 1350  | _                                           | ps   |       |
|                          | • f <sub>vco</sub> = 100 M                             | Hz                                                                                       | _      | 600   | _                                           | ps   |       |
| D <sub>lock</sub>        | Lock entry frequer                                     | icy tolerance                                                                            | ± 1.49 | _     | ± 2.98                                      | %    |       |
| D <sub>unl</sub>         | Lock exit frequenc                                     | •                                                                                        | ± 4.47 | _     | ± 5.97                                      | %    |       |
| t <sub>pll_lock</sub>    | Lock detector dete                                     | ection time                                                                              | _      | _     | $150 \times 10^{-6} + 1075(1/f_{pll\_ref})$ | S    | 9     |



#### Ciock modules

- 1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).
- These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature should be considered.
- 4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 7. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

### 6.3.2 Oscillator electrical specifications

# 6.3.2.1 Oscillator DC electrical specifications Table 15. Oscillator DC electrical specifications

| Symbol             | Description                             | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-----------------------------------------|------|------|------|------|-------|
| $V_{DD}$           | Supply voltage                          | 1.71 | _    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) |      |      |      |      | 1     |
|                    | • 32 kHz                                | _    | 500  | _    | nA   |       |
|                    | • 1 MHz                                 | _    | 200  | _    | μA   |       |
|                    | • 4 MHz                                 | _    | 200  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                      | _    | 300  | _    | μA   |       |
|                    | • 16 MHz                                | _    | 950  | _    | μA   |       |
|                    | • 24 MHz                                | _    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                | _    | 1.5  | _    | mA   |       |
| I <sub>DDOSC</sub> | Supply current — high-gain mode (HGO=1) |      |      |      |      | 1     |
|                    | • 32 kHz                                | _    | 25   | _    | μA   |       |
|                    | • 1 MHz                                 | _    | 300  | _    | μΑ   |       |
|                    | • 4 MHz                                 | _    | 400  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                      | _    | 500  | _    | μA   |       |
|                    | • 16 MHz                                | _    | 2.5  | _    | mA   |       |
|                    | • 24 MHz                                | -    | 3    | _    | mA   |       |
|                    | • 32 MHz                                | _    | 4    | _    | mA   |       |
| C <sub>x</sub>     | EXTAL load capacitance                  | _    | _    | _    |      | 2, 3  |
| C <sub>y</sub>     | XTAL load capacitance                   | _    | _    | _    |      | 2, 3  |



### Table 15. Oscillator DC electrical specifications (continued)

| Symbol                       | Description                                                                                      | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| R <sub>F</sub>               | Feedback resistor — low-frequency, low-power mode (HGO=0)                                        | _    | _               | _    | ΜΩ   | 2, 4  |
|                              | Feedback resistor — low-frequency, high-gain mode (HGO=1)                                        | _    | 10              | _    | ΜΩ   |       |
|                              | Feedback resistor — high-frequency, low-power mode (HGO=0)                                       | _    | _               | _    | ΜΩ   |       |
|                              | Feedback resistor — high-frequency, high-gain mode (HGO=1)                                       | _    | 1               | _    | ΜΩ   |       |
| R <sub>S</sub>               | Series resistor — low-frequency, low-power mode (HGO=0)                                          | _    | _               | _    | kΩ   |       |
|                              | Series resistor — low-frequency, high-gain mode (HGO=1)                                          | _    | 200             | _    | kΩ   |       |
|                              | Series resistor — high-frequency, low-power mode (HGO=0)                                         | _    | _               | _    | kΩ   |       |
|                              | Series resistor — high-frequency, high-gain mode (HGO=1)                                         |      |                 |      |      |       |
|                              | 1 MHz resonator                                                                                  | _    | 6.6             | _    | kΩ   |       |
|                              | 2 MHz resonator                                                                                  | _    | 3.3             | _    | kΩ   |       |
|                              | 4 MHz resonator                                                                                  | _    | 0               | _    | kΩ   |       |
|                              | 8 MHz resonator                                                                                  | _    | 0               | _    | kΩ   |       |
|                              | 16 MHz resonator                                                                                 | _    | 0               | _    | kΩ   |       |
|                              | 20 MHz resonator                                                                                 | _    | 0               | _    | kΩ   |       |
|                              | 32 MHz resonator                                                                                 | _    | 0               | _    | kΩ   |       |
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _    | V <sub>DD</sub> | _    | V    |       |

- 1.  $V_{DD}$ =3.3 V, Temperature =25 °C
- 2. See crystal or resonator manufacturer's recommendation
- 3.  $C_x$  and  $C_y$  can be provided by using either integrated capacitors or external components.
- 4. When low-power mode is selected,  $R_{\text{F}}$  is integrated and must not be attached externally.
- 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other device.



#### wemories and memory interfaces

# 6.3.2.2 Oscillator frequency specifications Table 16. Oscillator frequency specifications

| Symbol                | Description                                                                                     | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low-frequency mode (MCG_C2[RANGE]=00)               | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high-frequency mode (low range) (MCG_C2[RANGE]=01)  | 1    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                     | _    | _    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                    | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                             | _    | 750  | _    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency, high-gain mode (HGO=1)                             | _    | 250  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), low-power mode (HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), high-gain mode (HGO=1)          | _    | 1    | _    | ms   |       |

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.
- 2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.
- Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

## 6.4 Memories and memory interfaces

### 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

### 6.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.



### Table 17. NVM program/erase timing specifications

| Symbol                    | Description                              | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|------------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>       | Longword Program high-voltage time       | _    | 7.5  | 18   | μs   | _     |
| t <sub>hversscr</sub>     | Sector Erase high-voltage time           | _    | 13   | 113  | ms   | 1     |
| t <sub>hversblk32k</sub>  | Erase Block high-voltage time for 32 KB  | _    | 52   | 452  | ms   | 1     |
| t <sub>hversblk128k</sub> | Erase Block high-voltage time for 128 KB | _    | 208  | 1808 | ms   | 1     |

<sup>1.</sup> Maximum time based on expectations at cycling end-of-life.

# 6.4.1.2 Flash timing specifications — commands Table 18. Flash command timing specifications

| Symbol                  | Description                                   | Min.       | Тур.        | Max. | Unit | Notes |
|-------------------------|-----------------------------------------------|------------|-------------|------|------|-------|
|                         | Read 1s Block execution time                  |            |             |      |      | 1     |
| t <sub>rd1blk32k</sub>  | 32 KB data flash                              | _          | _           | 0.5  | ms   |       |
| t <sub>rd1blk128k</sub> | 128 KB program flash                          | _          | _           | 1.7  | ms   |       |
| t <sub>rd1sec1k</sub>   | Read 1s Section execution time (flash sector) | _          | _           | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                  | _          | _           | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                  | _          | _           | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time               | _          | 65          | 145  | μs   | _     |
|                         | Erase Flash Block execution time              |            |             |      |      | 2     |
| t <sub>ersblk32k</sub>  | 32 KB data flash                              | _          | 55          | 465  | ms   |       |
| t <sub>ersblk128k</sub> | 128 KB program flash                          | _          | 220         | 1850 | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time             | _          | 14          | 114  | ms   | 2     |
|                         | Program Section execution time                |            |             |      |      | _     |
| t <sub>pgmsec512</sub>  | 512 bytes flash                               | _          | 4.7         | _    | ms   |       |
| t <sub>pgmsec1k</sub>   | 1 KB flash                                    | _          | 9.3         | _    | ms   |       |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time             | _          | _           | 1.8  | ms   | 1     |
| t <sub>rdonce</sub>     | Read Once execution time                      | _          | _           | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                   | _          | 65          | _    | μs   | _     |
| t <sub>ersall</sub>     | Erase All Blocks execution time               | _          | 275         | 2350 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time     | _          | _           | 30   | μs   | 1     |
|                         | Program Partition for EEPROM execution time   |            |             |      |      | _     |
| t <sub>pgmpart32k</sub> | 32 KB FlexNVM                                 | _          | 70          | _    | ms   |       |
|                         | Set FlexRAM Function execution time:          |            |             |      |      | _     |
| t <sub>setramff</sub>   | Control Code 0xFF                             | _          | 50          | _    | μs   |       |
| t <sub>setram8k</sub>   | 8 KB EEPROM backup                            | _          | 0.3         | 0.5  | ms   |       |
| t <sub>setram32k</sub>  | 32 KB EEPROM backup                           | _          | 0.7         | 1.0  | ms   |       |
|                         | Byte-write to FlexRAM                         | for EEPROM | l operation |      |      |       |

Table continues on the next page...



#### wemories and memory interfaces

### Table 18. Flash command timing specifications (continued)

| Symbol                  | Description                                              | Min.       | Тур.         | Max. | Unit | Notes |
|-------------------------|----------------------------------------------------------|------------|--------------|------|------|-------|
| t <sub>eewr8bers</sub>  | Byte-write to erased FlexRAM location execution time     | _          | 175          | 260  | μs   | 3     |
|                         | Byte-write to FlexRAM execution time:                    |            |              |      |      | _     |
| t <sub>eewr8b8k</sub>   | 8 KB EEPROM backup                                       | _          | 340          | 1700 | μs   |       |
| t <sub>eewr8b16k</sub>  | 16 KB EEPROM backup                                      | _          | 385          | 1800 | μs   |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                      | _          | 475          | 2000 | μs   |       |
|                         | Word-write to FlexRAM                                    | for EEPRON | /I operation |      |      |       |
| t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time     | _          | 175          | 260  | μs   | _     |
|                         | Word-write to FlexRAM execution time:                    |            |              |      |      | _     |
| t <sub>eewr16b8k</sub>  | 8 KB EEPROM backup                                       | _          | 340          | 1700 | μs   |       |
| t <sub>eewr16b16k</sub> | 16 KB EEPROM backup                                      | _          | 385          | 1800 | μs   |       |
| t <sub>eewr16b32k</sub> | 32 KB EEPROM backup                                      | _          | 475          | 2000 | μs   |       |
|                         | Longword-write to FlexRA                                 | M for EEPR | OM operation | 1    |      |       |
| t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | _          | 360          | 540  | μs   | _     |
|                         | Longword-write to FlexRAM execution time:                |            |              |      |      | _     |
| t <sub>eewr32b8k</sub>  | 8 KB EEPROM backup                                       | _          | 545          | 1950 | μs   |       |
| t <sub>eewr32b16k</sub> | 16 KB EEPROM backup                                      | _          | 630          | 2050 | μs   |       |
| t <sub>eewr32b32k</sub> | 32 KB EEPROM backup                                      | _          | 810          | 2250 | μs   |       |

- 1. Assumes 25 MHz flash clock frequency.
- 2. Maximum times for erase parameters based on expectations at cycling end-of-life.
- 3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.

# 6.4.1.3 Flash high voltage current behaviors Table 19. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | _    | 1.5  | 4.0  | mA   |

# 6.4.1.4 Reliability specifications

### Table 20. NVM reliability specifications

| Symbol | Description | Min.    | Typ. <sup>1</sup> | Max. | Unit | Notes |
|--------|-------------|---------|-------------------|------|------|-------|
|        | Prograi     | m Flash |                   |      |      |       |

Table continues on the next page...



| Table 20. | NVM reliability | y specifications ( | (continued) |
|-----------|-----------------|--------------------|-------------|
|-----------|-----------------|--------------------|-------------|

| t <sub>nvmretp10k</sub>                                                                                              |                                                                                                                                                                                                                                                                            |                                         | Typ. <sup>1</sup>                        |                  |                                    | Notes |
|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------|------------------|------------------------------------|-------|
|                                                                                                                      | Data retention after up to 10 K cycles                                                                                                                                                                                                                                     | 5                                       | 50                                       | _                | years                              | 2     |
| t <sub>nvmretp1k</sub>                                                                                               | Data retention after up to 1 K cycles                                                                                                                                                                                                                                      | 20                                      | 100                                      | _                | years                              | 2     |
| t <sub>nvmretp100</sub>                                                                                              | Data retention after up to 100 cycles                                                                                                                                                                                                                                      | 15                                      | 100                                      | _                | years                              | 2     |
| n <sub>nvmcycp</sub>                                                                                                 | Cycling endurance                                                                                                                                                                                                                                                          | 10 K                                    | 50 K                                     | _                | cycles                             | 3     |
|                                                                                                                      | Data I                                                                                                                                                                                                                                                                     | Flash                                   |                                          |                  |                                    |       |
| t <sub>nvmretd10k</sub>                                                                                              | Data retention after up to 10 K cycles                                                                                                                                                                                                                                     | 5                                       | 50                                       | _                | years                              | 2     |
| t <sub>nvmretd1k</sub>                                                                                               | Data retention after up to 1 K cycles                                                                                                                                                                                                                                      | 20                                      | 100                                      | _                | years                              | 2     |
| t <sub>nvmretd100</sub>                                                                                              | Data retention after up to 100 cycles                                                                                                                                                                                                                                      | 15                                      | 100                                      | _                | years                              | 2     |
| n <sub>nvmcycd</sub>                                                                                                 | Cycling endurance                                                                                                                                                                                                                                                          | 10 K                                    | 50 K                                     | 1                | cycles                             | 3     |
|                                                                                                                      | FlexRAM as                                                                                                                                                                                                                                                                 | s EEPROM                                |                                          |                  |                                    |       |
| t <sub>nvmretee100</sub>                                                                                             | Data retention up to 100% of write endurance                                                                                                                                                                                                                               | 5                                       | 50                                       | 1                | years                              | 2     |
| t <sub>nvmretee10</sub>                                                                                              | Data retention up to 10% of write endurance                                                                                                                                                                                                                                | 20                                      | 100                                      | 1                | years                              | 2     |
| t <sub>nvmretee1</sub>                                                                                               | Data retention up to 1% of write endurance                                                                                                                                                                                                                                 | 15                                      | 100                                      | 1                | years                              | 2     |
| n <sub>nvmwree16</sub> n <sub>nvmwree128</sub> n <sub>nvmwree512</sub> n <sub>nvmwree4k</sub> n <sub>nvmwree8k</sub> | <ul> <li>Write endurance</li> <li>EEPROM backup to FlexRAM ratio = 16</li> <li>EEPROM backup to FlexRAM ratio = 128</li> <li>EEPROM backup to FlexRAM ratio = 512</li> <li>EEPROM backup to FlexRAM ratio = 4096</li> <li>EEPROM backup to FlexRAM ratio = 8192</li> </ul> | 35 K<br>315 K<br>1.27 M<br>10 M<br>20 M | 175 K<br>1.6 M<br>6.4 M<br>50 M<br>100 M | _<br>_<br>_<br>_ | writes writes writes writes writes | 4     |

- Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.
- 2. Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology.
- 3. Cycling endurance represents number of program/erase cycles at  $-40 \, ^{\circ}\text{C} \le T_i \le 125 \, ^{\circ}\text{C}$ .
- 4. Write endurance represents the number of writes to each FlexRAM location at −40 °C ≤Tj ≤ 125 °C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup. Minimum and typical values assume all byte-writes to FlexRAM.

### 6.4.2 EzPort Switching Specifications

All timing is shown with respect to a maximum pin load of 50 pF and input signal transitions of 3 ns.

Table 21. EzPort switching specifications

| Num  | Description                                              | Min. | Max.                | Unit |
|------|----------------------------------------------------------|------|---------------------|------|
|      | Operating voltage                                        | 2.7  | 3.6                 | V    |
| EP1  | EZP_CK frequency of operation (all commands except READ) | _    | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             | _    | f <sub>SYS</sub> /8 | MHz  |

Table continues on the next page...



wemories and memory interfaces

Table 21. EzPort switching specifications (continued)

| Num | Description                                | Min.                    | Max. | Unit |
|-----|--------------------------------------------|-------------------------|------|------|
| EP2 | EZP_CS negation to next EZP_CS assertion   | 2 x t <sub>EZP_CK</sub> | _    | ns   |
| EP3 | EZP_CS input valid to EZP_CK high (setup)  | 15                      | _    | ns   |
| EP4 | EZP_CK high to EZP_CS input invalid (hold) | 0.0                     | _    | ns   |
| EP5 | EZP_D input valid to EZP_CK high (setup)   | 15                      | _    | ns   |
| EP6 | EZP_CK high to EZP_D input invalid (hold)  | 0.0                     | _    | ns   |
| EP7 | EZP_CK low to EZP_Q output valid (setup)   | _                       | 25   | ns   |
| EP8 | EZP_CK low to EZP_Q output invalid (hold)  | 0.0                     | _    | ns   |
| EP9 | EZP_CS negation to EZP_Q tri-state         | _                       | 12   | ns   |



Figure 5. EzPort Timing Diagram

### 6.4.3 Mini-Flexbus Switching Specifications

All processor bus timings are synchronous; input setup/hold and output delay are given in respect to the rising edge of a reference clock, FB\_CLK. The FB\_CLK frequency may be the same as the internal system bus frequency or an integer divider of that frequency.



The following timing numbers indicate when data is latched or driven onto the external bus, relative to the Mini-Flexbus output clock (FB\_CLK). All other timing relationships can be derived from these values.

Table 22. Flexbus switching specifications

| Num | Description                             | Min. | Max. | Unit | Notes |
|-----|-----------------------------------------|------|------|------|-------|
|     | Operating voltage                       | 1.71 | 3.6  | V    |       |
|     | Frequency of operation                  | _    | 25   | MHz  |       |
| FB1 | Clock period                            | 40   | _    | ns   |       |
| FB2 | Address, data, and control output valid | _    | 20   | ns   | 1     |
| FB3 | Address, data, and control output hold  | 1    | _    | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 20   | _    | ns   | 2     |
| FB5 | Data and FB_TA input hold               | 10   | _    | ns   | 2     |

- 1. Specification is valid for all FB\_AD[31:0], FB\_CSn, FB\_OE, FB\_R/W, and FB\_TS.
- 2. Specification is valid for all FB\_AD[31:0].

#### **Note**

The following diagrams refer to signal names that may not be included on your particular device. Ignore these extraneous signals.

Also, ignore the AA=0 portions of the diagrams because this setting is not supported in the Mini-FlexBus.



#### wemories and memory interfaces



Figure 6. Mini-FlexBus read timing diagram





Figure 7. Mini-FlexBus write timing diagram

# 6.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.



# 6.6 Analog

### 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 1 and Table 1 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

# 6.6.1.1 16-bit ADC operating conditions Table 23. 16-bit ADC operating conditions

| Symbol            | Description                               | Conditions                                                                                              | Min.              | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------|-------------------|------------------|------|-------|
| $V_{DDA}$         | Supply voltage                            | Absolute                                                                                                | 1.71              | _                 | 3.6              | V    | _     |
| $\Delta V_{DDA}$  | Supply voltage                            | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> )                                          | -100              | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                            | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> )                                          | -100              | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high                |                                                                                                         | 1.13              | $V_{DDA}$         | $V_{DDA}$        | V    |       |
| V <sub>REFL</sub> | ADC reference voltage low                 |                                                                                                         | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                             |                                                                                                         | V <sub>REFL</sub> | _                 | $V_{REFH}$       | V    | _     |
| C <sub>ADIN</sub> | Input capacitance                         | 16-bit mode                                                                                             | _                 | 8                 | 10               | pF   | _     |
|                   |                                           | 8-bit / 10-bit / 12-bit<br>modes                                                                        | _                 | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input series resistance                   |                                                                                                         | _                 | 2                 | 5                | kΩ   | _     |
| R <sub>AS</sub>   | Analog source<br>resistance<br>(external) | 13-bit / 12-bit modes<br>f <sub>ADCK</sub> < 4 MHz                                                      | _                 | _                 | 5                | kΩ   | 3     |
| f <sub>ADCK</sub> | ADC conversion clock frequency            | ≤ 1312-bit mode                                                                                         | 1.0               | _                 | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion clock frequency            | 16-bit mode                                                                                             | 2.0               | _                 | 12.0             | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion rate                       | ≤ 1312-bit modes  No ADC hardware averaging  Continuous conversions enabled, subsequent conversion time | 20.000            | _                 | 818.330          | Ksps | _     |
| C <sub>rate</sub> | ADC conversion rate                       | 16-bit mode  No ADC hardware averaging                                                                  | 37.037            | _                 | 461.467          | Ksps | _     |



| Table 23. | 16-bit AD | C operating | conditions |
|-----------|-----------|-------------|------------|
|-----------|-----------|-------------|------------|

| Symbol | Description | Conditions                                                 | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes |
|--------|-------------|------------------------------------------------------------|------|-------------------|------|------|-------|
|        |             | Continuous conversions enabled, subsequent conversion time |      |                   |      |      |       |

- 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference.
- This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as
  possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub>
  time constant should be kept to < 1 ns.</li>
- 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.



Figure 8. ADC input impedance equivalency diagram

### 6.6.1.2 16-bit ADC electrical characteristics

Table 24. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Symbol               | Description                  | Conditions <sup>1</sup> | Min.  | Typ. <sup>2</sup> | Max. | Unit | Notes                |
|----------------------|------------------------------|-------------------------|-------|-------------------|------|------|----------------------|
| I <sub>DDA_ADC</sub> | Supply current               |                         | 0.215 | _                 | 1.7  | mA   | 3                    |
| f <sub>ADACK</sub>   | ADC                          | • ADLPC = 1, ADHSC = 0  | 1.2   | 2.4               | 3.9  | MHz  | t <sub>ADACK</sub> = |
|                      | asynchronous<br>clock source | • ADLPC = 1, ADHSC = 1  | 3.0   | 4.0               | 7.3  | MHz  | 1/f <sub>ADACK</sub> |
|                      |                              |                         | 2.4   | 5.2               | 6.1  | MHz  |                      |

Table continues on the next page...



AliaiO

Table 24. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Symbol          | Description                     | Conditions <sup>1</sup>      | Min.                   | Typ. <sup>2</sup>  | Max.                | Unit             | Notes                         |
|-----------------|---------------------------------|------------------------------|------------------------|--------------------|---------------------|------------------|-------------------------------|
|                 |                                 | • ADLPC = 0, ADHSC = 0       | 4.4                    | 6.2                | 9.5                 | MHz              |                               |
|                 |                                 | • ADLPC = 0, ADHSC = 1       |                        |                    |                     |                  |                               |
|                 | Sample Time                     | See Reference Manual chapter | for sample t           | times              |                     |                  |                               |
| TUE             | Total unadjusted                | 12-bit modes                 | _                      | ±4                 | ±6.8                | LSB <sup>4</sup> | 5                             |
|                 | error                           | <12-bit modes                | _                      | ±1.4               | ±2.1                |                  |                               |
| DNL             | Differential non-<br>linearity  | 12-bit modes                 | _                      | ±0.7               | -1.1 to             | LSB <sup>4</sup> | 5                             |
|                 |                                 | <12-bit modes                | _                      | ±0.2               | +1.9<br>-0.3 to 0.5 |                  |                               |
| INL             | Integral non-                   | 12-bit modes                 | _                      | ±1.0               | -2.7 to             | LSB <sup>4</sup> | 5                             |
|                 | linearity                       | • <12-bit modes              | _                      | ±0.5               | +1.9                |                  |                               |
|                 |                                 | (12 Sit modes                |                        |                    | -0.7 to<br>+0.5     |                  |                               |
| E <sub>FS</sub> | Full-scale error                | 12-bit modes                 | _                      | -4                 | -5.4                | LSB <sup>4</sup> | V <sub>ADIN</sub> =           |
|                 |                                 | • <12-bit modes              | _                      | -1.4               | -1.8                |                  | V <sub>DDA</sub> <sup>5</sup> |
| EQ              | Quantization                    | 16-bit modes                 | _                      | -1 to 0            | _                   | LSB <sup>4</sup> |                               |
|                 | error                           | ≤1312-bit modes              | _                      | _                  | ±0.5                |                  |                               |
| ENOB            | Effective number                | 16-bit differential mode     | 12.8                   | 14.5               | _                   | bits             | 6                             |
|                 | of bits                         | • Avg = 32                   | 11.9                   | 13.8               | _                   | bits             |                               |
|                 |                                 | • Avg = 4                    |                        |                    |                     |                  |                               |
|                 |                                 | 16 bit single anded made     | 12.2                   | 13.9               | _                   | bits             |                               |
|                 |                                 | 16-bit single-ended mode     | 11.4                   | 13.1               | _                   | bits             |                               |
|                 |                                 | • Avg = 32                   |                        |                    |                     |                  |                               |
|                 |                                 | • Avg = 4                    |                        |                    |                     |                  |                               |
| SINAD           | Signal-to-noise plus distortion | See ENOB                     | 6.02                   | 6.02 × ENOB + 1.76 |                     |                  |                               |
| THD             | Total harmonic distortion       | 16-bit differential mode     | _                      | -94                | _                   | dB               | 7                             |
|                 |                                 | • Avg = 32                   |                        | -85                |                     | dB               |                               |
|                 |                                 | 16-bit single-ended mode     | _                      | -00                | _                   | uБ               |                               |
|                 |                                 |                              |                        |                    |                     |                  |                               |
|                 |                                 | • Avg = 32                   |                        |                    |                     |                  |                               |
| SFDR            | Spurious free dynamic range     | 16-bit differential mode     | 82                     | 95                 | _                   | dB               | 7                             |
|                 | dynamic range                   | • Avg = 32                   | 78                     | 90                 |                     | dB               |                               |
|                 |                                 | 16-bit single-ended mode     | 70                     | 30                 |                     | uБ               |                               |
|                 |                                 | • Avg = 32                   |                        |                    |                     |                  |                               |
| E <sub>IL</sub> | Input leakage                   | -                            | $I_{ln} \times R_{AS}$ |                    |                     | mV               | I <sub>In</sub> =             |
|                 | error                           |                              |                        | 10                 |                     |                  | leakag<br>curren              |



Table 24. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Symbol              | Description         | Conditions <sup>1</sup>      | Min. | Typ. <sup>2</sup> | Max. | Unit  | Notes                                                                     |
|---------------------|---------------------|------------------------------|------|-------------------|------|-------|---------------------------------------------------------------------------|
|                     |                     |                              |      |                   |      |       | (refer to<br>the MCU's<br>voltage<br>and current<br>operating<br>ratings) |
|                     | Temp sensor slope   | -40°C to 25°C<br>25 to 105°C |      | 1.695<br>1.713    |      | mV/°C | 8                                                                         |
| V <sub>TEMP25</sub> | Temp sensor voltage | 25 °C                        |      | 716               |      | mV    | 8                                                                         |

- 1. All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDA}$
- 2. Typical values assume  $V_{DDA} = 3.0 \text{ V}$ , Temp = 25 °C,  $f_{ADCK} = 2.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4.  $1 LSB = (V_{REFH} V_{REFL})/2^{N}$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
- 8. ADC conversion clock < 3 MHz



Figure 9. Typical ENOB vs. ADC\_CLK for 16-bit differential mode





Figure 10. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

# 6.6.2 CMP and 6-bit DAC electrical specifications Table 25. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| $V_{DD}$           | Supply voltage                                      | 1.71                  | _    | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | _                     | _    | 200             | μA               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | _                     | _    | 20              | μΑ               |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> - 0.3 | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                         | _                     | _    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |                  |
|                    | • CR0[HYSTCTR] = 00                                 | _                     | 5    | _               | mV               |
|                    | • CR0[HYSTCTR] = 01                                 | _                     | 10   | _               | mV               |
|                    | • CR0[HYSTCTR] = 10                                 | _                     | 20   | _               | mV               |
|                    | • CR0[HYSTCTR] = 11                                 | _                     | 30   | _               | mV               |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> - 0.5 | _    | _               | V                |
| V <sub>CMPOI</sub> | Output low                                          | _                     | _    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | _                     | _    | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   | _                     | 7    | _               | μΑ               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | _    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3                  | _    | 0.3             | LSB              |

<sup>1.</sup> Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD}\!\!-\!\!0.6~V.$ 



- 2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.
- 3.  $1 LSB = V_{reference}/64$



Figure 11. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0)



#### ı∠-ыt DAC electrical characteristics



Figure 12. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1)

### 6.6.3 12-bit DAC electrical characteristics

# 6.6.3.1 12-bit DAC operating requirements Table 26. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min. | Max. | Unit | Notes |
|-------------------|-------------------------|------|------|------|-------|
| $V_{DDA}$         | Supply voltage          | 1.71 | 3.6  | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13 | 3.6  | V    | 1     |
| C <sub>L</sub>    | Output load capacitance | _    | 100  | pF   | 2     |
| ΙL                | Output load current     | _    | 1    | mA   |       |

- 1. The DAC reference can be selected to be  $V_{\text{DDA}}$  or  $V_{\text{REFH}}$ .
- 2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC.



# 6.6.3.2 12-bit DAC operating behaviors Table 27. 12-bit DAC operating behaviors

| Symbol                | Description                                                                       | Min.                      | Тур.     | Max.       | Unit   | Notes |
|-----------------------|-----------------------------------------------------------------------------------|---------------------------|----------|------------|--------|-------|
| I <sub>DDA_DACL</sub> | Supply current — low-power mode                                                   | _                         | _        | 450        | μΑ     |       |
| I <sub>DDA_DACH</sub> | Supply current — high-speed mode                                                  | _                         | _        | 1000       | μΑ     |       |
| t <sub>DACLP</sub>    | Full-scale settling time (0x080 to 0xF7F) — low-power mode                        | _                         | 100      | 200        | μs     | 1     |
| t <sub>DACHP</sub>    | Full-scale settling time (0x080 to 0xF7F) — high-power mode                       | _                         | 15       | 30         | μs     | 1     |
| tCCDACLP              | Code-to-code settling time (0xBF8 to 0xC08)  — low-power mode and high-speed mode | _                         | 0.7      | 1          | μs     | 1     |
| V <sub>dacoutl</sub>  | DAC output voltage range low — high-speed mode, no load, DAC set to 0x000         | _                         | _        | 100        | mV     |       |
| V <sub>dacouth</sub>  | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF    | V <sub>DACR</sub><br>-100 | _        | $V_{DACR}$ | mV     |       |
| INL                   | Integral non-linearity error — high speed mode                                    | _                         | _        | ±8         | LSB    | 2     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                     | _                         | _        | ±1         | LSB    | 3     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                   | _                         | _        | ±1         | LSB    | 4     |
| V <sub>OFFSET</sub>   | Offset error                                                                      | _                         | ±0.4     | ±0.8       | %FSR   | 5     |
| E <sub>G</sub>        | Gain error                                                                        | _                         | ±0.1     | ±0.6       | %FSR   | 5     |
| PSRR                  | Power supply rejection ratio, V <sub>DDA</sub> ≥ 2.4 V                            | 60                        | _        | 90         | dB     |       |
| T <sub>CO</sub>       | Temperature coefficient offset voltage                                            | _                         | 3.7      | _          | μV/C   | 6     |
| T <sub>GE</sub>       | Temperature coefficient gain error                                                | _                         | 0.000421 | _          | %FSR/C |       |
| Rop                   | Output resistance (load = 3 kΩ)                                                   | _                         | _        | 250        | Ω      |       |
| SR                    | Slew rate -80h→ F7Fh→ 80h                                                         |                           |          |            | V/µs   |       |
|                       | High power (SP <sub>HP</sub> )                                                    | 1.2                       | 1.7      | _          |        |       |
|                       | Low power (SP <sub>LP</sub> )                                                     | 0.05                      | 0.12     | _          |        |       |
| CT                    | Channel to channel cross talk                                                     | _                         | _        | -80        | dB     |       |
| BW                    | 3dB bandwidth                                                                     |                           |          |            | kHz    |       |
|                       | High power (SP <sub>HP</sub> )                                                    | 550                       | _        | _          |        |       |
|                       | Low power (SP <sub>LP</sub> )                                                     | 40                        | _        | _          |        |       |

- 1. Settling within ±1 LSB
- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V
- 5. Calculated by a best fit curve from  $V_{SS}$  + 100 mV to  $V_{DACR}$  100 mV
- 6.  $V_{DDA} = 3.0 \text{ V}$ , reference select set for  $V_{DDA}$  (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device



#### ı∠-ыt DAC electrical characteristics



Figure 13. Typical INL error vs. digital code





Figure 14. Offset at half scale vs. temperature

## 6.6.4 Voltage reference electrical specifications

Table 28. VREF full-range operating requirements

| Symbol         | Description             | Min. | Max. | Unit | Notes |
|----------------|-------------------------|------|------|------|-------|
| $V_{DDA}$      | Supply voltage          | 1.71 | 3.6  | V    | _     |
| C <sub>L</sub> | Output load capacitance | 100  |      | nF   | 1     |

1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.

Table 29. VREF full-range operating behaviors

| Symbol           | Description                                                                                | Min.   | Тур. | Max.   | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------|--------|------|--------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim at nominal V <sub>DDA</sub> and temperature=25C | 1.1965 | 1.2  | 1.2027 | V    |       |
| V <sub>out</sub> | Voltage reference output — factory trim                                                    | 1.144  | _    | 1.266  | V    |       |

Table continues on the next page...

MCF51QM128, Rev. 7, 03/2015



#### ı∠-ыt DAC electrical characteristics

## Table 29. VREF full-range operating behaviors (continued)

| Symbol              | Description                                                      | Min.  | Тур. | Max.  | Unit | Notes |
|---------------------|------------------------------------------------------------------|-------|------|-------|------|-------|
| $V_{out}$           | Voltage reference output — user trim                             | 1.198 | _    | 1.202 | V    |       |
| V <sub>step</sub>   | Voltage reference trim step                                      | _     | 0.5  | _     | mV   |       |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range) | _     | _    | 80    | mV   |       |
| I <sub>bg</sub>     | Bandgap only current                                             | _     | _    | 80    | μA   |       |
| I <sub>hp</sub>     | High-power buffer current                                        | _     | _    | 1     | mA   |       |
| $\Delta V_{LOAD}$   | Load regulation                                                  |       |      |       | mV   | 1     |
|                     | • current = + 1.0 mA                                             | _     | 2    | _     |      |       |
|                     | • current = - 1.0 mA                                             | _     | 5    | _     |      |       |
| T <sub>stup</sub>   | Buffer startup time                                              | _     | _    | 100   | μs   | _     |
| $V_{vdrift}$        | Voltage drift (Vmax -Vmin across the full voltage range)         | _     | 2    | _     | mV   |       |

1. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

### Table 30. VREF limited-range operating requirements

| Symbol         | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   | _     |

### Table 31. VREF limited-range operating behaviors

|   | Symbol    | Description                                | Min.  | Max.  | Unit | Notes |
|---|-----------|--------------------------------------------|-------|-------|------|-------|
| Ī | $V_{out}$ | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

### 6.7 Timers

See General Switching Specifications.



### 6.8 Communication interfaces

### 6.8.1 SPI switching specifications

The Serial Peripheral Interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's Reference Manual for information about the modified transfer formats used for communicating with slower peripheral devices.

All timing is shown with respect to  $20\%~V_{DD}$  and  $70\%~V_{DD}$ , unless noted, as well as input signal transitions of 3 ns and a 50 pF maximum load on all SPI pins. All timing assumes slew rate control is disabled and high drive strength is enabled for SPI output pins.

Num. **Symbol** Description Min. Max. Unit Comment Frequency of operation f<sub>BUS</sub>/2048 Hz  $f_{op}$ f<sub>BUS</sub>/2 f<sub>BUS</sub> is the bus clock as defined in Table 8. 2 SPSCK period  $2048 \times t_{BUS}$  $t_{BUS} = 1/$ 2 x t<sub>BUS</sub> ns t<sub>SPSCK</sub>  $f_{BUS}$ 3  $t_{Lead}$ Enable lead time 1/2 **t**SPSCK 4 Enable lag time 1/2  $t_{Lag}$ t<sub>SPSCK</sub> 5 Clock (SPSCK) high or low time ns **t**WSPSCK t<sub>BUS</sub> - 30 1024 x t<sub>BUS</sub> 6 21  $t_{SU}$ Data setup time (inputs) ns 7 Data hold time (inputs) 0  $t_{HI}$ ns 8 Data valid (after SPSCK edge) 25  $t_v$ ns 9 Data hold time (outputs) 0  $t_{HO}$ ns 10 Rise time input t<sub>BUS</sub> - 25  $t_{RI}$ ns Fall time input  $t_{FI}$ 11 Rise time output 25  $t_{RO}$ ns Fall time output  $t_{FO}$ 

Table 32. SPI master mode timing



#### **communication interfaces**



- 1. If configured as an output.
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 15. SPI master mode timing (CPHA=0)



- 1.If configured as output
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 16. SPI master mode timing (CPHA=1)

Table 33. SPI slave mode timing

| Num. | Symbol             | Description            | Min.                 | Max.                | Unit | Comment                                                           |
|------|--------------------|------------------------|----------------------|---------------------|------|-------------------------------------------------------------------|
| 1    | f <sub>op</sub>    | Frequency of operation | 0                    | f <sub>BUS</sub> /4 | Hz   | f <sub>BUS</sub> is the<br>bus clock<br>as defined<br>in Table 8. |
| 2    | t <sub>SPSCK</sub> | SPSCK period           | 4 x t <sub>BUS</sub> | _                   | ns   | $t_{BUS} = 1/$<br>$f_{BUS}$                                       |

Table continues on the next page...

MCF51QM128, Rev. 7, 03/2015



Table 33. SPI slave mode timing (continued)

| Num. | Symbol              | Description                    | Min.                  | Max.                  | Unit             | Comment                                                    |
|------|---------------------|--------------------------------|-----------------------|-----------------------|------------------|------------------------------------------------------------|
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1                     | _                     | t <sub>BUS</sub> | _                                                          |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                     | _                     | t <sub>BUS</sub> | _                                                          |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>BUS</sub> - 30 | _                     | ns               | _                                                          |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 19.5                  | _                     | ns               | _                                                          |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 0                     | _                     | ns               | _                                                          |
| 8    | t <sub>a</sub>      | Slave access time              | _                     | t <sub>BUS</sub>      | ns               | Time to<br>data active<br>from high-<br>impedance<br>state |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | _                     | t <sub>BUS</sub>      | ns               | Hold time<br>to high-<br>impedance<br>state                |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                     | 27                    | ns               | _                                                          |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                     | _                     | ns               | _                                                          |
| 12   | t <sub>RI</sub>     | Rise time input                | _                     | t <sub>BUS</sub> - 25 | ns               | _                                                          |
|      | t <sub>FI</sub>     | Fall time input                |                       |                       |                  |                                                            |
| 13   | t <sub>RO</sub>     | Rise time output               | _                     | 25                    | ns               | _                                                          |
|      | t <sub>FO</sub>     | Fall time output               |                       |                       |                  |                                                            |



Figure 17. SPI slave mode timing (CPHA=0)



#### muman-machine interfaces (HMI)



Figure 18. SPI slave mode timing (CPHA=1)

# 6.9 Human-machine interfaces (HMI)

# 6.9.1 TSI electrical specifications

Table 34. TSI electrical specifications

| Symbol              | Description                                                                 | Min.  | Тур.   | Max.  | Unit     | Notes |
|---------------------|-----------------------------------------------------------------------------|-------|--------|-------|----------|-------|
| V <sub>DDTSI</sub>  | Operating voltage                                                           | 1.71  | _      | 3.6   | V        |       |
| C <sub>ELE</sub>    | Target electrode capacitance range                                          | 1     | 20     | 500   | pF       | 1     |
| f <sub>REFmax</sub> | Reference oscillator frequency                                              | _     | 5.5    | 14    | MHz      | 2     |
| f <sub>ELEmax</sub> | Electrode oscillator frequency                                              | _     | 0.5    | 4.0   | MHz      | 3     |
| C <sub>REF</sub>    | Internal reference capacitor                                                | 0.5   | 1      | 1.2   | pF       |       |
| V <sub>DELTA</sub>  | Oscillator delta voltage                                                    | 100   | 600    | 760   | mV       | 4     |
| I <sub>REF</sub>    | Reference oscillator current source base current  • 1uA setting (REFCHRG=0) | _     | 1.133  | 1.5   | μΑ       | 3,5   |
|                     | 32uA setting (REFCHRG=31)                                                   | _     | 36     | 50    |          |       |
| I <sub>ELE</sub>    | Electrode oscillator current source base current  • 1uA setting (EXTCHRG=0) | _     | 1.133  | 1.5   | μΑ       | 3,6   |
|                     | 32uA setting (EXTCHRG=31)                                                   | _     | 36     | 50    |          |       |
| Pres5               | Electrode capacitance measurement precision                                 | _     | 8.3333 | 38400 | fF/count | 7     |
| Pres20              | Electrode capacitance measurement precision                                 | _     | 8.3333 | 38400 | fF/count | 8     |
| Pres100             | Electrode capacitance measurement precision                                 | _     | 8.3333 | 38400 | fF/count | 9     |
| MaxSens             | Maximum sensitivity                                                         | 0.003 | 12.5   | _     | fF/count | 10    |
| Res                 | Resolution                                                                  | _     | _      | 16    | bits     |       |
| T <sub>Con20</sub>  | Response time @ 20 pF                                                       | 8     | 15     | 25    | μs       | 11    |



### Table 34. TSI electrical specifications (continued)

| Symbol               | Description                  | Min. | Тур. | Max. | Unit | Notes |
|----------------------|------------------------------|------|------|------|------|-------|
| I <sub>TSI_RUN</sub> | Current added in run mode    | _    | 55   | _    | μΑ   |       |
| I <sub>TSI_LP</sub>  | Low power mode current adder | _    | 1.3  | 2.5  | μΑ   | 12    |

- 1. The TSI module is functional with capacitance values outside this range. However, optimal performance is not guaranteed.
- 2. CAPTRM=7, DELVOL=7, and fixed external capacitance of 20 pF.
- 3. CAPTRM=0, DELVOL=2, and fixed external capacitance of 20 pF.
- 4. CAPTRM=0, EXTCHRG=9, and fixed external capacitance of 20 pF.
- 5. The programmable current source value is generated by multiplying the SCANC[REFCHRG] value and the base current.
- 6. The programmable current source value is generated by multiplying the SCANC[EXTCHRG] value and the base current.
- 7. Measured with a 5 pF electrode, reference oscillator frequency of 10 MHz, PS = 128, NSCN = 8; lext = 16.
- 8. Measured with a 20 pF electrode, reference oscillator frequency of 10 MHz, PS = 128, NSCN = 2; lext = 16.
- 9. Measured with a 20 pF electrode, reference oscillator frequency of 10 MHz, PS = 16, NSCN = 3; lext = 16.
- 10. Sensitivity defines the minimum capacitance change when a single count from the TSI module changes, it is equal to (C<sub>ref</sub> \* I<sub>ext</sub>)/( I<sub>ref</sub> \* PS \* NSCN). Sensitivity depends on the configuration used. The typical value listed is based on the following configuration: lext = 5 μA, EXTCHRG = 4, PS = 128, NSCN = 2, I<sub>ref</sub> = 16 μA, REFCHRG = 15, C<sub>ref</sub> = 1.0 pF. The minimum sensitivity describes the smallest possible capacitance that can be measured by a single count (this is the best sensitivity but is described as a minimum because it's the smallest number). The minimum sensitivity parameter is based on the following configuration: I<sub>ext</sub> = 1 μA, EXTCHRG = 0, PS = 128, NSCN = 32, I<sub>ref</sub> = 32 μA, REFCHRG = 31, C<sub>ref</sub> = 0.5 pF
- 11. Time to do one complete measurement of the electrode. Sensitivity resolution of 0.0133 pF, PS = 0, NSCN = 0, 1 electrode, DELVOL = 2, EXTCHRG = 15.
- 12. CAPTRM=7, DELVOL=2, REFCHRG=0, EXTCHRG=4, PS=7, NSCN=0F, LPSCNITV=F, LPO is selected (1 kHz), and fixed external capacitance of 20 pF. Data is captured with an average of 7 periods window.

### 7 Dimensions

## 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to www.freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 32-pin QFN                               | 98ARE10566D                   |
| 44-pin Laminate QFN                      | 98ASA00239D                   |
| 48-pin LQFP                              | 98ASH00962A                   |
| 64-pin LQFP                              | 98ASS23234W                   |



### 8 Pinout

# 8.1 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Mux Control module is responsible for selecting which ALT functionality is available on each pin.

#### NOTE

- On PTB0, EZP\_MS\_b is active only during reset. Refer to the detailed boot description.
- PTC1 is open drain.

| 64-<br>pin | 48-<br>pin | 44-<br>pin | 32-<br>pin | Default               | ALT0                                                                                                 | ALT1 | ALT2            | ALT3     | ALT4     | ALT5      | ALT6     | ALT7 | EzPort  |
|------------|------------|------------|------------|-----------------------|------------------------------------------------------------------------------------------------------|------|-----------------|----------|----------|-----------|----------|------|---------|
| _          | 1          | _          | EP         | Exposed Pad           | Exposed die<br>attach pad.<br>Connection to<br>VSS is<br>recommende<br>d.                            |      |                 |          |          |           |          |      |         |
|            | ı          | EP         | I          | VSS                   | Exposed die attach pads are connected internally to VSS. External connection to VSS is recommende d. |      |                 |          |          |           |          |      |         |
| 1          | _          | _          | _          | VDD                   | VDD                                                                                                  |      |                 |          |          |           |          |      |         |
| 2          | -          | -          | _          | VSS                   | VSS                                                                                                  |      |                 |          |          |           |          |      |         |
| 3          | _          | _          | _          | Disabled              | Disabled                                                                                             | PTC6 | UARTO_TX        | I2C0_SCL | RGPIO6   | SPI1_MOSI | FBa_AD11 |      |         |
| 4          | _          | _          | _          | Disabled              | Disabled                                                                                             | PTC7 | UARTO_RX        | I2CO_SDA | RGPI07   | SPI1_MISO | FBa_AD12 |      |         |
| 5          | 1          | 1          | _          | Disabled              | Disabled                                                                                             | PTD0 | UARTO_<br>CTS_b | I2C1_SDA | RGPIO8   | SPI1_SCLK | FBa_AD13 |      |         |
| 6          | 2          | _          | _          | Disabled              | Disabled                                                                                             | PTD1 | UARTO_<br>RTS_b | I2C1_SCL | RGPIO9   | SPI1_SS   | FBa_AD14 |      |         |
| 7          | 3          | 1          | 1          | Disabled              | Disabled                                                                                             | PTA0 |                 | I2C2_SCL | FTM1_CH0 | SPI0_SS   | FBa_AD15 |      |         |
| 8          | 4          | 2          | 2          | Disabled              | Disabled                                                                                             | PTA1 |                 | I2C2_SDA | FTM1_CH1 |           | FBa_AD16 |      |         |
| 9          | 5          | 3          | 3          | Disabled              | Disabled                                                                                             | PTA2 | UART1_TX        |          | FTM1_CH2 | SPI1_SS   |          |      |         |
| 10         | 6          | 4          | 4          | Disabled              | Disabled                                                                                             | PTA3 | UART1_RX        |          | FTM1_CH3 | SPI1_SCLK |          |      | EZP_CLK |
| 11         | 7          | 5          | 5          | ADC0_DP1/<br>ADC0_SE2 | ADC0_DP1/<br>ADC0_SE2                                                                                | PTA4 | UART1_<br>CTS_b | I2C2_SCL | FTM1_CH4 | SPI1_MISO |          |      | EZP_DI  |



| 64-<br>pin | 48-<br>pin | 44-<br>pin | 32-<br>pin | Default                 | ALT0                    | ALT1 | ALT2            | ALT3           | ALT4            | ALT5             | ALT6            | ALT7      | EzPort   |
|------------|------------|------------|------------|-------------------------|-------------------------|------|-----------------|----------------|-----------------|------------------|-----------------|-----------|----------|
| 12         | 8          | 6          | 6          | ADC0_DM1/<br>ADC0_SE3   | ADC0_DM1/<br>ADC0_SE3   | PTA5 | UART1_<br>RTS_b | I2C2_SDA       | FTM1_CH5        | SPI1_MOSI        | CLKOUT          |           | EZP_DO   |
| 13         | 9          | 7          | 7          | VDDA                    | VDDA                    |      |                 |                |                 |                  |                 |           |          |
| 14         | 10         | 8          | _          | VREFH                   | VREFH                   |      |                 |                |                 |                  |                 |           |          |
| 15         | 11         | 9          | _          | VREF_OUT                | VREF_OUT                |      |                 |                |                 |                  |                 |           |          |
| 16         | 12         | 10         | _          | VREFL                   | VREFL                   |      |                 |                |                 |                  |                 |           |          |
| 17         | 13         | 11         | 8          | VSSA                    | VSSA                    |      |                 |                |                 |                  |                 |           |          |
| 18         | 14         | 12         | 9          | DAC0_OUT                | DAC0_OUT                |      |                 |                |                 |                  |                 |           |          |
| 19         | 15         | 13         | 10         | ADC0_DP0/<br>ADC0_SE0   | ADC0_DP0/<br>ADC0_SE0   |      |                 |                |                 |                  |                 |           |          |
| 20         | 16         | 14         | 11         | ADC0_DM0/<br>ADC0_SE1   | ADC0_DM0/<br>ADC0_SE1   |      |                 |                |                 |                  |                 |           |          |
| 21         | 17         | 15         | 12         | VREGIN                  | VREGIN                  |      |                 |                |                 |                  |                 |           |          |
| 22         | 18         | 16         | 13         | VOUT33                  | VOUT33                  |      |                 |                |                 |                  |                 |           |          |
| 23         | 19         | 17         | 14         | VSS                     | VSS                     |      |                 |                |                 |                  |                 |           |          |
| 24         | 20         | 18         | _          | VDD                     | VDD                     |      |                 |                |                 |                  |                 |           |          |
| 25         | 21         | 19         | 15         | ADC0_SE8/<br>TSI0_CH0   | ADC0_SE8/<br>TSI0_CH0   | PTA6 |                 | LPTMR_<br>ALT1 | FTM_FLT1        | FBa_D7           | FBa_AD17        |           |          |
| 26         | 1          | 1          | _          | ADC0_SE9/<br>TSI0_CH1   | ADC0_SE9/<br>TSI0_CH1   | PTD2 | FTM0_QD_<br>PHA | RGPIO10        | FTM0_CH0        |                  |                 |           |          |
| 27         | 22         | 20         | _          | ADC0_SE10/<br>TSI0_CH2  | ADC0_SE10/<br>TSI0_CH2  | PTD3 | FTM0_QD_<br>PHB | RGPIO11        | FTM0_CH1        | FBa_D6           | FBa_AD0         |           |          |
| 28         | -          | -          | _          | ADC0_SE11/<br>TSI0_CH3  | ADC0_SE11/<br>TSI0_CH3  | PTD4 |                 | RGPIO12        |                 |                  | FBa_D7          |           |          |
| 29         | _          | _          | _          | ADC0_SE12/<br>TSI0_CH4  | ADC0_SE12/<br>TSI0_CH4  | PTD5 |                 | RGPIO13        |                 |                  | FBa_D6          |           |          |
| 30         | 23         | 21         | 16         | ADC0_SE13/<br>TSI0_CH5  | ADC0_SE13/<br>TSI0_CH5  | PTA7 | UARTO_TX        |                | FTM0_QD_<br>PHA |                  | FBa_D5          |           |          |
| 31         | 24         | 22         | _          | ADC0_SE14/<br>TSI0_CH6  | ADC0_SE14/<br>TSI0_CH6  | PTD6 | UARTO_RX        | RGPIO14        |                 |                  | FBa_D4          |           |          |
| 32         | 1          | 1          | -          | ADC0_SE15/<br>TSI0_CH7  | ADC0_SE15/<br>TSI0_CH7  | PTD7 | UARTO_<br>CTS_b | I2C3_SCL       | RGPIO15         |                  | FBa_D3          |           |          |
| 33         | ı          | ı          | -          | TSI0_CH8                | TSI0_CH8                | PTE0 | UARTO_<br>RTS_b | I2C3_SDA       |                 |                  | FBa_D2          |           |          |
| 34         | _          | _          | _          | TSI0_CH9                | TSI0_CH9                | PTE1 | SPI0_SS         |                | FTM_FLT0        |                  | FBa_D1          |           |          |
| 35         | 25         | 23         | 17         | IRQ/<br>EZP_MS_b        | Disabled                | PTB0 |                 | I2C0_SCL       |                 | IRQ/<br>EZP_MS_b |                 |           | EZP_CS_b |
| 36         | 26         | 24         | 18         | TSI0_CH10               | TSI0_CH10               | PTB1 | SPI0_SCLK       | I2C0_SDA       | FTM_FLT2        | LPTMR_<br>ALT2   | FTM0_QD_<br>PHB | FB_CLKOUT |          |
| 37         | -          | -          | _          | TSI0_CH11               | TSI0_CH11               | PTE2 |                 | I2C3_SCL       |                 |                  | FBa_D0          |           |          |
| 38         | -          | -          | -          | ADC0_SE16/<br>TSI0_CH12 | ADC0_SE16/<br>TSI0_CH12 | PTE3 | SPI0_MOSI       | I2C3_SDA       |                 |                  | FBa_OE_b        |           |          |
| 39         | 27         | 25         | 19         | ADC0_SE17/<br>TSI0_CH13 | ADC0_SE17/<br>TSI0_CH13 | PTB2 | SPI0_MISO       |                |                 |                  | FBa_CS0_b       |           |          |
| 40         | 28         | 26         | 20         | ADC0_SE18/<br>TSI0_CH14 | ADC0_SE18/<br>TSI0_CH14 | PTB3 | SPI0_MOSI       |                |                 | FBa_CS1_b        | FBa_ALE         |           |          |



#### rmout

| 64-<br>pin | 48-<br>pin | 44-<br>pin | 32-<br>pin | Default                 | ALT0                    | ALT1 | ALT2            | ALT3           | ALT4       | ALT5           | ALT6     | ALT7 | EzPort |
|------------|------------|------------|------------|-------------------------|-------------------------|------|-----------------|----------------|------------|----------------|----------|------|--------|
| 41         | 29         | _          | _          | ADC0_SE19/<br>TSI0_CH15 | ADC0_SE19/<br>TSI0_CH15 | PTE4 | UARTO_<br>RTS_b | LPTMR_<br>ALT3 | SPI1_SS    |                | FBa_AD1  |      |        |
| 42         | 30         | -          | _          | ADC0_SE20               | ADC0_SE20               | PTE5 | UARTO_<br>CTS_b | I2C1_SCL       | SPI1_SCLK  |                | FBa_AD2  |      |        |
| 43         | ı          | _          | _          | ADC0_SE21               | ADC0_SE21               | PTE6 | UART0_RX        | I2C1_SDA       | SPI1_MISO  |                | FBa_AD3  |      |        |
| 44         | 31         | 27         | _          | ADC0_SE22               | ADC0_SE22               | PTE7 | UARTO_TX        | PDB0_<br>EXTRG | SPI1_MOSI  | FBa_RW_b       | FBa_AD4  |      |        |
| 45         | 32         | 28         | 21         | BKGD/<br>MS             | Disabled                | PTB4 | BKGD/<br>MS     |                |            |                |          |      |        |
| 46         | 33         | 29         | 22         | XTAL2                   | XTAL2                   | PTB5 |                 |                |            |                |          |      |        |
| 47         | 34         | 30         | 23         | EXTAL2                  | EXTAL2                  | PTB6 |                 |                |            |                |          |      |        |
| 48         | 35         | 31         | 24         | VDD                     | VDD                     |      |                 |                |            |                |          |      |        |
| 49         | 36         | 32         | 25         | VSS                     | VSS                     |      |                 |                |            |                |          |      |        |
| 50         | 37         | 33         | 26         | EXTAL1                  | EXTAL1                  | PTB7 |                 | I2C1_SDA       | TMR_CLKIN1 |                |          |      |        |
| 51         | 38         | 34         | 27         | XTAL1                   | XTAL1                   | PTC0 |                 | I2C1_SCL       | TMR_CLKIN0 | RGPI00         |          |      |        |
| 52         | 39         | 35         | 28         | RESET_b                 | Disabled                | PTC1 | RESET_b         |                |            |                |          |      |        |
| 53         | -          | _          | _          | CMP0_IN0                | CMP0_IN0                | PTF0 | SPI0_SS         |                |            |                | FBa_AD5  |      |        |
| 54         | -          | _          | _          | Disabled                | Disabled                | PTF1 | SPI0_SCLK       |                |            | CMP0_OUT       | FBa_AD6  |      |        |
| 55         | _          | _          | _          | CMP0_IN1                | CMP0_IN1                | PTF2 | SPI0_MISO       |                |            |                | FBa_AD7  |      |        |
| 56         | 40         | 36         | _          | CMP0_IN2                | CMP0_IN2                | PTF3 | SPI0_MOSI       |                |            | RGPI01         | FBa_AD8  |      |        |
| 57         | 41         | 37         | 29         | CMP0_IN3                | CMP0_IN3                | PTC2 | UART1_<br>RTS_b | SPI1_SS        |            | RGPIO2         | FBa_AD18 |      |        |
| 58         | 42         | 38         | -          | Disabled                | Disabled                | PTF4 | UART1_<br>CTS_b | SPI1_SCLK      |            | FBa_D3         | FBa_AD19 |      |        |
| 59         | 43         | 39         | _          | Disabled                | Disabled                | PTF5 | UART1_RX        | SPI1_MISO      |            | FBa_D2         | FBa_RW_b |      |        |
| 60         | 44         | 40         | _          | Disabled                | Disabled                | PTF6 | UART1_TX        | SPI1_MOSI      |            | FBa_D1         | FBa_AD9  |      |        |
| 61         | 45         | 41         | _          | Disabled                | Disabled                | PTF7 | UARTO_<br>RTS_b |                | SPI0_SS    | FBa_D0         | FBa_AD10 |      |        |
| 62         | 46         | 42         | 30         | Disabled                | Disabled                | PTC3 | UARTO_<br>CTS_b | RGPIO3         | SPI0_SCLK  | CLKOUT         |          |      |        |
| 63         | 47         | 43         | 31         | Disabled                | Disabled                | PTC4 | UARTO_RX        | RGPIO4         | SPI0_MISO  | PDB0_<br>EXTRG |          |      |        |
| 64         | 48         | 44         | 32         | Disabled                | Disabled                | PTC5 | UARTO_TX        | RGPIO5         | SPI0_MOSI  | CMT_IRO        |          |      |        |

### 8.2 Pinout diagrams

The following diagrams show pinouts for the 64-pin, 48-pin, 44-pin, and 32-pin packages. These diagrams are representations for ease of reference. See the package drawings for mechanical details.

For each pin, the diagrams show the default function or (when disabled is the default) the ALT1 signal for a GPIO function. However, many signals may be multiplexed onto a single pin.





Figure 19. 64-pin LQFP



rmodi



Figure 20. 48-pin LQFP





Figure 21. 44-pin Laminate QFN





Figure 22. 32-pin QFN

# 8.3 Module-by-module signals

### **NOTE**

- On PTB0, EZP\_MS\_b is active only during reset. Refer to the detailed boot description.
- PTC1 is open drain.

Table 35. Module signals by GPIO port and pin

| 64-pin | 48-pin           | 44-pin | 32-pin | Port | Module signal(s) |  |  |  |  |  |
|--------|------------------|--------|--------|------|------------------|--|--|--|--|--|
|        | Power and ground |        |        |      |                  |  |  |  |  |  |
| 1      |                  |        |        |      | VDD              |  |  |  |  |  |
| 24     | 20               | 18     |        |      | VDD              |  |  |  |  |  |

Table continues on the next page...

MCF51QM128, Rev. 7, 03/2015



Table 35. Module signals by GPIO port and pin (continued)

| 64-pin | 48-pin | 44-pin | 32-pin | Port | Module signal(s)          |
|--------|--------|--------|--------|------|---------------------------|
| 48     | 35     | 31     | 24     |      | VDD                       |
| 2      |        |        |        |      | VSS                       |
| 23     | 19     | 17     | 14     |      | VSS                       |
| 49     | 36     | 32     | 25     |      | VSS                       |
|        |        | Sy     | stem   |      | '                         |
| 45     | 32     | 28     | 21     | PTB4 | BKGD/MS                   |
| 12     | 8      | 6      | 6      | PTA5 | CLKOUT                    |
| 62     | 46     | 42     | 30     | PTC3 | CLKOUT                    |
| 10     | 6      | 4      | 4      | PTA3 | EZP_CLK                   |
| 11     | 7      | 5      | 5      | PTA4 | EZP_DI                    |
| 12     | 8      | 6      | 6      | PTA5 | EZP_DO                    |
| 35     | 25     | 23     | 17     | PTB0 | IRQ/EZP_MS_b,<br>EZP_CS_b |
| 52     | 39     | 35     | 28     | PTC1 | RESET_b                   |
|        |        | C      | SC     |      |                           |
| 50     | 37     | 33     | 26     | PTB7 | EXTAL1                    |
| 47     | 34     | 30     | 23     | PTB6 | EXTAL2                    |
| 51     | 38     | 34     | 27     | PTC0 | XTAL1                     |
| 46     | 33     | 29     | 22     | PTB5 | XTAL2                     |
|        | 1      | LL     | .WU    |      | <u>'</u>                  |
| 4      |        |        |        | PTC7 | LLWU_P0                   |
| 6      | 2      |        |        | PTD1 | LLWU_P1                   |
| 12     | 8      | 6      | 6      | PTA5 | LLWU_P2                   |
| 30     | 23     | 21     | 16     | PTA7 | LLWU_P3                   |
| 32     |        |        |        | PTD7 | LLWU_P4                   |
| 35     | 25     | 23     | 17     | PTB0 | LLWU_P5                   |
| 36     | 26     | 24     | 18     | PTB1 | LLWU_P6                   |
| 39     | 27     | 25     | 19     | PTB2 | LLWU_P7                   |
| 44     | 31     | 27     |        | PTE7 | LLWU_P8                   |
| 45     | 32     | 28     | 21     | PTB4 | LLWU_P9                   |
| 55     |        |        |        | PTF2 | LLWU_P10                  |
| 56     | 40     | 36     |        | PTF3 | LLWU_P11                  |
| 57     | 41     | 37     | 29     | PTC2 | LLWU_P12                  |
| 59     | 43     | 39     |        | PTF5 | LLWU_P13                  |
| 62     | 46     | 42     | 30     | PTC3 | LLWU_P14                  |
| 63     | 47     | 43     | 31     | PTC4 | LLWU_P15                  |
|        |        | RO     | GPIO   |      |                           |
| 51     | 38     | 34     | 27     | PTC0 | RGPIO0                    |
| 56     | 40     | 36     |        | PTF3 | RGPIO1                    |
| 57     | 41     | 37     | 29     | PTC2 | RGPIO2                    |



rmout

Table 35. Module signals by GPIO port and pin (continued)

| 64-pin | 48-pin | 44-pin          | 32-pin | Port | Module signal(s) |
|--------|--------|-----------------|--------|------|------------------|
| 62     | 46     | 42              | 30     | PTC3 | RGPIO3           |
| 63     | 47     | 43              | 31     | PTC4 | RGPIO4           |
| 64     | 48     | 44              | 32     | PTC5 | RGPIO5           |
| 3      |        |                 |        | PTC6 | RGPIO6           |
| 4      |        |                 |        | PTC7 | RGPIO7           |
| 5      | 1      |                 |        | PTD0 | RGPIO8           |
| 6      | 2      |                 |        | PTD1 | RGPIO9           |
| 26     |        |                 |        | PTD2 | RGPIO10          |
| 27     | 22     | 20              |        | PTD3 | RGPIO11          |
| 28     |        |                 |        | PTD4 | RGPIO12          |
| 29     |        |                 |        | PTD5 | RGPIO13          |
| 31     | 24     | 22              |        | PTD6 | RGPIO14          |
| 32     |        |                 |        | PTD7 | RGPIO15          |
|        |        | LP <sup>-</sup> | ГMR    | 1    |                  |
| 25     | 21     | 19              | 15     | PTA6 | LPTMR_ALT1       |
| 36     | 26     | 24              | 18     | PTB1 | LPTMR_ALT2       |
| 41     | 29     |                 |        | PTE4 | LPTMR_ALT3       |
|        |        | LPTM            | R-TOD  | -    |                  |
| 50     | 37     | 33              | 26     | PTB7 | EXTAL1           |
| 47     | 34     | 30              | 23     | PTB6 | EXTAL2           |
| 25     | 21     | 19              | 15     | PTA6 | LPTMR_ALT1       |
| 36     | 26     | 24              | 18     | PTB1 | LPTMR_ALT2       |
| 41     | 29     |                 |        | PTE4 | LPTMR_ALT3       |
| 51     | 38     | 34              | 27     | PTC0 | XTAL1            |
| 46     | 33     | 29              | 22     | PTB5 | XTAL2            |
|        | 1      | P'              | TA     | 1    | 1                |
| 7      | 3      | 1               | 1      | PTA0 | PTA0             |
| 8      | 4      | 2               | 2      | PTA1 | PTA1             |
| 9      | 5      | 3               | 3      | PTA2 | PTA2             |
| 10     | 6      | 4               | 4      | PTA3 | PTA3             |
| 11     | 7      | 5               | 5      | PTA4 | PTA4             |
| 12     | 8      | 6               | 6      | PTA5 | PTA5             |
| 25     | 21     | 19              | 15     | PTA6 | PTA6             |
| 30     | 23     | 21              | 16     | PTA7 | PTA7             |
|        |        | P               | TB     | 1    |                  |
| 35     | 25     | 23              | 17     | PTB0 | PTB0             |
| 36     | 26     | 24              | 18     | PTB1 | PTB1             |
| 39     | 27     | 25              | 19     | PTB2 | PTB2             |
| 40     | 28     | 26              | 20     | PTB3 | PTB3             |
|        | 1      | I               | 1      | 1    | _1               |



Table 35. Module signals by GPIO port and pin (continued)

| 64-pin | 48-pin | 44-pin | 32-pin | Port | Module signal(s) |
|--------|--------|--------|--------|------|------------------|
| 45     | 32     | 28     | 21     | PTB4 | PTB4             |
| 46     | 33     | 29     | 22     | PTB5 | PTB5             |
| 47     | 34     | 30     | 23     | PTB6 | PTB6             |
| 50     | 37     | 33     | 26     | PTB7 | PTB7             |
|        |        | F      | PTC    |      |                  |
| 51     | 38     | 34     | 27     | PTC0 | PTC0             |
| 52     | 39     | 35     | 28     | PTC1 | PTC1             |
| 57     | 41     | 37     | 29     | PTC2 | PTC2             |
| 62     | 46     | 42     | 30     | PTC3 | PTC3             |
| 63     | 47     | 43     | 31     | PTC4 | PTC4             |
| 64     | 48     | 44     | 32     | PTC5 | PTC5             |
| 3      |        |        |        | PTC6 | PTC6             |
| 4      |        |        |        | PTC7 | PTC7             |
|        |        | F      | TD     |      |                  |
| 5      | 1      |        |        | PTD0 | PTD0             |
| 6      | 2      |        |        | PTD1 | PTD1             |
| 26     |        |        |        | PTD2 | PTD2             |
| 27     | 22     | 20     |        | PTD3 | PTD3             |
| 28     |        |        |        | PTD4 | PTD4             |
| 29     |        |        |        | PTD5 | PTD5             |
| 31     | 24     | 22     |        | PTD6 | PTD6             |
| 32     |        |        |        | PTD7 | PTD7             |
|        |        | F      | TE     |      |                  |
| 33     |        |        |        | PTE0 | PTE0             |
| 34     |        |        |        | PTE1 | PTE1             |
| 38     |        |        |        | PTE3 | PTE2             |
| 39     | 27     | 25     | 19     | PTB2 | PTE3             |
| 41     | 29     |        |        | PTE4 | PTE4             |
| 42     | 30     |        |        | PTE5 | PTE5             |
| 43     |        |        |        | PTE6 | PTE6             |
| 44     | 31     | 27     |        | PTE7 | PTE7             |
|        |        | F      | TF     | •    |                  |
| 53     |        |        |        | PTF0 | PTF0             |
| 54     |        |        |        | PTF1 | PTF1             |
| 55     |        |        |        | PTF2 | PTF2             |
| 56     | 40     | 36     |        | PTF3 | PTF3             |
| 58     | 42     | 38     |        | PTF4 | PTF4             |
| 59     | 43     | 39     |        | PTF5 | PTF5             |
| 60     | 44     | 40     |        | PTF6 | PTF6             |



rmout

Table 35. Module signals by GPIO port and pin (continued)

| 64-pin | 48-pin | 44-pin | 32-pin | Port | Module signal(s)      |
|--------|--------|--------|--------|------|-----------------------|
| 61     | 45     | 41     |        | PTF7 | PTF7                  |
|        |        | 5 V    | VREG   |      |                       |
| 22     | 18     | 16     | 13     |      | VOUT33                |
| 21     | 17     | 15     | 12     |      | VREGIN                |
|        |        | Α      | DC0    |      | ,                     |
| 19     | 15     | 13     | 10     |      | ADC0_DP0/<br>ADC0_SE0 |
| 20     | 16     | 14     | 11     |      | ADC0_DM0/<br>ADC0_SE1 |
| 11     | 7      | 5      | 5      | PTA4 | ADC0_DP1/<br>ADC0_SE2 |
| 12     | 8      | 6      | 6      | PTA5 | ADC0_DM1/<br>ADC0_SE3 |
| 25     | 21     | 19     | 15     | PTA6 | ADC0_SE8              |
| 26     |        |        |        | PTD2 | ADC0_SE9              |
| 27     | 22     | 20     |        | PTD3 | ADC0_SE10             |
| 28     |        |        |        | PTD4 | ADC0_SE11             |
| 29     |        |        |        | PTD5 | ADC0_SE12             |
| 30     | 23     | 21     | 16     | PTA7 | ADC0_SE13             |
| 31     | 24     | 22     |        | PTD6 | ADC0_SE14             |
| 32     |        |        |        | PTD7 | ADC0_SE15             |
| 38     |        |        |        | PTE3 | ADC0_SE16             |
| 39     | 27     | 25     | 19     | PTB2 | ADC0_SE17             |
| 40     | 28     | 26     | 20     | PTB3 | ADC0_SE18             |
| 41     | 29     |        |        | PTE4 | ADC0_SE19             |
| 42     | 30     |        |        | PTE5 | ADC0_SE20             |
| 43     |        |        |        | PTE6 | ADC0_SE21             |
| 44     | 31     | 27     |        | PTE7 | ADC0_SE22             |
| 13     | 9      | 7      | 7      |      | VDDA                  |
| 14     | 10     | 8      |        |      | VREFH                 |
| 16     | 12     | 10     |        |      | VREFL                 |
| 17     | 13     | 11     | 8      |      | VSSA                  |
|        |        | D      | AC0    | •    | •                     |
| 18     | 14     | 12     | 9      |      | DAC0_OUT              |
|        |        | V      | REF    |      |                       |
| 15     | 11     | 9      |        |      | VREF_OUT              |
|        |        | C      | MP0    |      |                       |
| 53     |        |        |        | PTF0 | CMP0_IN0              |
| 55     |        |        |        | PTF2 | CMP0_IN1              |
| 56     | 40     | 36     |        | PTF3 | CMP0_IN2              |
| 57     | 41     | 37     | 29     | PTC2 | CMP0_IN3              |



Table 35. Module signals by GPIO port and pin (continued)

| 64-pin | 48-pin | 44-pin | 32-pin | Port | Module signal(s)          |
|--------|--------|--------|--------|------|---------------------------|
| 54     |        |        |        | PTF1 | CMP0_OUT                  |
|        |        | C      | MT     | 1    |                           |
| 64     | 48     | 44     | 32     | PTC5 | CMT_IRO                   |
|        |        | Т      | SI0    | -    |                           |
| 25     | 21     | 19     | 15     | PTA6 | TSI0_CH0                  |
| 26     |        |        |        | PTD2 | TSI0_CH1                  |
| 27     | 22     | 20     |        | PTD3 | TSI0_CH2                  |
| 28     |        |        |        | PTD4 | TSI0_CH3                  |
| 29     |        |        |        | PTD5 | TSI0_CH4                  |
| 30     | 23     | 21     | 16     | PTA7 | TSI0_CH5                  |
| 31     | 24     | 22     |        | PTD6 | TSI0_CH6                  |
| 32     |        |        |        | PTD7 | TSI0_CH7                  |
| 33     |        |        |        | PTE0 | TSI0_CH8                  |
| 34     |        |        |        | PTE1 | TSI0_CH9                  |
| 36     | 26     | 24     | 18     | PTB1 | TSI0_CH10                 |
| 37     |        |        |        | PTE2 | TSI0_CH11                 |
| 38     |        |        |        | PTE3 | TSI0_CH12                 |
| 39     | 27     | 25     | 19     | PTB2 | TSI0_CH13                 |
| 40     | 28     | 26     | 20     | PTB3 | TSI0_CH14                 |
| 41     | 29     |        |        | PTE4 | TSI0_CH15                 |
|        |        | Pl     | DB0    | -    |                           |
| 44     | 31     | 27     |        | PTE7 | PDB0_EXTRG                |
| 63     | 47     | 43     | 31     | PTC4 | PDB0_EXTRG                |
|        |        | F      | ГМО    | 1    | <u>'</u>                  |
| 34     |        |        |        | PTE1 | FTM_FLT0                  |
| 25     | 21     | 19     | 15     | PTA6 | FTM_FLT1                  |
| 36     | 26     | 24     | 18     | PTB1 | FTM_FLT2 /<br>FTM0_QD_PHB |
| 26     |        |        |        | PTD2 | FTM0_CH0/<br>FTM0_QD_PHA  |
| 27     | 22     | 20     |        | PTD3 | FTM0_CH1 /<br>FTM0_QD_PHB |
| 30     | 23     | 21     | 16     | PTA7 | FTM0_QD_PHA               |
| 51     | 38     | 34     | 27     | PTC0 | TMR_CLKIN0                |
| 50     | 37     | 33     | 26     | PTB7 | TMR_CLKIN1                |
|        |        | F F    | ГМ1    |      | <u>'</u>                  |
| 34     |        |        |        | PTE1 | FTM_FLT0                  |
| 25     | 21     | 19     | 15     | PTA6 | FTM_FLT1                  |
| 36     | 26     | 24     | 18     | PTB1 | FTM_FLT2                  |
| 7      | 3      | 1      | 1      | PTA0 | FTM1_CH0                  |



rmout

Table 35. Module signals by GPIO port and pin (continued)

| 64-pin | 48-pin | 44-pin | 32-pin | Port | Module signal(s) |
|--------|--------|--------|--------|------|------------------|
| 8      | 4      | 2      | 2      | PTA1 | FTM1_CH1         |
| 9      | 5      | 3      | 3      | PTA2 | FTM1_CH2         |
| 10     | 6      | 4      | 4      | PTA3 | FTM1_CH3         |
| 11     | 7      | 5      | 5      | PTA4 | FTM1_CH4         |
| 12     | 8      | 6      | 6      | PTA5 | FTM1_CH5         |
| 51     | 38     | 34     | 27     | PTC0 | TMR_CLKIN0       |
| 50     | 37     | 33     | 26     | PTB7 | TMR_CLKIN1       |
|        | 1      | M      | TIM    | 1    |                  |
| 51     | 38     | 34     | 27     | PTC0 | TMR_CLKIN0       |
| 50     | 37     | 33     | 26     | PTB7 | TMR_CLKIN1       |
|        | 1      | Mini-F | TexBus | 1    |                  |
| 36     | 26     | 24     | 18     | PTB1 | FB_CLKOUT        |
| 27     | 22     | 20     |        | PTD3 | FBa_AD0          |
| 41     | 29     |        |        | PTE4 | FBa_AD1          |
| 42     | 30     |        |        | PTE5 | FBa_AD2          |
| 43     |        |        |        | PTE6 | FBa_AD3          |
| 44     | 31     | 27     |        | PTE7 | FBa_AD4          |
| 53     |        |        |        | PTF0 | FBa_AD5          |
| 54     |        |        |        | PTF1 | FBa_AD6          |
| 55     |        |        |        | PTF2 | FBa_AD7          |
| 56     | 40     | 36     |        | PTF3 | FBa_AD8          |
| 60     | 44     | 40     |        | PTF6 | FBa_AD9          |
| 61     | 45     | 41     |        | PTF7 | FBa_AD10         |
| 3      |        |        |        | PTC6 | FBa_AD11         |
| 4      |        |        |        | PTC7 | FBa_AD12         |
| 5      | 1      |        |        | PTD0 | FBa_AD13         |
| 6      | 2      |        |        | PTD1 | FBa_AD14         |
| 7      | 3      | 1      | 1      | PTA0 | FBa_AD15         |
| 8      | 4      | 2      | 2      | PTA1 | FBa_AD16         |
| 25     | 21     | 19     | 15     | PTA6 | FBa_AD17         |
| 57     | 41     | 37     | 29     | PTC2 | FBa_AD18         |
| 58     | 42     | 38     |        | PTF4 | FBa_AD19         |
| 40     | 28     | 26     | 20     | PTB3 | FBa_ALE          |
| 39     | 27     | 25     | 19     | PTB2 | FBa_CS0_b        |
| 37     |        |        |        | PTE2 | FBa_D0           |
| 34     |        |        |        | PTE1 | FBa_D1           |
| 33     |        |        |        | PTE0 | FBa_D2           |
| 32     |        |        |        | PTD7 | FBa_D3           |
| 31     | 24     | 22     |        | PTD6 | FBa_D4           |



Table 35. Module signals by GPIO port and pin (continued)

| 64-pin | 48-pin | 44-pin | 32-pin        | Port                                  | Module signal(s) |
|--------|--------|--------|---------------|---------------------------------------|------------------|
| 30     | 23     | 21     | 16            | PTA7                                  | FBa_D5           |
| 29     |        |        |               | PTD5                                  | FBa_D6           |
| 28     |        |        |               | PTD4                                  | FBa_D7           |
| 38     |        |        |               | PTE3                                  | FBa_OE_b         |
| 59     | 43     | 39     |               | PTF5                                  | FBa_RW_b         |
|        | 1.0    |        | ⊥<br>A_BUS    | 1 0                                   | 1 54_1111_5      |
| 8      | 4      | 2      | 2             | PTA1                                  | FBa_AD16         |
| 39     | 27     | 25     | 19            | PTB2                                  | FBa_CS0_b        |
| 61     | 45     | 41     |               | PTF7                                  | FBa_D0           |
| 60     | 44     | 40     |               | PTF6                                  | FBa_D1           |
| 59     | 43     | 39     |               | PTF5                                  | FBa_D2           |
| 58     | 42     | 38     |               | PTF4                                  | FBa_D3           |
| 31     | 24     | 22     |               | PTD6                                  | FBa_D4           |
| 30     | 23     | 21     | 16            | PTA7                                  | FBa_D5           |
| 27     | 22     | 20     |               | PTD3                                  | FBa_D6           |
| 25     | 21     | 19     | 15            | PTA6                                  | FBa_D7           |
| 44     | 31     | 27     |               | PTE7                                  | FBa_RW_b         |
|        |        |        | ⊥<br>.nd I2C1 |                                       |                  |
| 3      |        |        |               | PTC6                                  | I2C0_SCL         |
| 35     | 25     | 23     | 17            | PTB0                                  | I2C0_SCL         |
| 4      |        |        |               | PTC7                                  | I2C0_SDA         |
| 36     | 26     | 24     | 18            | PTB1                                  | I2C0_SDA         |
| 6      | 2      |        |               | PTD1                                  | I2C1_SCL         |
| 42     | 30     |        |               | PTE5                                  | I2C1_SCL         |
| 51     | 38     | 34     | 27            | PTC0                                  | I2C1_SCL         |
| 5      | 1      |        |               | PTD0                                  | I2C1_SDA         |
| 43     |        |        |               | PTE6                                  | I2C1_SDA         |
| 50     | 37     | 33     | 26            | PTB7                                  | I2C1_SDA         |
|        | 1      | I2C2 a | nd I2C3       | 1                                     | -1               |
| 7      | 3      | 1      | 1             | PTA0                                  | I2C2_SCL         |
| 11     | 7      | 5      | 5             | PTA4                                  | I2C2_SCL         |
| 8      | 4      | 2      | 2             | PTA1                                  | I2C2_SDA         |
| 12     | 8      | 6      | 6             | PTA5                                  | I2C2_SDA         |
| 32     |        |        |               | PTD7                                  | I2C3_SCL         |
| 37     |        |        |               | PTE2                                  | I2C3_SCL         |
| 33     |        |        |               | PTE0                                  | I2C3_SDA         |
| 38     |        |        |               | PTE3                                  | I2C3_SDA         |
|        | 1      | S      | PI0           | 1                                     | •                |
| 39     | 27     | 25     | 19            | PTB2                                  | SPI0_MISO        |
|        | •      |        |               | · · · · · · · · · · · · · · · · · · · |                  |



rmout

Table 35. Module signals by GPIO port and pin (continued)

| 64-pin | 48-pin | 44-pin | 32-pin | Port | Module signal(s) |
|--------|--------|--------|--------|------|------------------|
| 55     |        |        |        | PTF2 | SPI0_MISO        |
| 63     | 47     | 43     | 31     | PTC4 | SPI0_MISO        |
| 38     |        |        |        | PTE3 | SPI0_MOSI        |
| 40     | 28     | 26     | 20     | PTB3 | SPI0_MOSI        |
| 56     | 40     | 36     |        | PTF3 | SPI0_MOSI        |
| 64     | 48     | 44     | 32     | PTC5 | SPI0_MOSI        |
| 36     | 26     | 24     | 18     | PTB1 | SPI0_SCLK        |
| 54     |        |        |        | PTF1 | SPI0_SCLK        |
| 62     | 46     | 42     | 30     | PTC3 | SPI0_SCLK        |
| 7      | 3      | 1      | 1      | PTA0 | SPI0_SS          |
| 34     |        |        |        | PTE1 | SPI0_SS          |
| 53     |        |        |        | PTF0 | SPI0_SS          |
| 61     | 45     | 41     |        | PTF7 | SPI0_SS          |
|        |        | S      | PI1    |      |                  |
| 4      |        |        |        | PTC7 | SPI1_MISO        |
| 11     | 7      | 5      | 5      | PTA4 | SPI1_MISO        |
| 43     |        |        |        | PTE6 | SPI1_MISO        |
| 59     | 43     | 39     |        | PTF5 | SPI1_MISO        |
| 3      |        |        |        | PTC6 | SPI1_MOSI        |
| 12     | 8      | 6      | 6      | PTA5 | SPI1_MOSI        |
| 44     | 31     | 27     |        | PTE7 | SPI1_MOSI        |
| 60     | 44     | 40     |        | PTF6 | SPI1_MOSI        |
| 5      | 1      |        |        | PTD0 | SPI1_SCLK        |
| 10     | 6      | 4      | 4      | PTA3 | SPI1_SCLK        |
| 42     | 30     |        |        | PTE5 | SPI1_SCLK        |
| 58     | 42     | 38     |        | PTF4 | SPI1_SCLK        |
| 6      | 2      |        |        | PTD1 | SPI1_SS          |
| 9      | 5      | 3      | 3      | PTA2 | SPI1_SS          |
| 41     | 29     |        |        | PTE4 | SPI1_SS          |
| 57     | 41     | 37     | 29     | PTC2 | SPI1_SS          |
|        |        | UA     | ART0   | -    |                  |
| 5      | 1      |        |        | PTD0 | UART0_CTS_b      |
| 32     |        |        |        | PTD7 | UART0_CTS_b      |
| 42     | 30     |        |        | PTE5 | UART0_CTS_b      |
| 62     | 46     | 42     | 30     | PTC3 | UARTO_CTS_b      |
| 6      | 2      |        |        | PTD1 | UART0_RTS_b      |
| 33     |        |        |        | PTE0 | UARTO_RTS_b      |
| 41     | 29     |        |        | PTE4 | UARTO_RTS_b      |
| 61     | 45     | 41     |        | PTF7 | UARTO_RTS_b      |



Table 35. Module signals by GPIO port and pin (continued)

| 64-pin | 48-pin | 44-pin | 32-pin | Port | Module signal(s) |  |  |
|--------|--------|--------|--------|------|------------------|--|--|
| 4      |        |        |        | PTC7 | UART0_RX         |  |  |
| 31     | 24     | 22     |        | PTD6 | UART0_RX         |  |  |
| 43     |        |        |        | PTE6 | UART0_RX         |  |  |
| 63     | 47     | 43     | 31     | PTC4 | UART0_RX         |  |  |
| 3      |        |        |        | PTC6 | UART0_TX         |  |  |
| 30     | 23     | 21     | 16     | PTA7 | UART0_TX         |  |  |
| 44     | 31     | 27     |        | PTE7 | UART0_TX         |  |  |
| 64     | 48     | 44     | 32     | PTC5 | UART0_TX         |  |  |
|        | UART1  |        |        |      |                  |  |  |
| 11     | 7      | 5      | 5      | PTA4 | UART1_CTS_b      |  |  |
| 58     | 42     | 38     |        | PTF4 | UART1_CTS_b      |  |  |
| 12     | 8      | 6      | 6      | PTA5 | UART1_RTS_b      |  |  |
| 57     | 41     | 37     | 29     | PTC2 | UART1_RTS_b      |  |  |
| 10     | 6      | 4      | 4      | PTA3 | UART1_RX         |  |  |
| 59     | 43     | 39     |        | PTF5 | UART1_RX         |  |  |
| 9      | 5      | 3      | 3      | PTA2 | UART1_TX         |  |  |
| 60     | 44     | 40     |        | PTF6 | UART1_TX         |  |  |

# 9 Revision History

The following table summarizes content changes since the previous release of this document.

**Table 36. Revision History** 

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7        | 03/2015 | <ul> <li>Updated the value and description in Power mode transition operating behaviors</li> <li>Updated the maximum value of f<sub>fil_ref</sub> in MCG specs</li> <li>16-bit ADC characteristics: Updated the values of temperature sensor slope for -40°C to 25°C and 25°C to 105°C</li> <li>Updated the minimum and typical values of V<sub>out</sub> in VREF full-range operating behaviors</li> <li>Updated the maximum internal reference frequency and maximum FLL reference frequency range in MCG specifications</li> <li>Updated the values of Temperature sensor voltage in 12-bit ADC characteristics</li> <li>Removed the temperature parameter from VREF full-range operating requirements table</li> <li>Removed Write endurance to FlexRAM for EEPROM section</li> <li>Removed ADC calculator tool footnote from ADC operating conditions</li> </ul> |



How to Reach Us:

Home Page:

freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, and ColdFire+ are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. All rights reserved.

© 2010-2015 Freescale Semiconductor, Inc.

Document Number MCF51QM128 Revision 7, 03/2015

